# Wideband Quadrature Modulator with Integrated Fractional-N PLL and VCOs Data Sheet ADRF6720 ### **FEATURES** I/Q modulator with integrated fractional-N PLL RF output frequency range: 700 MHz to 3000 MHz Internal LO frequency range: 356.25 MHz to 2855 MHz Output P1dB: 12.2 dBm at 2140 MHz Output IP3: 32.6 dBm at 2140 MHz Carrier feedthrough: -40.3 dBm at 2140 MHz Sideband suppression: -37.6 dBc at 2140 MHz Noise floor: -157.9 dBm/Hz at 2140 MHz Baseband 1 dB modulation bandwidth: >1000 MHz Baseband input bias level: 0.5 V Power supply: 3.3 V/425 mA Integrated RF tunable balun allowing single-ended RF output Multicore integrated VCOs HD3/IP3 optimization ${\bf Sideband\ suppression\ and\ carrier\ feedth rough\ optimization}$ High-side/low-side LO injection Programmable via 3-wire serial port interface (SPI) 40-lead 6 mm × 6 mm LFCSP ### **APPLICATIONS** 2G/3G/4G/LTE broadband communication systems Microwave point-to-point radios Satellite modems Military/aerospace Instrumentation ### **GENERAL DESCRIPTION** The ADRF6720 is a wideband quadrature modulator with an integrated synthesizer ideally suited for 3G and 4G communication systems. The ADRF6720 consists of a high linearity broadband modulator, an integrated fractional-N phase-locked loop (PLL), and four low phase noise multicore voltage controlled oscillators (VCOs). The ADRF6720 local oscillator (LO) signal can be generated internally via the on-chip integer-N and fractional-N synthesizers, or externally via a high frequency, low phase noise LO signal. The internal integrated synthesizer enables LO coverage from 356.25 MHz to 2855 MHz using the multicore VCOs. In the case of internal LO generation or external LO input, quadrature signals are generated with a divide-by-2 phase splitter. When the ADRF6720 is operated with an external $1\times$ LO input, a polyphase filter generates the quadrature inputs to the mixer. The ADRF6720 offers digital programmability for carrier feedthrough optimization, sideband suppression, HD3/IP3 optimization, and high-side or low-side LO injection. The ADRF6720 is fabricated using an advanced silicongermanium BiCMOS process. It is available in a 40-lead, RoHS-compliant, 6 mm $\times$ 6 mm LFCSP package with an exposed pad. Performance is specified over the $-40^{\circ}$ C to $+85^{\circ}$ C temperature range. ### **FUNCTIONAL BLOCK DIAGRAM** Figure 1. # **TABLE OF CONTENTS** | Features | 1 | |---------------------------------------------|----| | Applications | 1 | | General Description | 1 | | Revision History | 2 | | Specifications | 3 | | Timing Characteristics | 7 | | Absolute Maximum Ratings | 8 | | Thermal Resistance | 8 | | ESD Caution | 8 | | Pin Configuration and Function Descriptions | 9 | | Typical Performance Characteristics | 11 | | Theory of Operation | 18 | | LO Generation Block | 18 | | Baseband | 21 | | Active Mixers | 21 | | Serial Port Interface | 22 | | Basic Connections for Operation | 23 | | Power Supply and Grounding | 23 | | Baseband Inputs | 24 | |--------------------------------------|----| | LO Input | 24 | | Loop Filter | 24 | | RF Output | 24 | | Applications Information | 25 | | DAC-to-I/Q Modulator Interfacing | 25 | | Baseband Bandwidth | 25 | | Carrier Feedthrough Nulling | 26 | | Sideband Suppression Optimization | 26 | | Linearity | 27 | | LO Amplitude and Common Mode Voltage | 27 | | Layout | 27 | | Characterization Setups | | | Register Map | 31 | | Register Details | 32 | | Outline Dimensions | | | Ordering Guide | 42 | ### **REVISION HISTORY** 4/14—Revision 0: Initial Version # **SPECIFICATIONS** $VPOSx = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$ ; baseband I/Q amplitude = 1 V p-p differential sine waves in quadrature with a 500 mV dc bias, unless otherwise noted. Table 1. | Parameter | Test Conditions/Comments | Min | Тур | Max | Unit | |------------------------------|-------------------------------------------------------------------------------------------------------|--------|---------|------|---------| | OPERATING FREQUENCY<br>RANGE | RF output range | 700 | | 3000 | MHz | | | Internal LO range | 356.25 | | 2855 | MHz | | | External LO range | 700 | | 3000 | MHz | | RF OUTPUT = 940 MHz | | | | | | | Output Power, Pout | Baseband $V_{IQ} = 1 \text{ V p-p differential}$ | | 5.8 | | dBm | | Modulator Voltage Gain | | | 1.82 | | dB | | Output P1dB | | | 13.1 | | dBm | | Carrier Feedthrough | | | -44.0 | | dBm | | Sideband Suppression | | | -47.1 | | dBc | | Quadrature Error | | | -0.15 | | Degrees | | I/Q Amplitude Balance | | | -0.01 | | dB | | Second Harmonic | $P_{OUT} - P(f_{LO} \pm (2 \times f_{BB}))$ | | -66.1 | | dBc | | Third Harmonic | $P_{OUT} - P(f_{LO} \pm (3 \times f_{BB}))$ | | -60.6 | | dBc | | Output IP2 | $f1_{BB} = 3.5$ MHz, $f2_{BB} = 4.5$ MHz, baseband I/Q amplitude per tone = 0.45 V p-p differential | | 66.4 | | dBm | | Output IP3 | $f1_{BB} = 3.5$ MHz, $f2_{BB} = 4.5$ MHz, baseband I/Q amplitude per tone = 0.45 V p-p differential | | 36.2 | | dBm | | Noise Floor | I/Q input with 500 mV dc bias and no RF output, 20 MHz carrier offset | | -157.6 | | dBm/Hz | | | I/Q input with 500 mV dc bias and –10 dBm RF output, 20 MHz carrier offset | | -157.3 | | dBm/Hz | | RF OUTPUT = 1900 MHz | | | | | | | Output Power, Pout | Baseband $V_{IQ} = 1 \text{ V p-p differential}$ | | 5.6 | | dBm | | Modulator Voltage Gain | | | 1.62 | | dB | | Output P1dB | | | 13.1 | | dBm | | Carrier Feedthrough | | | -39.2 | | dBm | | Sideband Suppression | | | -41.2 | | dBc | | Quadrature Error | | | 1.15 | | Degrees | | I/Q Amplitude Balance | | | -0.0175 | | dB | | Second Harmonic | $P_{OUT} - P(f_{LO} \pm (2 \times f_{BB}))$ | | -66.2 | | dBc | | Third Harmonic | $P_{OUT} - P(f_{LO} \pm (3 \times f_{BB}))$ | | -57.2 | | dBc | | Output IP2 | $f1_{BB} = 3.5$ MHz, $f2_{BB} = 4.5$ MHz, baseband I/Q amplitude per tone = 0.45 V p-p differential | | 62.2 | | dBm | | Output IP3 | $f1_{BB} = 3.5$ MHz, $f2_{BB} = 4.5$ MHz, baseband I/Q amplitude per tone = $0.45$ V p-p differential | | 35.7 | | dBm | | Noise Floor | I/Q input with 500 mV dc bias and no RF output, 20 MHz carrier offset | | -158.8 | | dBm/Hz | | | I/Q input with 500 mV dc bias and –10 dBm RF output, 20 MHz carrier offset | | -158.1 | | dBm/Hz | | RF OUTPUT = 2140 MHz | | | | | | | Output Power, Pout | Baseband V <sub>IQ</sub> = 1 V p-p differential | | 5 | | dBm | | Modulator Voltage Gain | | | 1.12 | | dB | | Output P1dB | | | 12.2 | | dBm | | Carrier Feedthrough | | | -40.3 | | dBm | | Sideband Suppression | | | -37.6 | | dBc | | Quadrature Error | | | -1.15 | | Degrees | | I/Q Amplitude Balance | | | -0.022 | | dB | | Second Harmonic | $P_{OUT} - P(f_{LO} \pm (2 \times f_{BB}))$ | | -57.9 | | dBc | | Third Harmonic | $P_{OUT} - P(f_{LO} \pm (3 \times f_{BB}))$ | | -58.1 | | dBc | | Parameter | Test Conditions/Comments | Min | Тур Ма | Unit | |------------------------------------|-------------------------------------------------------------------------------------------------------------------|------|-------------|-----------| | Output IP2 | $f1_{BB} = 3.5 \text{ MHz}$ , $f2_{BB} = 4.5 \text{ MHz}$ , baseband I/Q amplitude per tone = | | 57.7 | dBm | | | 0.45 V p-p differential | | | | | Output IP3 | $f1_{BB} = 3.5$ MHz, $f2_{BB} = 4.5$ MHz, baseband I/Q amplitude per tone = 0.45 V p-p differential | | 32.6 | dBm | | Noise Floor | I/Q input with 500 mV dc bias and no RF output, 20 MHz carrier offset | | -157.9 | dBm/Hz | | | I/Q input with 500 mV dc bias and –10 dBm RF output, 20 MHz carrier offset | | -156.3 | dBm/Hz | | RF OUTPUT = 2300 MHz | | | | | | Output Power, Pout | Baseband $V_{IQ} = 1 \text{ V p-p differential}$ | | 4.6 | dBm | | Modulator Voltage | | | 0.62 | dB | | Gain | | | | | | Output P1dB | | | 11.8 | dBm | | Carrier Feedthrough | | | -37.6 | dBm | | Sideband Suppression | | | -36.6 | dBc | | Quadrature Error | | | <b>–1.5</b> | Degrees | | I/Q Amplitude Balance | | | -0.0285 | dB | | Second Harmonic | $P_{OUT} - P(f_{LO} \pm (2 \times f_{BB}))$ | | -54.8 | dBc | | Third Harmonic | $P_{OUT} - P(f_{LO} \pm (3 \times f_{BB}))$ | | -56.6 | dBc | | Output IP2 | $f1_{BB} = 3.5$ MHz, $f2_{BB} = 4.5$ MHz, baseband I/Q amplitude per tone = 0.45 V p-p differential | | 57.6 | dBm | | Output IP3 | $f1_{BB} = 3.5$ MHz, $f2_{BB} = 4.5$ MHz, baseband I/Q amplitude per tone = 0.45 V p-p differential | | 30.4 | dBm | | Noise Floor | I/Q input with 500 mV dc bias and no RF output, 20 MHz carrier offset | | -159.2 | dBm/Hz | | | I/Q input with 500 mV dc bias and –10 dBm RF output, 20 MHz carrier offset | | -157.5 | dBm/Hz | | RF OUTPUT = 2600 MHz | | | | | | Output Power, Pout | Baseband $V_{IQ} = 1 \text{ V p-p differential}$ | | 3.9 | dBm | | Modulator Voltage<br>Gain | | | -0.08 | dB | | Output P1dB | | | 11.3 | dBm | | Carrier Feedthrough | | | -36.5 | dBm | | Sideband Suppression | | | -42.3 | dBc | | Quadrature Error | | | -0.55 | Degrees | | I/Q Amplitude Balance | | | -0.021 | dB | | Second Harmonic | $P_{OUT} - P(f_{LO} \pm (2 \times f_{BB}))$ | | -60.3 | dBc | | Third Harmonic | $P_{OUT} - P(f_{LO} \pm (3 \times f_{BB}))$ | | -54.7 | dBc | | Output IP2 | $f1_{BB} = 3.5$ MHz, $f2_{BB} = 4.5$ MHz, baseband I/Q amplitude per tone = 0.45 V p-p differential | | 56.6 | dBm | | Output IP3 | f1 <sub>BB</sub> = 3.5 MHz, f2 <sub>BB</sub> = 4.5 MHz, baseband I/Q amplitude per tone = 0.45 V p-p differential | | 29.9 | dBm | | Noise Floor | I/Q input with 500 mV dc bias and no RF output, 20 MHz carrier offset | | -159.2 | dBm/Hz | | | I/Q input with 500 mV dc bias and –10 dBm RF output, 20 MHz carrier offset | | -157.3 | dBm/Hz | | SYNTHESIZER<br>SPECIFICATIONS | Synthesizer specifications referenced to the modulator output | | | | | Figure of Merit (FOM) <sup>1</sup> | | | -218.5 | dBc/Hz/Hz | | REFERENCE<br>CHARACTERISTICS | REFIN, MUXOUT pins | | | | | REFIN Input<br>Frequency | | 5.7 | 320 | MHz | | REFIN Input<br>Amplitude | | | 4 | dBm | | Phase Detector<br>Frequency | | 11.4 | 40 | MHz | | Parameter | Test Conditions/Comments | Min | Тур | Max | Unit | |-----------------------------------------|----------------------------------------------------------------------------------|-----|------------------|-----|--------| | MUXOUT Output Level | Low (lock detect output selected) | | 0.25 | | V | | | High (lock detect output selected) | | 2.7 | | V | | MUXOUT Duty Cycle | | | 50 | | % | | CHARGE PUMP | | | | | | | Charge Pump Current | Programmable to 250 μA, 500 μA, 750 μA, or 1000 μA | | 1000 | | μΑ | | Output Compliance | | 1 | | 2.8 | ٧ | | Range | | | | | | | PHASE NOISE, | Closed-loop operation (20 kHz loop filter, see Figure 44 for loop filter | | | | | | FREQUENCY = | design) | | | | | | 940 MHz,<br>f <sub>PFD</sub> = 38.4 MHz | | | | | | | 19FU — 30.4 IVII 12 | 10 kHz offset | | -97.8 | | dBc/Hz | | | 100 kHz offset | | -97.0<br>-120.8 | | dBc/Hz | | | 1 MHz offset | | -120.8<br>-144.4 | | dBc/Hz | | | | | | | | | | 5 MHz offset | | -154.4 | | dBc/Hz | | | 10 MHz offset | | -154.9 | | dBc/Hz | | | 20 MHz offset | | -155.3 | | dBc/Hz | | Integrated Phase<br>Noise | 1 kHz to 40 MHz integration bandwidth, with spurs | | 0.175 | | ° rms | | Reference Spurs | f <sub>PFD</sub> | | -104.8 | | dBc | | reference spurs | fpfD × 2 | | -104.8<br>-97.8 | | dBc | | | fpfD × 3 | | -97.8<br>-98.8 | | dBc | | | fpfD × 4 | | -96.8<br>-103 | | dBc | | DUACE NOICE | | | -103 | | UDC | | PHASE NOISE,<br>FREQUENCY = | Closed-loop operation (20 kHz loop filter, see Figure 44 for loop filter design) | | | | | | 1900 MHz, | design) | | | | | | $f_{PFD} = 38.4 \text{ MHz}$ | | | | | | | | 10 kHz offset | | -91.5 | | dBc/Hz | | | 100 kHz offset | | -114.5 | | dBc/Hz | | | 1 MHz offset | | -139.9 | | dBc/Hz | | | 5 MHz offset | | -151.4 | | dBc/Hz | | | 10 MHz offset | | -153 | | dBc/Hz | | | 20 MHz offset | | -153.5 | | dBc/Hz | | Integrated Phase | 1 kHz to 40 MHz integration bandwidth, with spurs | | 0.332 | | °rms | | Noise | <u></u> | | 0.002 | | 5 | | Reference Spurs | f <sub>PFD</sub> | | -102 | | dBc | | · | $f_{PFD} \times 2$ | | -90.8 | | dBc | | | f <sub>PFD</sub> × 3 | | -93.6 | | dBc | | | $f_{PFD} \times 4$ | | -100.5 | | dBc | | PHASE NOISE, | Closed-loop operation (20 kHz loop filter, see Figure 44 for loop filter | | | | | | FREQUENCY = | design) | | | | 1 | | 2140 MHz, | | | | | | | $f_{PFD} = 38.4 \text{ MHz}$ | | | | | | | | 10 kHz offset | | -92 | | dBc/Hz | | | 100 kHz offset | | -115.7 | | dBc/Hz | | | 1 MHz offset | | -140.3 | | dBc/Hz | | | 5 MHz offset | | -151.3 | | dBc/Hz | | | 10 MHz offset | | -152.1 | | dBc/Hz | | | 20 MHz offset | | -152.9 | | dBc/Hz | | Integrated Phase | 1 kHz to 40 MHz integration bandwidth, with spurs | | 0.305 | | ° rms | | Noise | | | | | | | Reference Spurs | f <sub>PFD</sub> | | -95.9 | | dBc | | | f <sub>PFD</sub> × 2 | | -93.1 | | dBc | | | $f_{PFD} \times 3$ | | -87.4 | | dBc | | | f <sub>PFD</sub> × 4 | | -91.5 | | dBc | | Parameter | Test Conditions/Comments | Min | Тур | Max | Unit | |-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----|----------------|------|--------| | PHASE NOISE,<br>FREQUENCY =<br>2300 MHz,<br>f <sub>PFD</sub> = 38.4 MHz | Closed-loop operation (20 kHz loop filter, see Figure 44 for loop filter design) | | | | | | | 10 kHz offset | | -94.1 | | dBc/Hz | | | 100 kHz offset | | -114.6 | | dBc/Hz | | | 1 MHz offset | | -138.7 | | dBc/Hz | | | 5 MHz offset | | -150.1 | | dBc/Hz | | | 10 MHz offset | | -151.4 | | dBc/Hz | | | 20 MHz offset | | -152.6 | | dBc/Hz | | Integrated Phase<br>Noise | 1 kHz to 40 MHz integration bandwidth, with spurs | | 0.270 | | ° rms | | Reference Spurs | f <sub>PFD</sub> | | -100.8 | | dBc | | nererence spars | fprD × 2 | | -95.6 | | dBc | | | ferd × 3 | | -89.4 | | dBc | | | fpp × 4 | | -93.1 | | dBc | | DUACENOICE | 177 | | -93.1 | | UDC | | PHASE NOISE,<br>FREQUENCY =<br>2600 MHz,<br>f <sub>PFD</sub> = 38.4 MHz | Closed-loop operation (20 kHz loop filter, see Figure 44 for loop filter design) | | | | | | | 10 kHz offset | | -91.5 | | dBc/Hz | | | 100 kHz offset | | -111.3 | | dBc/Hz | | | 1 MHz offset | | -136.8 | | dBc/Hz | | | 5 MHz offset | | -148.3 | | dBc/Hz | | | 10 MHz offset | | -140.5<br>-150 | | dBc/Hz | | | 20 MHz offset | | -150<br>-150.7 | | dBc/Hz | | Into averto d Dho ao | | | | | °rms | | Integrated Phase<br>Noise | 1 kHz to 40 MHz integration bandwidth, with spurs | | 0.378 | | | | Reference Spurs | f <sub>PFD</sub> | | -97.4 | | dBc | | | f <sub>PFD</sub> × 2 | | -89.3 | | dBc | | | $f_{PFD} \times 3$ | | -95.2 | | dBc | | | f <sub>PFD</sub> × 4 | | -91.4 | | dBc | | LO INPUT/OUTPUT | | | | | | | LO Output Frequency<br>Range | LO output | 700 | | 2855 | MHz | | LO Output Level | $2 \times$ LO or $1 \times$ LO mode, into a 50 $\Omega$ load, LO buffer enabled at 2140 MHz | | | | | | | LO_DRV_LVL = 0 | | -5.1 | | dBm | | | LO_DRV_LVL = 1 | | -0.5 | | dBm | | | LO_DRV_LVL = 2 | | 3 | | dBm | | LO Input Level | Externally applied LO, PLL disabled | -6 | 0 | +6 | dBm | | LO Input Impedance | Externally applied LO, PLL disabled | | 50 | | Ω | | BASEBAND INPUTS | I± and Q± pins | | | | | | I and Q Input DC Bias<br>Level | | | 0.5 | | V | | Bandwidth | 1 dB | | >1000 | | MHz | | Differential Input<br>Impedance | Frequency = 10 MHz <sup>2</sup> | | 465 | | Ω | | Differential Input<br>Capacitance | Frequency = 10 MHz <sup>2</sup> | | 1.84 | | pF | | OUT ENABLE | ENBL pin | | | | | | Turn-On Settling Time | ENBL high to low (90% of envelope), when Register $0x01[10] = 1$ , Register $0x10[10] = 1$ | | 190 | | ns | | Turn-Off Settling Time | ENBL low to high (10% of envelope), when Register $0x01[10] = 1$ , Register $0x10[10] = 1$ | | 20 | | ns | | Parameter | Test Conditions/Comments | Min | Тур | Max | Unit | |---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | DIGITAL LOGIC | SCLK, SDIO, CS, and ENBL | | | | | | Input Voltage High (V <sub>IH</sub> ) | | 1.4 | | | V | | Input Voltage Low (V <sub>IL</sub> ) | | | | 0.7 | V | | Input Current (I <sub>IH</sub> /I <sub>IL</sub> ) | | -1 | | 1 | μΑ | | Input Capacitance $(C_{IN})$ | | | 5 | | pF | | Output Voltage High $(V_{OH)}$ | , , , , , , , , , , , , , , , , , , , , | | | | V | | Output Voltage Low $(V_{OL})$ | $I_{OL} = 100 \text{ uA}$ | | | 0.2 | V | | POWER SUPPLIES | | | | | | | Voltage Range | VPOSx | | 3.3 | | V | | Supply Current | Supply Current Tx mode at internal LO mode (PLL, internal VCO, and modulator enabled, LO output driver disabled) 425 | | | mA | | | | Tx mode at external 1× LO mode (PLL, internal VCO disabled, modulator enabled, LO output driver disabled) | | 228 | | mA | | | LO output driver; LO_DRV_LVL bits (Register 0x22[7:6]) = 10 | | 50 | | mA | | | Power-down mode | | 14.5 | | mA | <sup>&</sup>lt;sup>1</sup> The figure of merit (FOM) is computed as phase noise $(dBc/Hz) - 10log10(f_{PFD}) - 20log10(f_{LO}/f_{PFD})$ . The FOM was measured across the full LO range, with $f_{REF} = 153.6$ MHz, $f_{REF}$ power = 4 dBm with a 38.4 MHz $f_{PFD}$ . The FOM was computed at a 50 kHz offset. ### **TIMING CHARACTERISTICS** Table 2. | Parameter | Description | Min | Тур | Max | Units | |-------------------|--------------------------------------------------------------------------------------------|-----|-----|-----|-------| | t <sub>SCLK</sub> | Serial clock period | 38 | | | ns | | t <sub>DS</sub> | Setup time between data and rising edge of SCLK | 8 | | | ns | | $t_DH$ | Hold time between data and rising edge of SCLK | 8 | | | ns | | ts | Setup time between falling edge of $\overline{\text{CS}}$ and SCLK | 10 | | | ns | | t <sub>H</sub> | Hold time between rising edge of CS and SCLK | 10 | | | ns | | t <sub>HIGH</sub> | Minimum period that SCLK should be in a logic high state | 10 | | | ns | | t <sub>LOW</sub> | Minimum period that SCLK should be in a logic low state | 10 | | | ns | | <b>t</b> ACCESS | Maximum time delay between falling edge of SCLK and output data valid for a read operation | | | 231 | ns | | tz | Maximum time delay between CS deactivation and SDIO bus return to high impedance | | | 5 | ns | Figure 2. Serial Port Timing Diagram <sup>&</sup>lt;sup>2</sup> Refer to Figure 47 for a plot of input impedance over frequency. # **ABSOLUTE MAXIMUM RATINGS** Table 3. | Parameter | Rating | |------------------------------|---------------------| | Supply Voltage | −0.3 V to +3.6 V | | I+, I–, Q+, Q– | −0.5 V to +1.5 V | | LOIN+, LOIN- | 16 dBm differential | | REFIN | -0.3 V to +3.6 V | | ENBL | -0.3 V to +3.6 V | | VTUNE | −0.3 V to +3.6 V | | CS, SCLK, SDIO | -0.3 V to +3.6 V | | Maximum Junction Temperature | 150°C | | Operating Temperature Range | -40°C to +85°C | | Storage Temperature Range | −65°C to +150°C | Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. ### THERMAL RESISTANCE $\theta_{JA}$ is thermal resistance, junction to ambient (°C/W), and $\theta_{JC}$ is thermal resistance, junction to case (°C/W). **Table 4. Thermal Resistance** | Package Type | $\theta_{JA}^1$ | $\theta_{JC}^{1}$ | Unit | |---------------|-----------------|-------------------|------| | 40-Lead LFCSP | 30.23 | 0.44 | °C/W | <sup>&</sup>lt;sup>1</sup> See JEDEC standard JESD51-2 for information on optimizing thermal impedance. ### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 3. Pin Configuration **Table 5. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |---------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | MUXOUT | Multiplexer Output. This output allows a digital lock detect signal, a voltage proportional to absolute temperature (VPTAT), or a buffered, frequency-scaled reference signal to be accessed externally. The output is selected by programming Bits[6:4] in Register 0x21. | | 2, 10 | GND | Baseband Ground. | | 3, 4 | l+, l- | Differential In-Phase Baseband Inputs. | | 5, 7 | GND | Mixer Core (I and Q) Ground. | | 6 | VPOS1 | $3.3V$ Supply Voltage for Baseband. Decouple VPOS1 with 100 pF and 0.1 $\mu\text{F}$ capacitors located close to the pin. | | 8, 9 | Q-, Q+ | Differential Quadrature Baseband Inputs. | | 11 | VPOS2 | $3.3V$ Supply Voltage for $2.5V$ LDO. Decouple VPOS2 with $100pF$ and $0.1\mu F$ capacitors located close to the pin. | | 12 | DECL1 | Decoupling Pin for 2.5 V LDO. Connect 100 pF, 0.1 $\mu$ F, and 10 $\mu$ F capacitors between this pin and ground. | | 13 | SDIO | Serial Data Input/Output for SPI. | | 14 | SCLK | Serial Clock Input/Output for SPI. | | 15 | <u>cs</u> | Chip Select Input/Output for SPI. | | 16 | GND | Digital Ground. | | 17 | VPOS3 | $3.3V$ Supply Voltage for LO. Decouple VPOS3 with 100 pF and 0.1 $\mu$ F capacitors located close to the pin. | | 18, 19 | LOOUT+, LOOUT- | Differential LO Outputs. Either the internally generated LO or external $1 \times LO/2 \times LO$ is available at $1 \times LO$ or $2 \times LO$ on these pins. | | 20 | GND | LO Ground. | | 21 | NIC | Not Internally Connected. This pin can be left open or tied to RF ground. | | 22 | VPOS4 | $3.3V$ Supply Voltage for RF. Decouple VPOS4 with 100 pF and 0.1 $\mu$ F capacitors located close to the pin. | | 23, 25 | GND | RF Ground. | | 24 | RFOUT | Single-Ended 0 V DC RF Output. | | 26 | VPOS5 | 3.3 V Supply Voltage for RF. Decouple VPOS5 with 100 pF and 0.1 $\mu$ F capacitors located close to the pin. | | 27 | ENBL | Enables/Disables the Circuit Blocks. References the settings at Register 0x01 and Register 0x10. Refer to the ENBL section for more information. | | 28 | DECL2 | Decoupling Pin for VCO LDO. Connect 100 pF, 0.1 $\mu$ F, and 10 $\mu$ F capacitors between this pin and ground. | | 29 | GND | VCO Ground. | | Pin No. | Mnemonic | Description | |---------|--------------|-------------------------------------------------------------------------------------------------------------------------| | 30 | VPOS6 | 3.3 V Supply Voltage for VCO LDO. Decouple VPOS6 with 100 pF and 0.1 $\mu$ F capacitors located close to the pin. | | 31 | DECL3 | Decoupling Pin for VCO LDO. Connect 100 pF, 0.1 $\mu$ F, and 10 $\mu$ F capacitors between this pin and ground. | | 32 | VTUNE | VCO Tuning Voltage. | | 33, 34 | LOIN-, LOIN+ | Differential External LO Inputs. | | 35 | VPOS7 | 3.3 V Supply Voltage for Charge Pump. Decouple VPOS7 with 100 pF and 0.1 $\mu$ F capacitors located close to the pin. | | 36 | СР | Charge Pump Output. | | 37 | GND | Charge Pump Ground. | | 38 | GND | PLL Reference Ground. | | 39 | REFIN | PLL Reference Input. | | 40 | VPOS8 | 3.3 V Supply Voltage for PLL Reference. Decouple VPOS8 with 100 pF and 0.1 $\mu$ F capacitors located close to the pin. | | | EP | Exposed Pad. Solder the exposed pad to a low impedance ground plane. | ## TYPICAL PERFORMANCE CHARACTERISTICS VPOSx = 3.3 V; $T_A$ = 25°C; baseband I/Q amplitude = 1 V p-p differential sine waves in quadrature with a 500 mV dc bias; baseband I/Q frequency ( $f_{BB}$ ) = 1 MHz; $f_{PFD}$ = 38.4 MHz; $f_{REF}$ = 153.6 MHz at 4 dBm referred to 50 $\Omega$ (1 V p-p); 20 kHz loop filter, unless otherwise noted. Figure 4. Single Sideband (SSB) Output Power (Pout) vs. LO Frequency (fLo) and Temperature; Multiple Devices Shown Figure 5. SSB 1 dB Output Compression Point (OP1dB) vs. LO Frequency ( $f_{LO}$ ) and Temperature; Multiple Devices Shown Figure 6. Carrier Feedthrough vs. LO Frequency ( $f_{LO}$ ) and Temperature Before Nulling; Multiple Devices Shown Figure 7. SSB Output Power ( $P_{OUT}$ ) vs. LO Frequency ( $f_{LO}$ ) and Supply Figure 8. SSB 1 dB Output Compression Point (OP1dB) vs. LO Frequency ( $f_{LO}$ ) and Supply Figure 9. Carrier Feedthrough vs. LO Frequency (f<sub>LO</sub>) and Temperature After Nulling Using DCOFF\_I and DCOFF\_Q at 25°C; Multiple Devices Shown Figure 10. Sideband Suppression vs. LO Frequency (f<sub>LO</sub>) and Temperature Before Nulling; Multiple Devices Shown Figure 11. OIP3 and OIP2 vs. LO Frequency ( $f_{LO}$ ) and Temperature ( $P_{OUT} \approx -5$ dBm per Tone); Multiple Devices Shown Figure 12. SSB Output Power, Second- and Third-Order Harmonics, Carrier Feedthrough, and Sideband Suppression vs. Baseband Differential Input Voltage (fout = 940 MHz) Figure 13. Sideband Suppression vs. LO Frequency (f<sub>LO</sub>) and Temperature After Nulling Using I\_LO and Q\_LO at 25°C; Multiple Devices Shown Figure 14. Second- and Third-Order Harmonics vs. LO Frequency ( $f_{LO}$ ) and Temperature ( $P_{OUT} \approx 5 \text{ dBm}$ ) Figure 15. SSB Output Power, Second- and Third-Order Harmonics, Carrier Feedthrough, and Sideband Suppression vs. Baseband Differential Input Voltage ( $f_{OUT} = 2140 \text{ MHz}$ ) Figure 16. SSB Output Power, Second- and Third-Order Harmonics, Carrier Feedthrough, and Sideband Suppression vs. Baseband Differential Input Voltage ( $f_{OUT} = 2600 \text{ MHz}$ ) Figure 17. Closed-Loop Phase Noise vs. Offset Frequency and Temperature, $f_{LO} = 1900 \, \text{MHz}; 20 \, \text{kHz} \, \text{Loop Filter}$ Figure 18. Closed-Loop Phase Noise vs. Offset Frequency and Temperature, $f_{LO} = 2300 \text{ MHz}$ ; 20 kHz Loop Filter Figure 19. Closed-Loop Phase Noise vs. Offset Frequency and Temperature, $f_{LO} = 940$ MHz; 20 kHz Loop Filter Figure 20. Closed-Loop Phase Noise vs. Offset Frequency and Temperature, $f_{LO} = 2140 \, \text{MHz}$ ; 20 kHz Loop Filter Figure 21. Closed-Loop Phase Noise vs. Offset Frequency and Temperature, $f_{LO} = 2600 \text{ MHz}$ ; 20 kHz Loop Filter Figure 22. Closed-Loop Phase Noise vs. LO Frequency at 1 kHz, 100 kHz, and 5 MHz Offsets Figure 23. PLL Reference Spurs vs. LO Frequency (1 $\times$ PFD and 3 $\times$ PFD) at Modulator Output Figure 24. PLL Reference Spurs vs. LO Frequency (2 $\times$ PFD and 4 $\times$ PFD) at Modulator Output Figure 25. Closed-Loop Phase Noise vs. LO Frequency at 10 kHz, 1 MHz, and 10 MHz Offsets Figure 26. PLL Reference Spurs vs. LO Frequency (1 $\times$ PFD and 3 $\times$ PFD) at LO Output Figure 27. PLL Reference Spurs vs. LO Frequency (2 $\times$ PFD and 4 $\times$ PFD) at LO Output Figure 28. Integrated Phase Noise with Spurs vs. LO Frequency and Temperature Figure 29. Open-Loop VCO Phase Noise for VCO 0 Measured at 2300.22 MHz, 2579.83 MHz, and 2860.8 MHz (VCO ÷ 2) Figure 30. Open-Loop VCO Phase Noise for VCO 2 Measured at 1750.48 MHz, 1882.97 MHz, and 2010.75 MHz (VCO ÷ 2) Figure 31. VTUNE vs. VCO Frequency and Temperature Figure 32. Open-Loop VCO Phase Noise for VCO 1 Measured at 2009.22 MHz, 2156.06 MHz, and 2300.78 MHz (VCO ÷ 2) Figure 33. Open-Loop VCO Phase Noise for VCO 3 Measured at 1425.29 MHz, 1587.28 MHz, and 1751.47 MHz (VCO $\div$ 2) Figure 34. Noise Floor Cumulative Distribution at Various LO Frequencies Using Internal LO; I/Q Input with 500 mV DC Bias and No RF Output Figure 35. Noise Floor Cumulative Distribution at Various LO Frequencies Using Internal LO; I/Q Input with 500 mV DC Bias and RF Output = -10 dBm Figure 36. Frequency Deviation from LO Frequency at LO = 1.91 GHz to 1.9 GHz vs. Lock Time Figure 37. LO Output Power vs. LO Frequency at Various LO\_DRV\_LVL Settings Figure 38. Supply Current vs. LO Frequency and Temperature (PLL and I/Q Modulator Enabled, LO Buffer Disabled) Figure 39. RF Output Return Loss vs. LO Frequency ( $f_{\rm LO}$ ) for Multiple BAL\_CIN and BAL\_COUT Combinations Figure 40. LO Input Return Loss vs. LO Frequency (f<sub>LO</sub>) Figure 41. LO Output Return Loss vs. LO Frequency (f<sub>LO</sub>) ### THEORY OF OPERATION The ADRF6720 integrates a high performance broadband I/Q modulator with a fractional-N PLL and low noise multicore VCOs. The baseband inputs mix with the LO generated internally or provided externally, and convert it to a single-ended RF using an integrated RF balun. A block diagram of the device is shown in Figure 1. The ADRF6720 is programmed via an SPI. ### LO GENERATION BLOCK The ADRF6720 supports the use of both internal and external LO signals for the mixers. The internal LO is generated by an on-chip VCO, which is tunable over an octave frequency range of 2850 MHz to 5710 MHz. The output of the VCO is phase-locked to an external reference clock through a fractional-N PLL that is programmable through the SPI control registers. To produce in-phase and quadrature phase LO signals over the 356.25 MHz to 2855 MHz frequency range to drive the mixers, steer the VCO outputs through a combination of frequency dividers, as shown in Figure 42. Alternatively, an external signal can be used with the dividers or a polyphase phase splitter to generate the LO signals in quadrature to the mixers. In demanding applications that require the lowest possible phase noise performance, it may be necessary to source the LO signal externally. The different methods of quadrature LO generation and the control register programming needed are listed in Table 6. ### Internal LO Mode For internal LO mode, the ADRF6720 uses the on-chip PLL and VCO to synthesize the frequency of the LO signal. The PLL, shown in Figure 42, consists of a reference path, phase and frequency detector (PFD), charge pump, and a programmable integer divider with prescaler. The reference path takes in a reference clock and divides it down by a factor of 2, 4, or 8, or multiplies it by a factor of 1 or 2, and then passes it to the PFD. The PFD compares this signal to the divided down signal from the VCO. Depending on the PFD polarity selected, the PFD sends either an up or down signal to the charge pump if the VCO signal is either slow or fast compared to the reference frequency. The charge pump sends a current pulse to the off-chip loop filter to increase or decrease the tuning voltage (V<sub>Tune</sub>). The ADRF6720 integrates four VCO cores, covering an octave range of 2850 MHz to 5710 MHz. Table 6 lists the frequency range covered by each VCO. The desired VCO can be selected by addressing the VCO\_SEL bits at Register 0x22[2:0]. The LO source and quadrature generation path can be selected by setting the QUAD\_DIV\_EN bit (Register 0x01[9]) and the LO\_1XVCO\_EN bit (Register 0x01[11]). The mode of the VCO signal through a polyphase filter is intended to extend the operating frequency with an internal VCO and is only useful for baseband input frequencies high enough to prevent the RF output from pulling the VCO. Figure 42. LO Block Diagram **Table 6. LO Mode Selection** | LO Selection | f <sub>vco</sub> or f <sub>ext</sub> (MHz) | Quadrature<br>Generation | QUAD_DIV_EN<br>(Register<br>0x01[9]) | LO_1XVCO_EN<br>(Register<br>0x1 [11]) | Enables<br>(Register<br>0x01[6:0]) | VCO_SEL<br>(Register<br>0x22[2:0]) | |----------------|--------------------------------------------|--------------------------|--------------------------------------|---------------------------------------|------------------------------------|------------------------------------| | Internal (VCO) | 2850 to 3500 | Divide by 2 | 1 | 0 | 111 111X <sup>1</sup> | 011 | | | 3500 to 4020 | Divide by 2 | 1 | 0 | 111 111X <sup>1</sup> | 010 | | | 4020 to 4600 | Divide by 2 | 1 | 0 | 111 111X <sup>1</sup> | 001 | | | 4600 to 5710 | Divide by 2 | 1 | 0 | 111 111X <sup>1</sup> | 000 | | | 2855 to 3000 | Polyphase | 0 | 0 | 111 111X <sup>1</sup> | 011 | | External | 700 to 6000 | Divide by 2 | 1 | 0 | 101 000X <sup>1</sup> | 1XX <sup>1</sup> | | | 700 to 3000 | Polyphase | 0 | 0 | 000 000X1 | XXX <sup>1</sup> | $<sup>^{1}</sup>$ X = don't care. ### **LO Frequency and Dividers** The signal coming from the VCO or the external LO inputs goes through a series of dividers before it is buffered to drive the active mixers. Two programmable divide-by-2 stages divide the frequency of the incoming signal by 1, 2, or 4 before reaching the quadrature divider that further divides the signal frequency by 2 to generate the in-phase and quadrature phase LO signals for the mixers. The control bits (Register 0x22[4:3]) needed to select the different LO frequency ranges are listed in Table 7. Table 7. LO Frequency and Dividers | LO Frequency<br>Range (MHz) | fvco/fLo or<br>fextLo/fLo | DIV8_EN<br>(Register<br>0x22[4]) | DIV4_EN<br>(Register<br>0x22[3]) | |-----------------------------|---------------------------|----------------------------------|----------------------------------| | 1425 to 2855 | 2 | 0 | 0 | | 712.5 to 1425 | 4 | 0 | 1 | | 356.25 to 712.5 | 8 | 1 | 1 | ### **PLL Frequency Programming** The N divider with divide-by-2 divides down the VCO signal to the PFD frequency. The N divider can be configured for fractional or integer mode by addressing the DIV\_MODE bit (Register 0x02[11]). The default configuration is set for fractional mode. Use the following equations to determine the N value and PLL frequency: $$\begin{split} f_{PFD} &= \frac{f_{VCO}}{2 \times N} \\ N &= INT + \frac{FRAC}{MOD} \\ f_{LO} &= \frac{f_{VCO}}{LO\_DIVIDER} = \frac{f_{PFD} \times 2 \times N}{LO\_DIVIDER} \end{split}$$ where: $f_{PFD}$ is the phase frequency detector frequency. $f_{VCO}$ is the VCO frequency. N is the fractional divide ratio (INT + FRAC/MOD). *INT* is the integer divide ratio programmed in Register 0x02. *FRAC* is the fractional divider programmed in Register 0x03. *MOD* is the modulus divide ratio programmed in Register 0x04. *f*<sub>LO</sub> is the LO frequency going to the mixer core when the loop is #### locked. *LO\_DIVIDER* is the final frequency divider ratio that divides the frequency of the VCO or the external LO signal down by 2, 4, or 8 before it reaches the mixer, as shown in Table 7. ### Loop Filter The loop filter is connected between the CP and VTUNE pins. The recommended components for 20 kHz filter designs are shown in Table 8 and referenced in Figure 44. The ADRF6720 closed-loop phase noise is characterized using a 20 kHz loop filter. Operation with an external VCO is possible. In this case, the output of the loop filter is connected to the tuning pin of the external VCO. The output of the VCO is brought back into the device on the LOIN+ and LOIN− pins. For assistance in designing loop filters with other characteristics, download the most recent revision of ADIsimPLL<sup>™</sup> from http://www.analog.com/adisimpll. **Table 8. Recommended Loop Filter Components** | | 1 1 | |-----------|--------------------| | Component | 20 kHz Loop Filter | | C57 | 2700 pF | | R12 | 300 Ω | | C58 | 100 nF | | R23 | 5.6 Ω | | C59 | 2700 pF | | R26 | 820 Ω | | C60 | 1500 pF | ### **PLL Lock Time** It takes time to lock the PLL after the last register is written. VCO band calibration time and loop settling time are used to determine the PLL lock time. After writing to the last register, the PLL automatically performs a VCO band calibration to choose the correct VCO band. This calibration takes approximately 94,208 PFD cycles. For a 40 MHz $f_{\text{PFD}}$ , this corresponds to 2.36 ms. After a band calibration completes, the feedback action of the PLL results in the VCO locking to the correct frequency. The speed to be locked depends on the nonlinear cycle slipping behavior, as well as the small signal settling of the loop. For an accurate estimation of the lock time, download the ADIsimPLL tool to capture these effects correctly. In general, higher bandwidth loops tend to lock more quickly than lower bandwidth loops. The lock detect signal is available as one of the selectable outputs through the MUXOUT pin, with a logic high signifying that the loop is locked. The control bits for the MUXOUT pin are the REF\_MUX\_SEL bits (Register 0x21[6:4]), and the default configuration is for PLL lock detect. ### Required PLL/VCO Settings and Register Write Sequence In addition to writing to the necessary registers to configure the PLL and VCO for the desired LO frequency and phase noise performance, the registers listed in Table 9 are the required registers to write. To ensure that the PLL locks to the desired frequency, follow the proper write sequence of the PLL registers. Configure the PLL registers accordingly to achieve the desired frequency, and the last writes must be to Register 0x02 (INT\_DIV), Register 0x03 (FRAC\_DIV), or Register 0x04 (MOD\_DIV). When Register 0x02, Register 0x03, and Register 0x04 are programmed, an internal VCO calibration initiates, which is the last step to locking the PLL. Table 9. Required PLL/VCO Register Writes | Address | Bit Name | Setting | Description | |------------|----------------------------|---------|-------------------| | 0x21[3] | PFD_POLARITY | 0x01 | Negative polarity | | 0x49[13:0] | SET_1[13:9],<br>SET_0[8:0] | 0x14B4 | Internal settings | ### External LO Mode Use the VCO\_SEL bits (Register 0x22[2:0]) to select external or internal LO mode. To configure for external LO mode, set Register 0x22[2:0] to 4 decimal and apply the differential LO signals to Pin 33 (LOIN–) and Pin 34 (LOIN+). The external LO frequency range is 700 MHz to 3 GHz. When the polyphase phase splitter is selected, a $1\times LO$ signal is required for the active mixer, or a $2\times LO$ can be used with the internal quadrature divider, as shown in Table 6. There is also the option of using an external VCO with the internal PLL. In this case, the PLL is enabled, but the VCO blocks are turned off. The LOIN+ and LOIN- input pins must be ac-coupled. When not in use, leave the LOIN+ and LOIN- pins unconnected. ### **LO Polarity** The ADRF6720 offers the flexibility of specifying the quadrature polarity on LO to the I channel or Q channel mixers. This specification determines whether the LO is injected above or below the RF frequency. RF frequency can place either above or below the LO depending on the Register 0x32[11:8] setting as well as the phase relationship between the baseband I and Q. For normal operation and characterization, the Register 0x32 settings are 2 decimal for POL\_I (Register 0x32[9:8]) and 1 decimal for POL\_Q (Register 0x32, Bits[11:10]). Setting Register 0x32 as such places the RF frequency below the LO $(f_{RF} < f_{LO})$ when Q leads I and places the RF frequency above the LO $(f_{RF} > f_{LO})$ when I leads Q. **Table 10. LO Polarity Setting** | Address | Bit<br>Name | Settings | Description | |-------------|-------------|----------|----------------------------------------| | 0x32[11:10] | POL_Q | | Quadrature polarity switch, Q channel | | | | 01 | Inverted Q channel polarity | | | | 10 | Normal polarity | | 0x32[9:8] | POL_I | | Quadrature polarity switch, I channel. | | | | 01 | Normal polarity | | | | 10 | Inverted I channel polarity | ### **LO Outputs** The ADRF6720 can provide either a differential $1 \times \text{or } 2 \times \text{LO}$ output signal at the LOOUT+ and LOOUT- pins (Pin 18 and Pin 19, respectively). The availability of the LO signal makes it possible to daisy-chain many devices. One ADRF6720 device can serve as the master where the LO signal is sourced, and the subsequent slave devices can share the same LO output signal from the master. When the quadrature LO signals are generated using the quadrature divider, the output signal is available at either $2\times$ or $1\times$ the frequency of the LO signal at the mixer by setting LO\_DRV2X\_EN bit(Register 0x1[8]) and DRVDIV2\_EN bit (Register 0x22[5]). However, $1\times$ the frequency of the LO signal in this case has a phase ambiguity of $180^\circ$ relative to the LO signal that drives the mixer core. Because of this phase ambiguity, the utility of this $1\times$ LO output signal as a system daisy-chained LO signal is compromised. To avoid this ambiguity, a second $1\times$ the frequency of the LO signal output is made available after the quadrature divider. This second $1\times$ LO output path is enabled by setting the LO\_DRV1X\_EN bit (Register 0x01[7]) high. When the quadrature LO signals are generated using the polyphase phase splitter, the output signal is also available at $1 \times$ the frequency of the LO signal by setting LO\_DRV1X\_EN bit (Register 0x10[7]) high. Set the output to different drive levels by accessing the LO\_DRV\_LVL bits (Register 0x22[7:6]), as shown in Table 11. Table 11. LO Output Level at 2140 MHz | LO_DRV_LVL (Register 0x22[7:6]) | Amplitude (dBm) | |---------------------------------|-----------------| | 00 | -5.1 | | 01 | -0.5 | | 10 | 3 | ### **BASEBAND** The input impedance of the baseband inputs is a 500 $\Omega$ differential. These inputs are designed to work with a 0.5 V common-mode voltage. To match the 100 $\Omega$ impedance of the DAC, place a shunt 125 $\Omega$ external resistor across the I and Q inputs. The voltages applied to the differential baseband inputs (I+, I-, Q+, and Q-) drive the V-to-I stage that converts baseband voltages into currents. The converted modulated signal current feeds the modulator mixer core. A programmable dc current can be added to both the I and Q channels to null any carrier feedthrough at the RF output. Refer to the Carrier Feedthrough Nulling section for more information The linearity can be optimized by adding the amplitude and phase correction signals to the current output via the MOD\_RSEL (Register 0x31[12:6]) and MOD\_CSEL (Register 0x31[5:0]) adjustment. Refer to the Linearity section for more information. ### **ACTIVE MIXERS** The ADRF6720 has two double balanced mixers: one for the in-phase channel (I channel) and the other for the quadrature channel (Q channel). They upconvert the modulated baseband signal currents by the LO signals to the RF. ### Tunable RF<sub>OUT</sub> Balun The ADRF6720 integrates a programmable balun operating over a frequency range from 700 MHz to 3000 MHz. It offers single-ended-to-differential conversion and provides additional common-mode noise rejection. The capacitors at the input and output of the balun in parallel with the inductive windings of the balun change the resonant frequency of the inductor capacitor (LC) tank. Therefore, selecting the proper combination of BAL\_CIN (Register 0x30[3:0]) and BAL\_COUT (Register 0x30[7:4]) sets the desired frequency and optimizes gain. Under most circumstances, it is suggested to set BAL\_CIN and BAL\_COUT over the frequency profile given in Table 12. However, for matching reasons, it is advantageous to tune the registers independently. Figure 43. Integrated Tunable Balun Table 12. Optimum Balun Setting For Desired Frequency Range | BAL_CIN | BAL_COUT | Frequency Range (MHz) | |---------|----------|-------------------------------| | 0 | 0 | f <sub>RF</sub> > 1730 | | 1 | 0 | 1550 < f <sub>RF</sub> < 1730 | | 2 | 0 | 1380 < f <sub>RF</sub> < 1550 | | 3 | 0 | 1250 < f <sub>RF</sub> < 1380 | | 4 | 0 | 1170 < f <sub>RF</sub> < 1250 | | 8 | 0 | 1100 < f <sub>RF</sub> < 1170 | | 9 | 0 | 1020 < f <sub>RF</sub> < 1100 | | 10 | 0 | 970 < f <sub>RF</sub> < 1020 | | 11 | 0 | 930 < f <sub>RF</sub> < 970 | | 12 | 0 | 890 < f <sub>RF</sub> < 930 | | 13 | 0 | 840 < f <sub>RF</sub> < 890 | | 14 | 0 | 820 < f <sub>RF</sub> < 840 | | 15 | 0 | 740 < f <sub>RF</sub> < 820 | | 15 | 3 | 680 < f <sub>RF</sub> < 740 | ### **ENBL** The ENBL pin quickly enables/disables the RF output. The circuit blocks that are enabled/disabled with the ENBL pin can be programmed by setting the appropriate bits in the enables register (Register 0x01) and the ENBL\_MASK register (Register 0x10). When the bits in the enables and the ENBL\_MASK register are 1, pulling the ENBL pin low disables and pulling high enables the internal blocks more quickly than possible with an SPI write operation. Table 13. Enable/Disable Settings | Register<br>0x01<br>Enables<br>Bit <sup>1</sup> | Register 0x10<br>ENBL_MASK<br>Bit <sup>1</sup> | ENBL Pin<br>Voltage | State | |-------------------------------------------------|------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------| | 0 | X <sup>2</sup> | X <sup>2</sup> | Block controlled<br>by Register 0x01,<br>enables bit [A]<br>disabled. No effect<br>by ENBL. | | 1 | 0 | X <sup>2</sup> | Block controlled<br>by Register 0x01,<br>enables bit [A]<br>disabled. No effect<br>by ENBL. | | 1 | 1 | >1.8 V | Block controlled<br>by Register 0x01,<br>enables bit [A]<br>enabled. | | 1 | 1 | <0.5 V | Block controlled<br>by Register 0x01,<br>enables bit [A]<br>disabled | <sup>&</sup>lt;sup>1</sup> This bit refers to any of the 11 bits in the register. $<sup>^{2}</sup>$ X = don't care. ### **SERIAL PORT INTERFACE** The SPI of the ADRF6720 allows the user to configure the device for specific functions or operations via a 3-pin SPI port. This interface provides users with added flexibility and customization. The SPI consists of three control lines: SCLK, SDIO, and $\overline{\text{CS}}$ . The timing requirements for the SPI port are shown in Table 2. The ADRF6720 protocol consists of seven register address bits, followed by a read/write and 16 data bits. Both the address and data fields are organized with the most significant bit (MSB) first, and end with the least significant bit (LSB). On a write cycle, up to 16 bits of <u>serial</u> write data are shifted in, MSB to LSB. If the rising edge of $\overline{\text{CS}}$ occurs before the LSB of the serial data is latched, only the bits that were latched are written to the device. If more than 16 data bits are shifted in, the 16 most recent bits are written to the device. The ADRF6720 input logic level for the write cycle supports an interface as low as 1.4 V. On a read cycle, up to 16 bits of serial read data are shifted out, MSB first. Data shifted out beyond 16 bits is undefined. Readback content at a given register address does not necessarily correspond with the write data of the same address. The output logic level for a read cycle is 2.3 V. # BASIC CONNECTIONS FOR OPERATION Figure 44 shows the basic connections for operating the ADRF6720 as they are implemented on the evaluation board of the device. Figure 44. Basic Connections for Operation (Loop Filter Set to 20 kHz) ### **POWER SUPPLY AND GROUNDING** Connect the power supply pins to a 3.3 V source; the pins can range between 3.15 V and 3.45 V. Individually decouple the pins using 100 pF and 0.1 $\mu F$ capacitors located as close as possible to the pins. Individually decouple the three internal decoupling nodes (labeled DECL3, DECL2, and DECL1) with capacitors as shown in Figure 44. Tie the 11 GND pins to the same ground plane through low impedance paths. Solder the exposed pad on the underside of the package to a ground plane with low thermal and electrical impedance. If the ground plane spans multiple layers on the circuit board, stitch them together under the exposed pad. The AN-772 Application Note discusses the thermal and electrical grounding of the LFCSP package in detail. ### **BASEBAND INPUTS** Drive the four I and Q inputs with an external bias level of 500 mV. These inputs are generally dc-coupled to the outputs of a dual DAC. The nominal drive level used in the characterization of the ADRF6720 is 1 V p-p differential (or 500 mV p-p on each pin). The I and Q input resistances are 500 $\Omega$ , differential. As a result, the external shunt resistors at the I and Q inputs may be required to interface a DAC or a filter. The effective value of the resistance is 500 $\Omega$ in parallel with the shunt resistor (see the DAC to I/Q Modulator Interfacing section for more information). ### **LO INPUT** The external LO input is designed to be driven differentially. AC couple both sides of the differential LO source through a pair of series capacitors to the LOIN+ and LOIN- pins. The typical LO drive level, used for the characterization of the ADRF6720, is 0 dBm. Apply the reference frequency for the PLL (between 5.7 MHz and 320 MHz) to the REFIN pin, which is ac-coupled. If the REFIN pin is being driven from a 50 $\Omega$ source, terminate the pin with 50 $\Omega$ as shown in Figure 44. Apply a drive level of about 4 dBm to 14 dBm; 4 dBm is used at characterization. ### **LOOP FILTER** The loop filter in Figure 44 is connected between the CP and VTUNE pins. The recommended components for 20 kHz filter designs are shown in Table 8. ### **RF OUTPUT** The RF output is available at the RFOUT pin (Pin 24), which can drive a 50 $\Omega$ load. # APPLICATIONS INFORMATION DAC TO I/Q MODULATOR INTERFACING The ADRF6720 is designed to interface with minimal components to members of the Analog Devices, Inc., family of TxDAC\* converters. These dual-channel differential current output DACs provide an output current swing from 0 mA to 20 mA. The interface described in this section can be used with any DAC that has a similar output. An example of an interface using the AD9142A TxDAC is shown in Figure 45. The baseband inputs of the ADRF6720 require a dc bias of 500 mV. The nominal midscale output current on each of the outputs of the AD9142A is 10 mA. Therefore, an average current of 10 mA flowing through a single 50 $\Omega$ resistor to ground from each of the DAC outputs produces the desired 500 mV dc bias for the inputs to the ADRF6720. Place a shunt 125 $\Omega$ external resistor across the I and Q inputs to match the 100 $\Omega$ impedance of the DAC. The external resistor reduces the voltage swing for a given DAC output current. The AD9142A output currents have a swing ranging from 0 mA to 20 mA. With the 50 $\Omega$ termination resistors to ground in the DAC outputs and the 125 $\Omega$ shunt resistors in place, the resulting drive signal from each differential pair is 1 V p-p differential (with the DAC running at 0 dBFS) with a 500 mV dc bias. Figure 45. Interface Between the AD9142A and ADRF6720 with 50 Ω Resistors to Ground to Establish the 500 mV DC Bias for the ADRF6720 Baseband Inputs Adjust the voltage swing for a given DAC output current by placing a different resistance value on $R_{\rm II}$ and $R_{\rm IQ}$ to the interface (see Figure 45). This adjustment has the effect of varying the ac swing without changing the dc bias already established by the $50~\Omega$ resistors. A higher resistance value increases the output power of the ADRF6720 and signal-to-noise ratio (SNR) at the cost of higher intermodulation distortion. When setting the size of resistor to adjust swing level, take the input impedance of the I and Q inputs into account. The I and Q inputs have a differential input resistance of 500 $\Omega$ . As a result, the effective value of the resistance is 500 $\Omega$ in parallel with the chosen shunt resistor. For example, if a 100 $\Omega$ resistance is desired (based on Figure 45), the value of $R_{LI}$ or $R_{LO}$ must be set such that 100 $$\Omega = (500 \times R_{LI})/(500 + R_{LI})$$ 100 $\Omega = (500 \times R_{LO})/(500 + R_{LO})$ resulting in a value for $R_{LI}$ and $R_{LQ}$ of 125 $\Omega$ . Figure 47 shows the differential input resistance and capacitance over baseband input frequencies. Figure 46. Relationship Between the Effective AC Swing Limiting Resistance and the Peak-to-Peak Voltage Swing with 50 Ω Bias Setting Resistors Figure 47. Differential Baseband Input Resistance and Input Capacitance Equivalents (Shunt R, Shunt C) ### I/Q Filtering An antialiasing filter between the DAC and modulator is necessary to filter out Nyquist images, common-mode noise, and broadband DAC noise. The interface for setting up the biasing and ac swing described in the DAC to I/Q Modulator Interfacing section lends itself well to the introduction of such a filter. The filter can be inserted between the dc bias setting resistors and the ac swing limiting resistor. With this configuration, the dc bias setting resistors set the source impedance, and the ac swing limiting resistor sets the load impedance with a 500 $\Omega$ differential I and Q input impedance in parallel for the filter. ### **BASEBAND BANDWIDTH** The ADRF6720 can be used with a DAC generating a complex IF (CIF), as well as a zero IF signal (ZIF). The 1 dB bandwidth of the ADRF6720 is more than 1000 MHz. Figure 48 shows the baseband frequency response of ADRF6720, facilitating high CIF and providing sufficient flat bandwidth for digital predistortion (DPD) algorithms. Any flatness variations across frequency at the ADRF6720 RF output have been calibrated out of this measurement. Figure 48. ADRF6720 Baseband Frequency Response ### **CARRIER FEEDTHROUGH NULLING** Carrier feedthrough results from minute dc offsets that occur on the differential baseband inputs. In an I/Q modulator, nonzero differential offsets mix with the LO and result in carrier feedthrough to the RF output. In addition to this effect, some of the signal power at the LO input couples directly to the RF output (this may be as a result of bond wire to bond wire coupling or coupling through the silicon substrate). The net carrier feedthrough at the RF output is the vector combination of the signals that appear at the output as a result of these two effects. The ADRF6720 has a feature to add dc current, positive or negative, to both the I and Q channels for carrier feedthrough nulling. Figure 49 shows carrier feedthrough vs. DCOFF\_I (Register 0x33[15:8]) and DCOFF\_Q (Register 0x33[7:0]). The carrier feedthrough nulling can also be accomplished externally by a TxDAC. Figure 49. Carrier Feedthrough Optimization Through DCOFF\_I and DCOFF\_Q Adjustment ### SIDEBAND SUPPRESSION OPTIMIZATION Sideband suppression results from gain and phase imperfection between the I and Q channels. Sideband suppression also results from the quadrature error in generating quadrature LO signals. The net unwanted sideband signal at the RF output is the vector combination of the signals as a result of these effects. The ADRF6720 offers quadrature phase adjustment through the I\_LO (Register 0x32[3:0]) and Q\_LO (Register 0x32[7:4]) parameters to reject unwanted sideband signal. Figure 50 shows the level of unwanted sideband signal achievable from the ADRF6720 across the I\_LO and Q\_LO parameters If further optimization is required, the amplitude and phase adjustments can be made externally by a TxDAC. The result of this type of adjustment is shown in Figure 51. Figure 50. Sideband Suppression Optimization Through I\_LO and Q\_LO Adjustment; LO = 2140 MHz Figure 51. Sideband Suppression Before and After Nulling Using I\_LO and Q\_LO Through External Adjustment; LO = 2140 MHz ### LINEARITY The linearity in ADRF6720 can be optimized through the MOD\_RSEL (Register 0x31[12:6]) and MOD\_CSEL (Register 0x31[5:0]) settings. The resistance and capacitance curves as a function of the MOD\_RSEL and MOD\_CSEL settings. These settings control the amount of antiphase distortion to the baseband input stages to correct for distortion. The top two bits (Register 0x31[12:11]) of MOD\_RSEL and the MSB (Register 0x31[5]) of MOD\_CSEL are used as a range setting. Figure 52 and Figure 53 show the output IP3 and output IP2 that are achievable across the MOD\_RSEL and MOD\_CSEL settings. Figure 52 and Figure 53 show both a surface and a contour plot in one figure. The contour plot is located directly underneath the surface plot. The peaks on the surface plot indicate the maximum output IP3 and maximum output IP2, and the same color pattern on the contour plot determines the optimized MOD\_RSEL and MOD\_CSEL values. The overall shape of the output IP3 plot varies with the MOD\_RSEL setting more than the MOD\_CSEL setting. Figure 52. OIP3 vs. MOD\_CSEL and MOD\_RSEL at $f_{RF}$ = 2140 MHz, I/Q Amplitude Per Tone = 0.5 V p-p Differential Figure 53. OIP2 vs. MOD\_CSEL and MOD\_RSEL at $f_{RF}$ = 2140 MHz, I/Q Amplitude per Tone = 0.5 V p-p Differential ### LO AMPLITUDE AND COMMON-MODE VOLTAGE The typical External LO driving level of the ADRF6720 is 0 dBm differential. All the baseband inputs must be externally dc biased to 500 mV. Figure 54 and Figure 55 show the performance variation vs. the external LO amplitude and baseband common-mode voltage, respectively. Figure 54. SSB Output Power, Second- and Third-Order Harmonics, Carrier Feedthrough, Sideband Suppression, OIP2, and OIP3 vs. External LO Amplitude; Baseband I/Q Amplitude = 1 V p-p Differential, fout = 2140 MHz Figure 55. SSB Output Power, Second- and Third-Order Harmonics, Carrier Feedthrough, Sideband Suppression, OIP2, and OIP3 vs. Baseband Common-Mode Voltage; Baseband I/Q Amplitude = 1 V p-p Differential, $f_{OUT}$ = 2140 MHz ### **LAYOUT** Solder the exposed pad on the underside of the ADRF6720 to a low thermal and electrical impedance ground plane. This pad is typically soldered to an exposed opening in the solder mask on the evaluation board. Notice the use of 25 via holes on the exposed pad of the ADRF6720 evaluation board. Connect these ground vias to all other ground layers on the evaluation board to maximize heat dissipation from the device package. Figure 56. Evaluation Board Layout for the ADRF6720 Package # **CHARACTERIZATION SETUPS** The primary setup used to characterize the ADRF6720 is shown in Figure 57. This setup was used to evaluate the product as a single-sideband modulator. An automated software program (VEE) was used to control equipment over the IEEE bus. The setup was used to measure SSB, OIP2, OIP3, output P1 dB (OP1dB), LO, and USB null. For phase noise and reference spur measurements, see the phase noise setup shown in Figure 58. Phase noise was measured on an LO and modulator output. Figure 57. General Characterization Setup ADRF6720 PHASE NOISE STAND SETUP ALL INSTRUMENTS ARE CONNECTED IN DAISY-CHAIN FASHION VIA GBIP CABLE UNLESS OTHERWISE NOTED. Figure 58. Characterization Setup for Phase Noise and Reference Spur Measurements # **REGISTER MAP** Table 14. ADRF6720 Register Map | | | | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | |------|-------------|--------|---------------|----------------------------------|--------------|-----------------------------|---------------|----------|---------------|---------------|----------|----| | Reg | Name | Bits | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset | RW | | 0x00 | SOFT_RESET | [15:8] | | | | RE: | SERVED | | | | 0x0000 | W | | | | [7:0] | | | | RESERVED | | | | SOFT_RESET | | | | 0x01 | ENABLES | [15:8] | | RESERVE | | | LO_1XVCO_EN | MOD_EN | QUAD_DIV_EN | LO_DRV2X_EN | 0xF67F | RW | | | | [7:0] | LO_DRV1X_EN | VCO_MUX_EN | REF_BUF_EN | VCO_EN | DIV_EN | CP_EN | | | | | | 0x02 | INT_DIV | [15:8] | | RESERVE | D | | DIV_MODE | | INT_DIV[10:8] | ] | 0x002C | RW | | | | [7:0] | | | | INT_ | _DIV[7:0] | | | | | | | 0x03 | FRAC_DIV | [15:8] | | | | FRAC. | _DIV[15:8] | | | | 0x0128 | RW | | | | [7:0] | | | | FRAC | _DIV[7:0] | | | | | | | 0x04 | MOD_DIV | [15:8] | | | | MOD. | _DIV[15:8] | | | | 0x0600 | RW | | | | [7:0] | | | | MOD | _DIV[7:0] | | | | | | | 0x10 | ENBL_MASK | [15:8] | | RESERVE | D | | LO_1XVCO_MASK | MOD_MASK | QUAD_DIV_MASK | LO_DRV2X_MASK | 0xF67F | RW | | | | [7:0] | LO_DRV1X_MASK | VCO_MUX_MASK | REF_BUF_MASK | VCO_MASK | DIV_MASK | CP_MASK | VCO_LDO_MASK | RESERVED | | | | 0x20 | CP_CTL | [15:8] | RESERVED | CP_SEL | | CP_ | CSCALE | | RESE | RVED | 0x0C26 | RW | | | | [7:0] | RESE | RVED | | | CP. | _BLEED | | | | | | 0x21 | PFD_CTL | [15:8] | | | | RE: | SERVED | | | | 0x000B | RW | | | | [7:0] | RESERVED | REF_MUX_SEL PFD_POLARITY REF_SEL | | | | | | | | | | 0x22 | VCO_CTL | [15:8] | | VCO_LDO_R4SEL VCO_LDO_R2SEL | | | | 0x | | RW | | | | | | [7:0] | LO_DF | RV_LVL | DRVDIV2_EN | DIV8_EN | DIV4_EN | | VCO_SEL | | | | | 0x30 | BALUN_CTL | [15:8] | | | | RE: | SERVED | | | | 0x0000 R | | | | | [7:0] | | BAL_COL | JT | | | В | BAL_CIN | | | | | 0x31 | MOD_LIN_CTL | [15:8] | | RESERVED | RESERVED | | | MOD_RSEL | [6:2] | | 0x1101 | RW | | | | [7:0] | MOD_R | SEL[1:0] | | | MO | D_CSEL | | | | | | 0x32 | MOD_CTL0 | [15:8] | RESERVED | | MOD_BLEED | | POL_ | Q | PC | )L_I | 0x0900 | RW | | | | [7:0] | | Q_LO | | | | | I_LO | | | | | 0x33 | MOD_CTL1 | [15:8] | | | | DO | OFF_I | | | | 0x0000 | RW | | | | [7:0] | | | | DC | OFF_Q | | | | | | | 0x40 | PFD_CP_CTL | [15:8] | | RE | | | SERVED | | | | 0x0010 | RW | | | | [7:0] | RESERVED | ABLI | DLY | | CP_CTRL | | PFD_CL | .K_EDGE | | | | 0x42 | DITH_CTL1 | [15:8] | | | | RE: | SERVED | | • | | 0x000E | RW | | | | [7:0] | | RESERVED | | D DITH_EN DITH_MAG DITH_VAL | | DITH_VAL | | | | | | 0x43 | DITH_CTL2 | [15:8] | | | | DITH_ | VAL[15:8] | | | • | 0x0000 | RW | | | | [7:0] | DITH_VAL[7:0] | | | | | | | | | | | 0x45 | VCO_CTL2 | [15:8] | | | RESERVE | D | | | VTUNI | E_CTRL | 0x0000 | RW | | | | [7:0] | VCO_BAND_SRC | | | BAND | | | | | | | | 0x49 | VCO_CTL3 | [15:8] | RESE | RVED | | | SET_1 | | | SET_0[8] | 0x16BD | RW | | | | [7:0] | | | | SET | Γ_0[7:0] | | | | | | # **REGISTER DETAILS** Address: 0x00, Reset: 0x0000, Name: SOFT\_RESET Table 15. Bit Descriptions for SOFT\_RESET | Bits | Bit Name | Settings | Description | Reset | Access | |------|------------|----------|-------------|-------|--------| | 0 | SOFT_RESET | | Soft Reset. | 0x0 | W | ### Address: 0x01, Reset: 0xF67F, Name: ENABLES **Table 16. Bit Descriptions for ENABLES** | Bits | Bit Name | Settings | Description | Reset | Access | |------|-------------|----------|-----------------------------------------------------|-------|--------| | 11 | LO_1XVCO_EN | | Enables 1 × LO with Internal VCO. | 0x0 | RW | | 10 | MOD_EN | | Enables MOD/LO Drive Chain. | 0x1 | RW | | 9 | QUAD_DIV_EN | | Enables Quad Divider for $2 \times LO$ Operation. | 0x1 | RW | | 8 | LO_DRV2X_EN | | Enables External 2 × LO Driver—Before Quad Divider. | 0x0 | RW | | 7 | LO_DRV1X_EN | | Enables External 1 × LO Driver—After Quad Divider. | 0x0 | RW | | 6 | VCO_MUX_EN | | Enables VCO Mux. | 0x1 | RW | | 5 | REF_BUF_EN | | Enables Reference Buffer. | 0x1 | RW | | 4 | VCO_EN | | Enables VCOs. | 0x1 | RW | | 3 | DIV_EN | | Enables VCO Dividers. | 0x1 | RW | | 2 | CP_EN | | Enables Charge Pump. | 0x1 | RW | | 1 | VCO_LDO_EN | | Enables VCO LDO. | 0x1 | RW | ### Address: 0x02, Reset: 0x002C, Name: INT\_DIV Table 17. Bit Descriptions for INT\_DIV 1: Integer | Bits | Bit Name | Settings | Description | Reset | Access | | | | | |--------|----------|----------|--------------------|-------|--------|--|--|--|--| | 11 | DIV_MODE | | Divide Mode. | 0x0 | RW | | | | | | | | 0 | Fractional | | | | | | | | | | 1 | Integer | | | | | | | | [10:0] | INT_DIV | | Divider INT Value. | 0x2C | RW | | | | | ### Address: 0x03, Reset: 0x0128, Name: FRAC\_DIV [15:0] FRAC\_DIV (RW) Divider FRAC Value Table 18. Bit Descriptions for FRAC\_DIV | Bits | Bit Name | Settings | Description | Reset | Access | |--------|----------|----------|---------------------|-------|--------| | [15:0] | FRAC_DIV | | Divider FRAC Value. | 0x128 | RW | ### Address: 0x04, Reset: 0x0600, Name: MOD\_DIV [15:0] MOD\_DIV (RW) Divider Modulus Value Table 19. Bit Descriptions for MOD\_DIV | Bits | Bit Name | Settings | Description | Reset | Access | |--------|----------|----------|------------------------|-------|--------| | [15:0] | MOD_DIV | | Divider Modulus Value. | 0x600 | RW | ### Address: 0x10, Reset: 0xF67F, Name: ENBL\_MASK Table 20. Bit Descriptions for ENBL\_MASK | Bits | Bit Name | Settings | Description | Reset | Access | |------|---------------|----------|------------------------------------------------------------------------|-------|--------| | 11 | LO_1XVCO_MASK | | Enable 1 × LO with internal VCO. | 0x0 | RW | | 10 | MOD_MASK | | MOD Enable. | 0x1 | RW | | 9 | QUAD_DIV_MASK | | Quadrature Divide Path Enable (2 $\times$ /4 $\times$ /8 $\times$ LO). | 0x1 | RW | | 8 | LO_DRV2X_MASK | | External 2 × LO Driver Enable—Before Quad Divider. | 0x0 | RW | | 7 | LO_DRV1X_MASK | | External 1 × LO Driver Enable—After Quad Divider. | 0x0 | RW | | 6 | VCO_MUX_MASK | | VCO_Mux_Enable. | 0x1 | RW | | 5 | REF_BUF_MASK | | Reference Buffer Enable. | 0x1 | RW | | 4 | VCO_MASK | | Power Up VCOs. | 0x1 | RW | | 3 | DIV_MASK | | Power Up Dividers. | 0x1 | RW | | 2 | CP_MASK | | Power Up Charge Pump. | 0x1 | RW | | 1 | VCO_LDO_MASK | | Power Up VCO LDO. | 0x1 | RW | ### Address: 0x20, Reset: 0x0C26, Name: CP\_CTL Table 21. Bit Descriptions for CP\_CTL | Bits | Bit Name | Settings | Description | Reset | Access | |---------|-----------|----------|---------------------------------------|-------|--------| | 14 | CP_SEL | | Charge Pump Reference Current Select. | 0x0 | RW | | | | 0 | Internal Charge Pump. | | | | | | 1 | External Charge Pump. | | | | [13:10] | CP_CSCALE | | Charge Pump Coarse Scale Current. | 0x3 | RW | | | | 0001 | 250 μΑ. | | | | | | 0011 | 500 μΑ. | | | | | | 0111 | 750 μA. | | | | | | 1111 | 1000 μΑ. | | | | [5:0] | CP_BLEED | | Charge Pump Bleed. | 0x26 | RW | | | | 000000 | 0 μΑ | | | | | | 000001 | 15.625 μA Sink. | | | | | | 000010 | 31.25 μA Sink. | | | | | | 000011 | 46.875 μA Sink. | | | | | | | | | | | | | 011111 | 484.375 μA Sink. | | | | | | 100000 | 0 μΑ. | | | | | | 100001 | 15.625 μA Source. | | | | | | 100010 | 31.25 μA Source. | | | | | | 100011 | 46.875 μA Source. | | | | | | | | | | | | | 111111 | 484.375 μA Source. | | | ### Address: 0x21, Reset: 0x000B, Name: PFD\_CTL Table 22. Bit Descriptions for PFD\_CTL | Bits | Bit Name | Settings | Description | Reset | Access | |-------|--------------|----------|------------------------------------|-------|--------| | [6:4] | REF_MUX_SEL | | Reference (REF) Output Mux Select. | 0x0 | RW | | | | 000 | LOCK_DET. | | | | | | 001 | VPTAT. | | | | | | 010 | REFCLK. | | | | | | 011 | REFCLK/2. | | | | | | 100 | REFCLK × 2. | | | | | | 101 | REFCLK/8. | | | | | | 110 | REFCLK/4. | | | | 3 | PFD_POLARITY | | Set PFD Polarity. | 0x1 | RW | | | | 0 | Positive. | | | | | | 1 | Negative. | | | | Bits | Bit Name | Settings | Description | Reset | Access | |-------|----------|----------|--------------------------------------|-------|--------| | [2:0] | REF_SEL | | Set REF Input Multiply/Divide Ratio. | 0x3 | RW | | | | 000 | ×2. | | | | | | 001 | ×1. | | | | | | 010 | Divide by 2. | | | | | | 011 | Divide by 4. | | | | | | 100 | Divide by 8. | | | ### Address: 0x22, Reset: 0x2A03, Name: VCO\_CTL Table 23. Bit Descriptions for VCO\_CTL | Bits | Bit Name | Settings | Description | Reset | Access | |---------|---------------|----------|----------------------------------------------------|-------|--------| | [15:12] | VCO_LDO_R4SEL | | VCO LDO Resistor 4 Selections. | 0x2 | RW | | [11:8] | VCO_LDO_R2SEL | | VCO LDO Resistor 2 Selections. | 0xA | RW | | [7:6] | LO_DRV_LVL | | Set External LO Output Amplitude. | 0x0 | RW | | | | 00 | −5.1 dBm. | | | | | | 01 | −0.5 dBm. | | | | | | 10 | 3 dBm. | | | | 5 | DRVDIV2_EN | | Divide by 2 for External LO Driver Enable. | 0x0 | RW | | | | 0 | Disable. | | | | | | 1 | Enable. | | | | 4 | DIV8_EN | | Divide by 2 in LO Path for Total of Division of 8. | 0x0 | RW | | | | 0 | Disable. | | | | | | 1 | Enable. | | | | 3 | DIV4_EN | | Divide by 2 in LO Path for Total of Division of 4. | 0x0 | RW | | | | 0 | Disable. | | | | | | 1 | Enable. | | | | Bits | Bit Name | Settings | Description | Reset | Access | |-------|----------|----------|------------------------------|-------|--------| | [2:0] | VCO_SEL | | Select VCO Core/External LO. | 0x3 | RW | | | | 000 | 4.6 GHz to 5.71 GHz. | | | | | | 001 | 4.02 GHz to 4.6 GHz. | | | | | | 010 | 3.5 GHz to 4.02 GHz. | | | | | | 011 | 2.85 GHz to 3.5 GHz. | | | | | | 100 | External LO/VCO. | | | ### Address: 0x30, Reset: 0x0000, Name: BALUN\_CTL Table 24. Bit Descriptions for BALUN\_CTL | Bits | Bit Name | Settings | Description | Reset | Access | |-------|----------|----------|-------------------------------|-------|--------| | [7:4] | BAL_COUT | | Set Balun Output Capacitance. | 0x0 | RW | | | | 0000 | Minimum Capacitance Value. | | | | | | 1111 | Maximum Capacitance Value. | | | | [3:0] | BAL_CIN | | Set Balun Input Capacitance. | 0x0 | RW | | | | 0000 | Minimum Capacitance Value. | | | | | | 1111 | Maximum Capacitance Value. | | | ### Address: 0x31, Reset: 0x1101, Name: MOD\_LIN\_CTL Table 25. Bit Descriptions for MOD\_LIN\_CTL | Bits | Bit Name | Settings | Description | Reset | Access | |--------|----------|----------|----------------------------------|-------|--------| | [12:6] | MOD_RSEL | | Modulator Linearizer RSEL Value. | 0x44 | RW | | [5:0] | MOD_CSEL | | Modulator Linearizer CSEL Value. | 0x01 | RW | ### Address: 0x32, Reset: 0x0900, Name: MOD\_CTL0 Table 26. Bit Descriptions for MOD\_CTL0 | Bits | Bit Name | Settings | Description | Reset | Access | |---------|-----------|----------|----------------------------------------|-------|--------| | [14:12] | MOD_BLEED | | Modulator Bleed Current. | 0x0 | RW | | [11:10] | POL_Q | | Quadrature Polarity Switch, Q Channel. | 0x2 | RW | | | | 01 | Inverted Q Channel Polarity. | | | | | | 10 | Normal Polarity. | | | | [9:8] | POL_I | | Quadrature Polarity Switch, I Channel. | 0x1 | RW | | | | 01 | Normal Polarity. | | | | | | 10 | Inverted I Channel Polarity. | | | | [7:4] | Q_LO | | Unwanted Sideband Nulling, Q Channel. | 0x0 | RW | | [3:0] | I_LO | | Unwanted Sideband Nulling, I Channel. | 0x0 | RW | ### Address: 0x33, Reset: 0x0000, Name: MOD\_CTL1 Table 27. Bit Descriptions for MOD\_CTL1 | Bits | Bit Name | Settings | Description | Reset | Access | |--------|----------|----------|------------------------|-------|--------| | [15:8] | DCOFF_I | | LO Nulling, I Channel. | 0x0 | RW | | | | 00000000 | 0 μΑ. | | | | | | 00000001 | +5 μΑ. | | | | | | 00000010 | +10 μΑ. | | | | | | 00000011 | +15 μA. | | | | | | | | | | | | | 01111110 | +630 μΑ. | | | | | | 01111111 | +635 μΑ. | | | | | | 10000000 | 0 μΑ. | | | | | | 10000001 | −5 μA. | | | | | | 10000010 | –10 μA. | | | | | | 10000011 | –15 μA. | | | | | | | | | | | | | 11111110 | –630 μA. | | | | | | 11111111 | –635 μA. | | | | [7:0] | DCOFF_Q | | LO Nulling, Q Channel. | 0x0 | RW | | | | 00000000 | 0 μΑ. | | | | | | 00000001 | +5 μΑ. | | | | | | 00000010 | +10 μΑ. | | | | | | 00000011 | +15 μA. | | | | | | | | | | | | | 01111110 | +630 μΑ. | | | | | | 01111111 | +635 μΑ. | | | | | | 10000000 | 0 μΑ. | | | | | | 10000001 | –5 μA. | | | | | | 10000010 | –10 μA. | | | | | | 10000011 | –15 μA. | | | | | | | | | | | | | 11111110 | · | | | | | | 11111111 | –635 μA. | | | ### Address: 0x40, Reset: 0x0010, Name: PFD\_CP\_CTL Table 28. Bit Descriptions for PFD\_CP\_CTL | Bits | Bit Name | Settings | Description | Reset | Access | |-------|--------------|----------|--------------------------------------|-------|--------| | [6:5] | ABLDLY | | Set Antibacklash Delay. | 0x0 | RW | | | | 00 | 0 ns. | | | | | | 01 | 0.5 ns. | | | | | | 10 | 0.75 ns. | | | | | | 11 | 0.9 ns. | | | | [4:2] | CP_CTRL | | Set Charge Pump Control. | 0x4 | RW | | | | 000 | Both On. | | | | | | 001 | Pump Down. | | | | | | 010 | Pump Up. | | | | | | 011 | Tristate. | | | | | | 100 | PFD. | | | | [1:0] | PFD_CLK_EDGE | | Set PFD Clock Edge Trigger. | 0x0 | RW | | | | 00 | Divide and Reference Down Edge. | | | | | | 01 | Divide Down Edge, Reference Up Edge. | | | | | | 10 | Divide Up Edge, Reference Down Edge. | | | | | | 11 | Divide and Reference Up Edge. | | | ### Address: 0x42, Reset: 0x000E, Name: DITH\_CTL1 Table 29. Bit Descriptions for DITH\_CTL1 | Bits | Bit Name | Settings | Description | Reset | Access | |-------|----------|----------|----------------------|-------|--------| | 3 | DITH_EN | | Set Dither Enable. | 0x1 | RW | | | | 0 | Disable. | | | | | | 1 | Enable. | | | | [2:1] | DITH_MAG | | et Dither Magnitude. | | RW | | 0 | DITH_VAL | | Set Dither Value. | 0x0 | RW | ### Address: 0x43, Reset: 0x0000, Name: DITH\_CTL2 ### Table 30. Bit Descriptions for DITH CTL2 | Bits | Bit Name | Settings | Description | Reset | Access | |--------|----------|----------|-------------------|-------|--------| | [15:0] | DITH_VAL | | Set Dither Value. | 0x0 | RW | ### Address: 0x45, Reset: 0x0000, Name: VCO\_CTL2 Table 31. Bit Descriptions for VCO\_CTL2 | Bits | Bit Name | Settings | Description | Reset | Access | |-------|--------------|----------|------------------------------|-------|--------| | [9:8] | VTUNE_CTRL | | Source for VCO VTUNE Pin. | | RW | | | | 00 | 00 Band Calibration Routine. | | | | | | 01 | SPI. | | | | 7 | VCO_BAND_SRC | | VCO Band Source | | RW | | | | 0 | Band Calibration Routine. | | | | | | 1 | SPI. | | | | [6:0] | BAND | | VCO Band Selection. | 0x00 | RW | ### Address: 0x49, Reset: 0x16BD, Name: VCO\_CTL3 Table 32. Bit Descriptions for VCO\_CTL3 | Bits | Bit Name | Settings | Description | Reset | Access | |--------|----------|----------|------------------------------------------------------------------------------------------------|-------|--------| | [13:9] | SET_1 | | Internal Settings. Refer to the Required PLL/VCO Settings and Register Write Sequence section. | 0x0B | RW | | [8:0] | SET_0 | | Internal Settings. Refer to the Required PLL/VCO Settings and Register Write Sequence section. | 0x0BD | RW | # **OUTLINE DIMENSIONS** Figure 60. 40-Lead Lead Frame Chip Scale Package [LFCSP\_WQ] 6 mm × 6 mm Body, Very Very Thin Quad (CP-40-11) Dimensions shown in millimeters ### **ORDERING GUIDE** | Model <sup>1</sup> | Temperature Range | Package Description | Package Option | |--------------------|-------------------|--------------------------------------------------|----------------| | ADRF6720ACPZ-R7 | -40°C to +85°C | 40-Lead Lead Frame Chip Scale Package [LFCSP_WQ] | CP-40-11 | | ADRF6720-EVALZ | | Evaluation Board | | $<sup>^{1}</sup>$ Z = RoHS Compliant Part. # **NOTES** **NOTES**