# 3.3 V/5 V ECL ÷2/4, ÷4/5/6 Clock Generation Chip # MC10EP139, MC100EP139 ### **Description** The MC10/100EP139 is a low skew ÷2/4, ÷4/5/6 clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The common enable $(\overline{EN})$ is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input. Upon start-up, the internal flip-flops will attain a random state; therefore the master reset (MR) input may require assertion to ensure system synchronization. Internal divider design ensures synchronization between the $\div 2/4$ and the $\div 4/5/6$ outputs within a device. All $V_{CC}$ and $V_{EE}$ pins must be externally connected to power supply to guarantee proper operation. The $V_{BB}$ Pin, an internally generated voltage supply, is available to this device only. For Single-Ended input conditions, the unused differential input is connected to $V_{BB}$ as a switching reference voltage. $V_{BB}$ may also rebias AC coupled inputs. When used, decouple $V_{BB}$ and $V_{CC}$ via a 0.01 $\mu F$ capacitor and limit current sourcing or sinking to 0.5 mA. When not used, VBB should be left open. The 100 Series contains temperature compensation. #### Features - Maximum Frequency = > 1.0 GHz Typical - 50 ps Output-to-Output Skew - PECL Mode Operating Range: V<sub>CC</sub> = 3.0 V to 5.5 V with V<sub>EE</sub> = 0 V - NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -3.0 V to -5.5 V - Open Input Default State - Safety Clamp on Inputs - Synchronous Enable/Disable - Master Reset for Synchronization of Multiple Chips - $\bullet \ \ V_{BB} \ Output$ - These Devices are Pb-Free, Halogen Free and are RoHS Compliant # ON Semiconductor® #### www.onsemi.com TSSOP-20 WB DT SUFFIX CASE 948E SOIC-20 WB DW SUFFIX CASE 751D #### MARKING DIAGRAMS\* TSSOP-20 WB HEP = MC10EP KEP = MC100EP XXX = 10 or 100 A = Assembly Location L,WL = Wafer Lot Y, YY = Year W, WW = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) #### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |-----------------|--------------------------|-----------------------| | MC10EP139DTG | TSSOP-20 WB<br>(Pb-Free) | 75 Units /<br>Tube | | MC100EP139DTG | TSSOP-20 WB<br>(Pb-Free) | 75 Units /<br>Tube | | MC100EP139DTR2G | TSSOP-20 WB<br>(Pb-Free) | 2500 /<br>Tape & Reel | | MC100EP139DWG | TSSOP-20 WB<br>(Pb-Free) | 38 Units /<br>Tube | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <a href="https://example.com/BRD8011/D">BRD8011/D</a>. <sup>\*</sup>For additional marking information, refer to Application Note <u>AND8002/D</u>. Warning: All $V_{CC}$ and $V_{EE}$ pins must be externally connected to a Power Supply to guarantee proper operation. Figure 1. 20-Lead Pinout (Top View) **Table 1. PIN DESCRIPTION** | PIN | FUNCTION | |-----------------|------------------------------------| | CLK*, CLK* | ECL Differential Clock Inputs | | EN* | ECL Sync Enable | | MR* | ECL Master Reset | | V <sub>BB</sub> | ECL Reference Output | | Q0, Q1, Q0, Q1 | ECL Differential ÷ 2/4 Outputs | | Q2, Q3, Q2, Q3 | ECL Differential ÷ 4/5/6 Outputs | | DIVSELa* | ECL Frequency Select Input ÷ 2/4 | | DIVSELb0* | ECL Frequency Select Input ÷ 4/5/6 | | DIVSELb1* | ECL Frequency Select Input ÷ 4/5/6 | | V <sub>CC</sub> | ECL Positive Supply | | V <sub>EE</sub> | ECL Negative Supply | <sup>\*</sup>Pins will default low when left open. **Table 2. FUNCTION TABLES** | CLK | EN | MR | Function | |-----|----|----|------------| | Z | L | L | Divide | | ZZ | H | L | Hold Q0:3 | | X | X | H | Reset Q0:3 | Z = Low-to-High Transition ZZ = High-to-Low Transition | DIVSELa | Q0:1 Outputs | | | | | | | | | | | |-------------|--------------|----------------------------------------------------------|--|--|--|--|--|--|--|--|--| | L<br>H | | Divide by 2<br>Divide by 4 | | | | | | | | | | | DIVSELb0 | DIVSELb1 | DIVSELb1 Q2:3 Outputs | | | | | | | | | | | L<br>H<br>H | L<br>L<br>H | Divide by 4<br>Divide by 6<br>Divide by 5<br>Divide by 5 | | | | | | | | | | Figure 3. CLK and OUTPUT Timing Diagram Figure 4. Timing Diagram **Table 3. ATTRIBUTES** | Characteristics | Value | |--------------------------------------------------------------------|-----------------------------| | Internal Input Pulldown Resistor | 75 kΩ | | Internal Input Pullup Resistor | N/A | | ESD Protection Human Body Model Machine Model Charged Device Model | > 2 kV<br>> 100 V<br>> 2 kV | | Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1) | Pb-Free Pkg | | SOIC-20 WB<br>TSSOP-20 W | Level 3<br>Level 1 | | Flammability Rating Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | Transistor Count | 758 Devices | | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test | • | <sup>1.</sup> For additional information, see Application Note AND8003/D. #### **Table 4. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |-------------------|----------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------|-------------|------| | V <sub>CC</sub> | PECL Mode Power Supply | V <sub>EE</sub> = 0 V | | 6 | V | | V <sub>EE</sub> | NECL Mode Power Supply | V <sub>CC</sub> = 0 V | | -6 | V | | VI | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{c} V_I \leq V_{CC} \\ V_I \geq V_{EE} \end{array}$ | 6<br>-6 | V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | | ±0.5 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | −65 to +150 | °C | | $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | TSSOP-20 WB<br>TSSOP-20 WB | 140<br>100 | °C/W | | θЈС | Thermal Resistance (Junction-to-Case) | Standard Board | TSSOP-20 WB | 23 to 41 | °C/W | | $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | SOIC-20 WB<br>SOIC-20 WB | 90<br>60 | °C/W | | θЈС | Thermal Resistance (Junction-to-Case) | Standard Board | SOIC-20 WB | 33 to 35 | °C/W | | T <sub>sol</sub> | Wave Solder (Pb-Free) | < 2 to 3 sec @ 260°C | | 265 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. Table 5. 10EP DC CHARACTERISTICS, PECL (V<sub>CC</sub> = 3.3 V, V<sub>EE</sub> = 0 V (Note 1)) | | | | -40°C | | 25°C | | | | 85°C | | | |--------------------|----------------------------------------------------------------------------------|------|-------|------|------|------|------|------|------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 65 | 82 | 105 | 65 | 83 | 105 | 65 | 84 | 105 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 2) | 2165 | 2290 | 2415 | 2230 | 2355 | 2480 | 2290 | 2415 | 2540 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 2) | 1365 | 1490 | 1615 | 1430 | 1555 | 1680 | 1490 | 1615 | 1740 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 2090 | | 2415 | 2155 | | 2480 | 2215 | | 2540 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | 1365 | | 1690 | 1460 | | 1755 | 1490 | | 1815 | mV | | V <sub>BB</sub> | Output Voltage Reference | 1790 | 1890 | 1990 | 1855 | 1955 | 2055 | 1915 | 2015 | 2115 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 3) | 2.0 | | 3.3 | 2.0 | | 3.3 | 2.0 | | 3.3 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | 0.5 | | | 0.5 | | | 0.5 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 1. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary +0.3 V to -2.2 V. - 2. All loading with 50 $\Omega$ to $V_{CC}$ 2.0 V (see Figure 9). 3. $V_{IHCMR}$ min varies 1:1 with $V_{EE}$ , $V_{IHCMR}$ max varies 1:1 with $V_{CC}$ . The $V_{IHCMR}$ range is referenced to the most positive side of the differential input signal. Table 6. 10EP DC CHARACTERISTICS, PECL ( $V_{CC} = 5.0 \text{ V}$ , $V_{EE} = 0 \text{ V}$ (Note 1)) | | | | -40°C 25°C | | | | | 85°C | | | | |--------------------|----------------------------------------------------------------------------------|------|------------|------|------|------|------|------|------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 65 | 82 | 105 | 65 | 83 | 105 | 65 | 84 | 105 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 2) | 3865 | 3990 | 4115 | 3930 | 4055 | 4180 | 3990 | 4115 | 4240 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 2) | 3065 | 3190 | 3315 | 3130 | 3255 | 3380 | 3190 | 3315 | 3440 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 3790 | | 4115 | 3855 | | 4180 | 3915 | | 4240 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | 3065 | | 3390 | 3130 | | 3455 | 3190 | | 3515 | mV | | V <sub>BB</sub> | Output Voltage Reference | 3490 | 3590 | 3690 | 3555 | 3655 | 3755 | 3615 | 3715 | 3815 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 3) | 2.0 | | 5.0 | 2.0 | | 5.0 | 2.0 | | 5.0 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | 0.5 | | | 0.5 | | | 0.5 | | | μΑ | - 1. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary +2.0 V to -0.5 V. - 2. All loading with 50 $\Omega$ to $V_{CC}$ 2.0 V (see Figure 9). - 3. $V_{IHCMR}$ min varies 1:1 with $V_{EE}$ , $V_{IHCMR}$ max varies 1:1 with $V_{CC}$ . The $V_{IHCMR}$ range is referenced to the most positive side of the differential input signal. Table 7. 10EP DC CHARACTERISTICS, NECL (V<sub>CC</sub> = 0 V, V<sub>EE</sub> = -5.5 V to -3.0 V (Note 1)) | | | | -40°C | | | 25°C | | | 85°C | | | |--------------------|----------------------------------------------------------------------------------|----------------------|-------|-------|----------------------|-------|-------|----------------------|-------|-------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 65 | 82 | 105 | 65 | 83 | 105 | 65 | 84 | 105 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 2) | -1135 | -1010 | -885 | -1070 | -945 | -820 | -1010 | -885 | -760 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 2) | -1935 | -1810 | -1685 | -1870 | -1745 | -1620 | -1810 | -1685 | -1560 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | -1210 | | -885 | -1145 | | -820 | -1085 | | -760 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | -1935 | | -1610 | -1870 | | -1545 | -1810 | | -1485 | mV | | V <sub>BB</sub> | Output Voltage Reference | -1510 | -1410 | -1310 | -1445 | -1345 | -1245 | -1385 | -1285 | -1185 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 3) | V <sub>EE</sub> +2.0 | | 0.0 | V <sub>EE</sub> +2.0 | | 0.0 | V <sub>EE</sub> +2.0 | | 0.0 | ٧ | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | 0.5 | | | 0.5 | | | 0.5 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 1. Input and output parameters vary 1:1 with V $_{CC}$ . 2. All loading with 50 $\Omega$ to V $_{CC}$ 2.0 V (see Figure 9). - 3. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Table 8. 100EP DC CHARACTERISTICS, PECL ( $V_{CC} = 3.3 \text{ V}$ , $V_{EE} = 0 \text{ V}$ (Note 1)) | | | | -40°C | | 25°C | | | | 85°C | | | |--------------------|----------------------------------------------------------------------------------|------|-------|------|------|------|------|------|------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 70 | 83 | 100 | 70 | 87 | 105 | 75 | 90 | 110 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 2) | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 2) | 1305 | 1480 | 1605 | 1305 | 1480 | 1605 | 1305 | 1480 | 1605 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 2075 | | 2420 | 2075 | | 2420 | 2075 | | 2420 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | 1305 | | 1675 | 1305 | | 1675 | 1305 | | 1675 | mV | | V <sub>BB</sub> | Output Voltage Reference | 1725 | 1825 | 1925 | 1725 | 1825 | 1925 | 1725 | 1825 | 1925 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 3) | 2.0 | | 3.3 | 2.0 | | 3.3 | 2.0 | | 3.3 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | 0.5 | | | 0.5 | | | 0.5 | | | μΑ | - 1. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary +0.3 V to -2.2 V. - 2. All loading with 50 $\Omega$ to $V_{CC}$ 2.0 V (see Figure 9). - 3. $V_{IHCMR}$ min varies 1:1 with $V_{EE}$ , $V_{IHCMR}$ max varies 1:1 with $V_{CC}$ . The $V_{IHCMR}$ range is referenced to the most positive side of the differential input signal. Table 9. 100EP DC CHARACTERISTICS, PECL (V<sub>CC</sub> = 5.0 V, V<sub>EE</sub> = 0 V (Note 1)) | | | | -40°C | | | 25°C | | | 85°C | | | |--------------------|----------------------------------------------------------------------------------|------|-------|------|------|------|------|------|------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 70 | 85 | 100 | 70 | 90 | 105 | 75 | 95 | 110 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 2) | 3855 | 3980 | 4105 | 3855 | 3980 | 4105 | 3855 | 3980 | 4105 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 2) | 3005 | 3180 | 3305 | 3005 | 3180 | 3305 | 3005 | 3180 | 3305 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 3775 | | 4120 | 3775 | | 4120 | 3775 | | 4120 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | 3005 | | 3375 | 3005 | | 3375 | 3005 | | 3375 | mV | | V <sub>BB</sub> | Output Voltage Reference | 3425 | 3525 | 3625 | 3425 | 3525 | 3625 | 3425 | 3525 | 3625 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 3) | 2.0 | | 5.0 | 2.0 | | 5.0 | 2.0 | | 5.0 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I₁∟ | Input LOW Current | 0.5 | | | 0.5 | | | 0.5 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 1. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary +2.0 V to -0.5 V. - 2. All loading with 50 $\Omega$ to $V_{CC}$ 2.0 V (see Figure 9). 3. $V_{IHCMR}$ min varies 1:1 with $V_{EE}$ , $V_{IHCMR}$ max varies 1:1 with $V_{CC}$ . The $V_{IHCMR}$ range is referenced to the most positive side of the differential input signal. Table 10. 100EP DC CHARACTERISTICS, NECL ( $V_{CC} = 0 \text{ V}$ , $V_{EE} = -5.5 \text{ V}$ to -3.0 V (Note 1)) | | | | -40°C | | | 25°C | | | | | | |--------------------|----------------------------------------------------------------------------------|----------------------|-------|-------|-----------------|-------|-------|--------------------------|-------|-------|----------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 70 | 85 | 100 | 70 | 90 | 105 | 75 | 95 | 110 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 2) | -1145 | -1020 | -895 | -1145 | -1020 | -895 | -1145 | -1020 | -895 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 2) | -1995 | -1820 | -1695 | -1995 | -1820 | -1695 | -1995 | -1820 | -1695 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | -1225 | | -880 | -1225 | | -880 | -1225 | | -880 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | -1995 | | -1625 | -1995 | | -1625 | -1995 | | -1625 | mV | | $V_{BB}$ | Output Voltage Reference | -1575 | -1475 | -1375 | -1575 | -1475 | -1375 | -1575 | -1475 | -1375 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 3) | V <sub>EE</sub> +2.0 | | 0.0 | V <sub>EE</sub> | +2.0 | 0.0 | 0.0 V <sub>EE</sub> +2.0 | | 0.0 | <b>V</b> | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | 0.5 | | | 0.5 | | | 0.5 | | | μΑ | - 1. Input and output parameters vary 1:1 with $V_{CC}$ . - 2. All loading with 50 $\Omega$ to $V_{CC}$ 2.0 V (see Figure 9). 3. $V_{IHCMR}$ min varies 1:1 with $V_{EE}$ , $V_{IHCMR}$ max varies 1:1 with $V_{CC}$ . The $V_{IHCMR}$ range is referenced to the most positive side of the differential input signal. **Table 11. AC CHARACTERISTICS** ( $V_{CC} = 0 \text{ V}$ ; $V_{EE} = -3.0 \text{ V}$ to -5.5 V or $V_{CC} = 3.0 \text{ V}$ to 5.5 V; $V_{EE} = 0 \text{ V}$ (Note 1)) | | -40°C | | 25°C | | | 85°C | | | | | | |----------------------------------------|--------------------------------------------------------------------------------------|------------|------------|------------|------------|------------|-------------|------------|------------|-------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>max</sub> | Maximum Frequency<br>(See Figures 5, 6, 7 and 8 F <sub>max</sub><br>/JITTER) | | > 1 | | | > 1 | | | > 1 | | GHz | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay<br>CLK, Q (Diff)<br>MR, Q | 550<br>700 | 700<br>800 | 800<br>900 | 600<br>700 | 750<br>850 | 900<br>1000 | 675<br>800 | 825<br>950 | 975<br>1100 | ps | | t <sub>RR</sub> | Reset Recovery | 200 | 100 | | 200 | 100 | | 200 | 100 | | ps | | t <sub>s</sub> | Setup Time EN, CLK DIVSEL, CLK | 200<br>400 | 120<br>180 | | 200<br>400 | 120<br>180 | | 200<br>400 | 120<br>180 | | ps | | t <sub>h</sub> | Hold Time<br>CLK, EN<br>CLK, DIVSEL | 100<br>200 | 50<br>140 | | 100<br>200 | 50<br>140 | | 100<br>200 | 50<br>140 | | ps | | t <sub>PW</sub> | Minimum Pulse Width<br>MR | 550 | 450 | | 550 | 450 | | 550 | 450 | | ps | | t <sub>SKEW</sub> | Within Device Skew Q, $\overline{\mathbf{Q}}$ Device-to-Device Skew (Note 2) | | 50<br>200 | 100<br>300 | | 50<br>200 | 100<br>300 | | 50<br>200 | 100<br>300 | ps | | t <sub>JITTER</sub> | Random Clock Jitter (RMS)<br>(See Figures 5, 6, 7 and 8<br>F <sub>max</sub> /JITTER) | | 0.2 | < 1.0 | | 0.2 | < 1.0 | | 0.2 | < 1.5 | ps | | $V_{PP}$ | Input Voltage Swing (Differential Configuration) | 150 | 800 | 1200 | 150 | 800 | 1200 | 150 | 800 | 1200 | mV | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times<br>Q, Q (20%–80%) | 110 | 180 | 250 | 125 | 190 | 275 | 150 | 215 | 300 | ps | Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50 Ω to V<sub>CC</sub> – 2.0 V (see Figure 9). Skew is measured between outputs under identical transitions. Duty cycle skew is defined only for differential operation when the delays are measured from the cross point of the inputs to the cross point of the outputs. Figure 5. $\div$ 2, $F_{max}$ /Jitter Figure 6. $\div$ 5, $F_{max}$ /Jitter Figure 7. $\div$ 4, $F_{max}$ /Jitter Figure 8. $\div$ 6, $F_{max}$ /Jitter Figure 9. Typical Termination for Output Driver and Device Evaluation (See Application Note <u>AND8020/D</u> – Termination of ECL Logic Devices) # **Resource Reference of Application Notes** AN1405/D - ECL Clock Distribution Techniques AN1406/D - Designing with PECL (ECL at +5.0 V) AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit AN1504/D - Metastability and the ECLinPS Family AN1568/D - Interfacing Between LVDS and ECL AN1672/D - The ECL Translator Guide AND8001/D - Odd Number Counters Design AND8002/D - Marking and Date Codes AND8020/D - Termination of ECL Logic Devices AND8066/D - Interfacing with ECLinPS AND8090/D - AC Characteristics of ECL Devices ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SOIC-20 WB CASE 751D-05 **ISSUE H** **DATE 22 APR 2015** - DIMENSIONS ARE IN MILLIMETERS. INTERPRET DIMENSIONS AND TOLERANCES. - PER ASME Y14.5M, 1994. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD - PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. - DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL | | MILLIMETERS | | | | | |-----|-------------|-------|--|--|--| | DIM | MIN | MAX | | | | | Α | 2.35 | 2.65 | | | | | A1 | 0.10 | 0.25 | | | | | b | 0.35 | 0.49 | | | | | С | 0.23 | 0.32 | | | | | D | 12.65 | 12.95 | | | | | E | 7.40 | 7.60 | | | | | е | 1.27 BSC | | | | | | Н | 10.05 | 10.55 | | | | | h | 0.25 | 0.75 | | | | | L | 0.50 | 0.90 | | | | | A | 0 ° | 7 ° | | | | #### **RECOMMENDED SOLDERING FOOTPRINT\*** DIMENSIONS: MILLIMETERS # **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location WL = Wafer Lot ΥY = Year WW = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASB42343B | Electronic versions are uncontrolled except when accessed directly from the Document Reportant Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | | |------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--| | DESCRIPTION: | SOIC-20 WB | | PAGE 1 OF 1 | | | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. # TSSOP-20 WB CASE 948E ISSUE D **DATE 17 FEB 2016** - 7.06 #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. - FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K - (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE - DETERMINED AT DATUM PLANE -W- | | MILLIN | IETERS | INCHES | | | |-----|----------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 6.40 | 6.60 | 0.252 | 0.260 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 BSC | | 0.026 BSC | | | | Н | 0.27 | 0.37 | 0.011 | 0.015 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 BSC | | 0.252 BSC | | | | М | ٥° | gο | ٥° | g ° | | #### **GENERIC SOLDERING FOOTPRINT MARKING DIAGRAM\*** = Assembly Location = Wafer Lot = Year = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | DOCUMENT NUMBER: | 98ASH70169A | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED or "CONTROLL" or "CONTROLLED "CONTROLL" or "CONTROLLED or "CONTROLL" or "CONTROLLED or "CONTROLL" | | | | |------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | TSSOP-20 WB | | PAGE 1 OF 1 | | | DIMENSIONS: MILLIMETERS 0.65 ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. 0.36 16X 1.26 onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com **TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative