March 1989 Revised March 2000 # DM74LS534 Octal D-Type Flip-Flop with 3-STATE Outputs #### **General Description** The DM74LS534 is a high speed, low power octal D-type flip-flop featuring separate D-type inputs for each flip-flop and 3-STATE outputs for bus oriented applications. A buffered Clock (CP) and Output Enable $\overline{(\text{OE})}$ is common to all flip-flops. The DM74LS534 is the same as the DM74LS374 except that the outputs are inverted. #### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|-----------------------------------------------------------------------| | DM74LS534N | N20A | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | ## **Logic Symbol** V<sub>CC</sub> = Pin 20 GND = Pin 10 # **Connection Diagram** ## **Pin Descriptions** | Pin Name | Description | |--------------------------------|---------------------------------------------------------------------------------| | D0-D7 | Data Inputs | | CP<br>OE | Clock Pulse Input (Active Rising Edge) 3-STATE Output Enable Input (Active LOW) | | OE | 3-STATE Output Enable Input (Active LOW) | | <del>0</del> 0- <del>0</del> 7 | Complementary 3-STATE Outputs | #### **Truth Table** | Inp | uts | Out | puts | |----------------|-----|-----|----------------| | D <sub>n</sub> | СР | OE | O <sub>n</sub> | | Н | ~ | L | L | | L | ~ | L | Н | | X | X | Н | Z | - H = HIGH Voltage Level - L = LOW Voltage Level - X = Immaterial # **Functional Description** The DM74LS534 consists of eight edge-triggered flip-flops with individual D-type inputs and 3-STATE true outputs. The buffered clock and buffered Output Enable are common to all flip-flops. The eight flip-flops will store the state of their individual D inputs that meet the setup and hold times requirements on the LOW-to-HIGH Clock (CP) tran- sistion. With the Output Enable ( $\overline{\text{OE}}$ ) LOW, the contents of the eight flip-flops are available at the outputs. When the $\overline{\text{OE}}$ is HIGH, the outputs go to the high impedance state. Operation of the $\overline{\text{OE}}$ input does not affect the state of the flip-flops. # **Logic Diagram** ## **Absolute Maximum Ratings**(Note 1) Supply Voltage 7V Input Voltage 7V Operating Free Air Temperature Range $0^{\circ}\text{C to } +70^{\circ}\text{C}$ Storage Temperature Range $-65^{\circ}\text{C to } +150^{\circ}\text{C}$ Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. # **Recommended Operating Conditions** | Symbol | Parameter | Min | Nom | Max | Units | |--------------------|------------------------------------------|------|-----|------|-------| | V <sub>CC</sub> | Supply Voltage | 4.75 | 5 | 5.25 | V | | V <sub>IH</sub> | HIGH Level Input Voltage | 2 | | | V | | V <sub>IL</sub> | LOW Level Input Voltage | | | 0.8 | V | | V <sub>OH</sub> | HIGH Level Output Current | | | -2.6 | mA | | I <sub>OL</sub> | LOW Level Output Current | | | 24 | mA | | T <sub>A</sub> | Free Air Operating Temperature | 0 | | 70 | °C | | t <sub>S</sub> (H) | Setup Time HIGH or LOW | 20 | | | ns | | t <sub>S</sub> (L) | D <sub>n</sub> to $\overline{\text{CP}}$ | 20 | | | 115 | | t <sub>H</sub> (H) | Hold Time HIGH or LOW | 0 | | | ns | | t <sub>H</sub> (L) | D <sub>n</sub> to CP | 0 | | | 115 | | t <sub>W</sub> (H) | CP Pulse Width HIGH or LOW | 15 | | | no | | t <sub>W</sub> (L) | | 15 | | | ns | #### **Electrical Characteristics** over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter | Conditions | Min | Typ<br>(Note 2) | Max | Units | |------------------|-----------------------------------|-----------------------------------------------|-----|-----------------|------|-------| | V <sub>I</sub> | Input Clamp Voltage | $V_{CC} = Min, I_I = -18 \text{ mA}$ | | | -1.5 | V | | V <sub>OH</sub> | HIGH Level | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max | 2.4 | 2.4 3.3 | | V | | | Output Voltage | $V_{IL} = Max \ V_{IH} = Min$ | 2.4 | 3.3 | | v | | V <sub>OL</sub> | LOW Level | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max | | 0.35 | 0.5 | ٧ | | | Output Voltage | $V_{IL} = Max, V_{IH} = Min$ | | | | | | | | $I_{OL} = 12 \text{ mA}, V_{CC} = \text{Min}$ | | 0.25 | 0.4 | Ì | | I <sub>I</sub> | Input Current @ Max Input Voltage | $V_{CC} = Max, V_I = 7V$ | | | 0.1 | mA | | I <sub>IH</sub> | HIGH Level Input Current | $V_{CC} = Max, V_I = 2.7V$ | | | 20 | μА | | I <sub>IL</sub> | LOW Level Input Current | $V_{CC} = Max, V_I = 0.5V$ | | | -400 | μА | | I <sub>OZH</sub> | Off-State Output Current with | $V_{CC} = Max, V_O = 2.4V$ | | 20 | 20 | μА | | | HIGH Level Output Voltage Applied | $V_{IH} = Min, V_{IL} = Max$ | | | 20 | | | I <sub>OZL</sub> | Off-State Output Current with | $V_{CC} = Max, V_O = 0.4V$ | | -20 | | | | | LOW Level Output Voltage Applied | $V_{IH} = Min, V_{IL} = Max$ | | | -20 | μΑ | | Ios | Short Circuit Output Current | V <sub>CC</sub> = Max (Note 3) | -20 | | -100 | mA | | Icc | Supply Current | V <sub>CC</sub> = Max (Note 4) | | 45 | | mA | **Note 2:** All typicals are at $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ . Note 3: Not more than one output should be shorted at a time, and the duration should not exceed one second. Note 4: $I_{\mbox{\footnotesize CC}}$ is measured with the DATA inputs grounded and the OUTPUT CONTROLS at 4.5V. | Symbol | Parameter | $R_L = 2 k\Omega$ | Units | | | |------------------|-------------------------|-------------------|-------|-------|--| | Symbol | | Min | Max | Units | | | f <sub>MAX</sub> | Maximum Clock Frequency | 35 | | MHz | | | t <sub>PLH</sub> | Propagation Delay | | 28 | ns | | | t <sub>PHL</sub> | CP to Q <sub>n</sub> | | 28 | | | | t <sub>PZH</sub> | Output Enable Time | | 28 | ns | | | t <sub>PZL</sub> | | | 28 | | | | t <sub>PHZ</sub> | Output Disable Time | | 20 | | | | t <sub>PLZ</sub> | | | 25 | ns | | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N20A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com