### **General Description** The MAX4397 dual SCART switch matrix routes audio and video signals between an MPEG encoder and two external SCART connectors under I2C control, and meets the requirements of EN50049-1, IEC 933-1, Canal+, and BSkyB standards. The video and audio channels feature input source selection multiplexers, input buffers, and output buffers for routing all inputs to selected outputs. The MAX4397D audio encoder input is differential DC-coupled, while the MAX4397S audio encoder input is single-ended ACcoupled. Except for the MAX4397D's audio encoder input, all other inputs and outputs are AC-coupled with internal DC-biasing set to predefined levels. The MAX4397 provides programmable gain control from +5dB to +7dB in 1dB steps for Red, Green, and Blue component video signals. All other video outputs have a fixed +6dB gain. Additional features include an internal Luma and Chroma (Y/C) mixer that generates a Composite video signal (CVBS) to supply an RF modulator output, and internal video reconstruction lowpass filters with passband ripple between -1dB and +1dB from 100kHz to 5.5MHz. The MAX4397 TV audio channel features clickless switching and programmable volume control from -56dB to +6dB in 2dB steps. The VCR audio output also has programmable gain for -6dB, 0dB, or +6dB. The device also generates monaural audio from left and right stereo inputs. All audio drivers deliver a 3.0V<sub>RMS</sub> minimum output. The MAX4397 operates with standard 5V and 12V power supplies and supports slow-switching and fastswitching signals. The I<sup>2</sup>C interface programs the gain and volume control, and selects the input source for routing. The MAX4397 is available in a compact 48-pin thin QFN package and is specified over the 0°C to +70°C commercial temperature range. **Applications** Satellite Set-Top Boxes Cable Set-Top Boxes TVs **VCRs** **DVDs** ### Features - ♦ Video Outputs Drive 2V<sub>P-P</sub> into 150Ω - ♦ Audio Outputs Drive 3V<sub>RMS</sub> into 10kΩ - ♦ Clickless, Popless Audio Gain Control and Switching - **♦ AC-Coupled Video Inputs with Internal Clamp** and Bias - ♦ DC-Coupled Video Outputs - ♦ Composite Video Signal Created Internally from Y/C Inputs - ♦ Internal Video Reconstruction Filters Provide -40dB at 27MHz - ♦ Differential (MAX4397D) or Single-Ended (MAX4397S) Audio Encoder Input - ♦ Red/Chroma Switch for Bidirectional I/O - ♦ I<sup>2</sup>C-Programmable RGB Gain from +5dB to +7dB - ♦ I<sup>2</sup>C-Programmable Audio Gain Control from +6dB to -56dB - ♦ Meets EN50049-1, IEC 933-1, Canal+, and BSkyB Requirements ### **Ordering Information** | PART | TEMP<br>RANGE | PIN-PACKAGE | PKG<br>CODE | | |-------------|---------------|--------------------------------|-------------|--| | MAX4397DCTM | 0°C to +70°C | 48 Thin QFN-EP*<br>(7mm x 7mm) | T4877-6 | | | MAX4397SCTM | 0°C to +70°C | 48 Thin QFN-EP*<br>(7mm x 7mm) | T4877-6 | | <sup>\*</sup>EP = Exposed paddle. Pin Configuration and Typical Application Circuits appear at end of data sheet. System Block Diagram appears at end of data sheet. ### **ABSOLUTE MAXIMUM RATINGS** | V <sub>VID</sub> to GNDVID | 0.3V to +6V | All Video Outputs, | |---------------------------------------|------------------------------------|----------------------| | V <sub>12</sub> to GNDAUD | 0.3V to +14V | GNDAUD, GNDV | | V <sub>AUD</sub> to GNDAUD | 0.3V to +6V | All Audio Outputs to | | GNDAUD to GNDVID | 0.1V to +0.1V | GNDVID, ĠNDAL | | All Video Inputs, ENCIN_FS, VCRIN_FS, | | Continuous Power [ | | SET to GNDVID0. | $3V \text{ to } (V_{VID} + 0.3V)$ | 48-Pin Thin QFN ( | | All Audio Inputs, | | Operating Tempera | | AUDBIAS to GNDAUD0.3 | 3V to (V <sub>AUD</sub> + 0.3V) | Junction Temperatu | | SDA, SCL, DEV_ADDR to GNDVID | 0.3V to +6V | Storage Temperatu | | All Audio Outputs, TV_SS, | | Lead Temperature | | VCR SS to GNDAUD | $0.3V \text{ to } (V_{12} + 0.3V)$ | | | All Video Outputs, TVOUT_FS to V <sub>VID</sub> , V <sub>AUD</sub> , | | |------------------------------------------------------------------------------|-----------------| | GNDAUD, GNDVID | Continuous | | All Audio Outputs to V <sub>VID</sub> , V <sub>AUD</sub> , V <sub>12</sub> , | | | GNDVID, GNDAUD | Continuous | | Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) | | | 48-Pin Thin QFN (derate 27mW/°C above +70 | °C)2105.3mW | | Operating Temperature Range | 0°C to +70°C | | Junction Temperature | +150°C | | Storage Temperature Range | -65°C to +150°C | | Lead Temperature (soldering, 10s) | +300°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **ELECTRICAL CHARACTERISTICS** $(V_{12}=12V, V_{VID}=V_{AUD}=5V, 0.1 \mu F$ X5R capacitor in parallel with a 10 $\mu$ F aluminum electrolytic capacitor from V<sub>AUD</sub> to GNDAUD, V<sub>12</sub> to GNDAUD, and V<sub>VID</sub> to GNDVID, SET = 100 $k\Omega$ nominal, R<sub>LOAD</sub> = 150 $k\Omega$ , T<sub>A</sub> = 0 °C to +70 °C, unless otherwise noted. Typical values are at T<sub>A</sub> = +25 °C.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------|--------------------|-------------------------------------------------------------------------------------------|------|------|------|---------| | V <sub>VID</sub> Supply Voltage Range | V <sub>VID</sub> | Inferred from video gain test at 4.75V and 5.2V | 4.75 | 5.0 | 5.25 | V | | V <sub>AUD</sub> Supply Voltage Range | VAUD | Inferred from audio gain test at 4.75V and 5.2V | 4.75 | 5.0 | 5.25 | V | | V <sub>12</sub> Supply Voltage Range | V <sub>12</sub> | Inferred from slow switching levels | 11.4 | 12.0 | 12.6 | V | | V <sub>VID</sub> Quiescent Supply Current | lvid_Q | All video output amplifiers are enabled, no load | | 69 | 100 | mA | | V <sub>VID</sub> Standby Supply Current | Ivid_s | All video output amplifiers are in shutdown, and TV_FS_OUT driver is in shutdown, no load | | 40 | 60 | mA | | V <sub>AUD</sub> Quiescent Supply Current | I <sub>AUD_Q</sub> | No load | | 2.4 | 6 | mA | | V <sub>12</sub> Quiescent Supply Current | I <sub>12_Q</sub> | No load | | 3.6 | 6 | mA | | VIDEO CHARACTERISTICS | | | | | | | | | 0.11 | CVBS and Y/C, 1V <sub>P-P</sub> input | +5.5 | +6.0 | +6.5 | | | Waltana Oain | | | +4.5 | +5.0 | +5.5 | dB | | Voltage Gain | G_V | R,G,B, 1V <sub>P-P</sub> input, (programmable gain control) | +5.5 | +6.0 | +6.5 | | | | | Control | +6.5 | +7.0 | +7.5 | | | LP Filter Attenuation | ATTN | $T_A = +25^{\circ}C$ , $f = 6MHz$ , $V_{IN} = 1V_{P-P}$ | | 1.2 | 3.3 | dB | | LP Filter Suppression | SPPR | $T_A = +25^{\circ}C$ , $f = 27MHz$ , $V_{IN} = 1V_{P-P}$ | 35 | 50 | | dB | | Slew Rate | SR | V <sub>OUT</sub> = 2V <sub>P-P</sub> | | 8 | | V/µs | | Settling Time | ts | V <sub>OUT</sub> = 2V <sub>P-P</sub> , settle to 0.1% (Note 2) | | 380 | | ns | | Gain Matching | AG | 1V <sub>P-P</sub> input, between RGB or Y/C | -0.5 | | +0.5 | dB | | Differential Gain | DG | 5-step modulated staircase | | 0.4 | | % | | Differential Phase | DP | 5-step modulated staircase | | 0.2 | | degrees | | Signal-to-RMS Noise | SNR_V | $V_{IN} = 1V_{P-P}$ | | 65 | | dB | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{12}=12V,\,V_{VID}=V_{AUD}=5V,\,0.1\mu F$ X5R capacitor in parallel with a $10\mu F$ aluminum electrolytic capacitor from $V_{AUD}$ to GNDAUD, $V_{12}$ to GNDAUD, and $V_{VID}$ to GNDVID, SET = $100k\Omega$ nominal, $V_{LOAD}=150\Omega$ , | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |-------------------------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------|------------------------|-------|--| | Group Delay Variation | ΔGD | f = 0.1MHz to 4.43MHz | | 14 | | nS | | | Sync-Tip Clamp Level | V_CLMP | RGB, Composite, and Luma input, no signal, no load | | 1.21 | | V | | | Chroma Bias | V_BIAS | Chroma input only, no signal, no load | | 1.9 | | V | | | Droop | D | Set by input current | -2 | | +2 | % | | | Power-Supply Rejection Ratio | PSRR_V | DC, 0.5V <sub>P-P</sub> | | 48 | | dB | | | Input Impedance | 7 | CVBS, Y, or RGB video inputs, V <sub>IN</sub> > V_CLMP | | 4 | | МΩ | | | Input Impedance | Z <sub>IN</sub> | Chroma video input, V <sub>IN</sub> = V <sub>BIAS</sub> | | 11 | | kΩ | | | Input Clamp Current | ICLMP | $V_{IN} = 1.75V$ | 2.5 | 5 | 8.0 | μΑ | | | Pulldown Resistance | RP | Enable VCR_R/C_OUT and TV_R/C_OUT pulldown through I <sup>2</sup> C, (see registers 7 and 9 for loading register details) | | | | Ω | | | Output Pin Bias Voltage | Vout | RGB, Composite, and Luma, no signal, no load | 1.08 | | V | | | | | | Chroma, no signal, no load | 2.27 | | | | | | Crosstalk | XTLK | Between any two active inputs, $f = 4.43MHz$ , $V_{IN} = 1V_{P-P}$ | -50 | | | dB | | | Mute Suppression | M_SPR_V | f = 4.43MHz, V <sub>IN</sub> = 1V <sub>P-P</sub> , on one input only | -50 | | | dB | | | AUDIO CHARACTERISTICS (Not | e 3) | | | | | | | | N. II. O. : (5 A. II. II. | | TV or VCR to stereo, gain = 0dB,<br>V <sub>IN</sub> = 1V <sub>P-P</sub> | -0.5 | 0 | +0.5 | | | | Voltage Gain (From Application Input) | G_A | TV or VCR to mono, gain = 0dB, V <sub>IN</sub> = 1V <sub>P-P</sub> | or VCR to mono, gain = 0dB, $V_{IN} = 1V_{P-P}$ 2.5 3 3. | | 3.5 | dB | | | input) | | ENC to stereo, gain = 0dB, V <sub>IN</sub> = 1V <sub>P-P</sub> | 3.02 | 3.52 | 4.02 | | | | | | ENC to mono, gain = 0dB, V <sub>IN</sub> = 1V <sub>P-P</sub> | 6.02 | 6.52 | 7.02 | 1 | | | Gain Matching Between<br>Channels | ∆G_A | Gain = 0dB, V <sub>IN</sub> = 1V <sub>P-P</sub> | -0.5 | 0 | +0.5 | dB | | | Flatness | ΔΑ | f = 20Hz to 20kHz, 0.5V <sub>RMS</sub> input,<br>gain = 0dB | - ' ()()1 | | | dB | | | Frequency Bandwidth | BW | 0.5V <sub>RMS</sub> input, frequency where output is -3dB referenced to 1kHz | | | kHz | | | | Input DC Level (Excluding Encoder Inputs that are High Impedance) | VIN | Gain = 0dB | 0.2308<br>x V <sub>12</sub> | | | V | | | Encoder Input Common-Mode<br>Voltage Range | V <sub>CM</sub> | MAX4397D only, input differential signal = 0V | 1.2 | | V <sub>AUD</sub> - 0.7 | V | | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{12}=12V,\,V_{VID}=V_{AUD}=5V,\,0.1\mu F$ X5R capacitor in parallel with a $10\mu F$ aluminum electrolytic capacitor from $V_{AUD}$ to GNDAUD, $V_{12}$ to GNDAUD, and $V_{VID}$ to GNDVID, SET = $100k\Omega$ nominal, $V_{LOAD}=150\Omega$ , | PARAMETER | SYMBOL | CONDITIONS | | TYP | MAX | UNITS | | |-----------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------|--------------------------|-------|-----|------------------|--| | Encoder Common-Mode<br>Rejection Ratio | CMRR | MAX4397D only, over V <sub>CM</sub> range | | 40 | | dB | | | | | Single-ended inputs, f = 1kHz, THD < 1% | | 3 | | | | | Input Signal Amplitude | V <sub>IN_AC</sub> | ENC inputs differential level, MAX4397D, f = 1kHz, THD < 1% | | 2.08 | | V <sub>RMS</sub> | | | | | ENC inputs single-ended, MAX4397S,<br>f = 1kHz, THD < 1% | | 1.31 | | | | | | | Single ended: VCR_INR, VCR_INL, TV_INR, TV_INL | | 0.1 | | | | | Input Resistance (Measured at<br>Parts Input) | R <sub>IN</sub> | Encoder, MAX4397D: ENC_INL+, ENC_INL-, ENC_INR+, ENC_INR- | | 1 | | ΜΩ | | | | | Encoder, MAX4397S: ENC_INL, ENC_INR | | 0.1 | | | | | Output DC Level | Vout_dc | V <sub>IN</sub> = 0V | 0.5 x<br>V <sub>12</sub> | | | V | | | Signal-to-Noise Ratio | SNR_A | f = 1.0kHz, 1V <sub>RMS</sub> application input,<br>gain = 0dB, 20Hz to 20kHz | 95 | | | dB | | | otal Harmonic Distortion Plus THD+N | | $R_{LOAD} = 10k\Omega$ , $f = 1.0kHz$ , $0.5V_{RMS}$ output | out 0.004 | | | % | | | Noise | IUD+N | $R_{LOAD} = 10k\Omega$ , $f = 1.0kHz$ , $2V_{RMS}$ output | | 0.004 | | 70 | | | Output Impedance | ZO | f = 1kHz | | 1 | | Ω | | | Volume Attenuation Step | ASTEP | 1.414V <sub>P-P</sub> input, programmable gain to TV<br>SCART volume control range extends from<br>-56dB to +6dB | 1.5 | 2 | 2.5 | dB | | | Totaline / titolinearion otop | 7.012 | 1.414V <sub>P-P</sub> input, programmable gain to VCR audio extends from -6dB to +6dB | 5.5 | 6 | 6.5 | | | | Dower Supply Pojection Potio | DCDD A | From $V_{12}$ , $f = 1kHz$ , $0.5V_{P-P}$ , $(C_{AUD\_BIAS} = 47\mu F)$ , $gain = 0dB$ | | 75 | | I.D. | | | Power-Supply Rejection Ratio | PSRR_A | From $V_{AUD}$ , $f = 1kHz$ , $0.5V_{P-P}$ , $V_{AUD} \ge +4.75V$ , $V_{AUD} \le +5.25V$ , gain = 0dB | | 75 | | dB | | | Mute Suppression | M_SPR_A | $f = 1 \text{kHz}$ , 0.5 $V_{RMS}$ input, set through $I^2C$ , see register 1 for loading register details | 90 | | | dB | | | Audio Clipping Level | VCLIP | f = 1kHz, 2.5V <sub>RMS</sub> input, gain = 6dB,<br>THD < 1% | | 3.6 | | V <sub>RMS</sub> | | | Left-to-Right Crosstalk | XTLK_LR | f = 1kHz, 0.5V <sub>RMS</sub> input, gain = 0dB | | 80 | | dB | | | Crosstalk | XTLK_CC | TV SCART to VCR SCART or VCR SCART to TV SCART, f = 1kHz, 0.5V <sub>RMS</sub> input, gain = 0dB | | 90 | | dB | | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{12}=12V,\,V_{VID}=V_{AUD}=5V,\,0.1\mu F$ X5R capacitor in parallel with a $10\mu F$ aluminum electrolytic capacitor from $V_{AUD}$ to GNDAUD, $V_{12}$ to GNDAUD, and $V_{VID}$ to GNDVID, SET = $100k\Omega$ nominal, $V_{LOAD}=150\Omega$ , | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------|------------------|-------------------------------------------------------------------------|----------|-----|-----------------|-------| | DIGITAL INTERFACE: SDA AND | SCL (Note 5 | 5) | | | | | | Low-Level Input Voltage | VIL | | 0 | | 0.8 | V | | High-Level Input Voltage | VIH | | 2.6 | | | V | | Hysteresis of Schmitt Trigger<br>Input | | | | 0.2 | | V | | CDA Lavel aval Output Valtage | \/-· | I <sub>SINK</sub> = 3mA | | | 0.4 | V | | SDA Low-Level Output Voltage | VoL | ISINK = 6mA | | | 0.6 | V | | Output Fall Time for SDA Line | | 400pF bus load | | | 250 | ns | | Spike Suppression | | | | 50 | | ns | | Input Current | | | -10 | | +10 | μΑ | | Input Capacitance | | | | 5 | | pF | | SCL Clock Frequency | | | 0 | | 400 | kHz | | Hold Time | thd,sta | | 0.6 | | | μs | | Low Period of SCL Clock | tLOW | | 1.3 | | | μs | | High Period of SCL Clock | thigh | | 0.6 | | | μs | | Setup Time for a Repeated Start Condition | tsu,sta | | 0.6 | | | μs | | Data Hold Time | thd,dat | | 0 | | 0.9 | μs | | Data Setup Time | tsu,dat | | 100 | | | ns | | Setup Time for Stop Condition | tsu,sto | | 0.6 | | | μs | | Bus Free Time Between a Stop and Start | t <sub>BUF</sub> | | 1.3 | | | μs | | OTHER DIGITAL PINS (Note 5) | | | <u>'</u> | | | I | | DEV_ADDR Low Level | | | | | 0.8 | V | | DEV_ADDR High Level | | | 2.6 | | | V | | SLOW SWITCHING SECTION (N | ote 5) | | <u>.</u> | | | • | | Input Low Level | | | 0 | | 2 | V | | Input Medium Level | | | 4.5 | | 7.0 | V | | Input High Level | | | 9.5 | | V <sub>12</sub> | V | | Input Current | | | | 50 | 100 | μΑ | | Output Low Level | | 10k $\Omega$ to ground, internal TV,<br>11.4V < V <sub>12</sub> < 12.6V | 0 | | 1.5 | V | | Output Medium Level | | 10kΩ to ground, external 16/9,<br>11.4V < V <sub>12</sub> < 12.6V | 5.0 | | 6.5 | V | | Output High Level | | 10kΩ to ground, external 4/3,<br>11.4V < V <sub>12</sub> < 12.6V | 10 | | V <sub>12</sub> | V | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{12}=12V,\,V_{VID}=V_{AUD}=5V,\,0.1\mu F$ X5R capacitor in parallel with a 10 $\mu F$ aluminum electrolytic capacitor from $V_{AUD}$ to GNDAUD, $V_{12}$ to GNDAUD, and $V_{VID}$ to GNDVID, SET = 100 $k\Omega$ nominal, $V_{LOAD}=150\Omega$ , | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------|--------|----------------------------|-----|------|-----|------| | FAST SWITCHING SECTION (No | te 5) | | | | | | | Input Low Level | | | 0 | | 0.4 | V | | Input High Level | | | | | 3 | V | | Input Current | | | | 1 | 10 | μΑ | | Output Low Level | | I <sub>SINK</sub> = 0.5mA | 0 | 0.01 | 0.2 | V | | Output High Level | | ISOURCE = 20mA, VVID - VOH | | 0.75 | 2 | V | | Fast Switching Output to RGB Skew | | (Note 4) | | 30 | | ns | | Fast Switching Output Rise Time | | 150 $\Omega$ to ground | | 30 | | ns | | Fast Switching Output Fall Time | | 150 $\Omega$ to ground | | 30 | | ns | - Note 1: All devices are 100% tested at T<sub>A</sub> = +25°C. All temperature limits are guaranteed by design. - Note 2: The settling time is measured from the 50% of the input swing to the 0.1% of the final value of the output. - **Note 3:** Maximum load capacitance is 200pF. All the listed parameters are measured at application's inputs, unless otherwise noted. See the *Typical Application Circuits*. - **Note 4:** Difference in propagation delays of fast-blanking signal and RGB signals. Measured from 50% input transition to 50% output transition. Signal levels to be determined. - Note 5: Guaranteed by design. ### Typical Operating Characteristics $(V_{12} = 12V, V_{VID} = V_{AUD} = 5V, 0.1 \mu F X5R$ capacitor in parallel with a $10 \mu F$ aluminum electrolytic capacitor from $V_{AUD}$ to GNDAUD, $V_{12}$ to GNDAUD, $V_{VID}$ to GNDVID no load, $T_A = 0$ °C to +70°C, unless otherwise noted. Typical values are at $T_A = +25$ °C.) ### Typical Operating Characteristics (continued) $(V_{12} = 12V, V_{VID} = V_{AUD} = 5V, 0.1 \mu F X5R$ capacitor in parallel with a $10 \mu F$ aluminum electrolytic capacitor from $V_{AUD}$ to GNDAUD, $V_{12}$ to GNDAUD, $V_{VID}$ to GNDVID no load, $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ .) ### Typical Operating Characteristics (continued) $(V_{12} = 12V, V_{VID} = V_{AUD} = 5V, 0.1 \mu F X5R$ capacitor in parallel with a $10 \mu F$ aluminum electrolytic capacitor from $V_{AUD}$ to GNDAUD, V<sub>12</sub> to GNDAUD, V<sub>VID</sub> to GNDVID no load, T<sub>A</sub> = 0°C to +70°C, unless otherwise noted. Typical values are at T<sub>A</sub> = +25°C.) #### **INPUT CLAMP CURRENT** vs. INPUT VOLTAGE #### **OUTPUT BIAS VOLTAGE** vs. TEMPERATURE ### Pin Description | PIN | | | | |----------|----------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MAX4397D | MAX4397S | NAME | FUNCTION | | 1 | 1 | SDA | Bidirectional Data I/O. I <sup>2</sup> C-compatible, 2-wire interface data input/output. Output is open drain. | | 2 | 2 | SCL | Serial Clock Input. 1 <sup>2</sup> C-compatible, 2-wire clock interface. | | 3 | 3 | DEV_ADDR | Device Address Set Input. Connect to GNDVID to set write and read addresses of 94h or 95h, respectively. Connect to V <sub>VID</sub> to set write and read address of 96h or 97h, respectively. | | 4 | _ | ENC_INL+ | Digital Encoder Left-Channel Audio Positive Input | | _ | 4 | ENC_INL | Digital Encoder Left-Channel Audio Input | | 5 | _ | ENC_INL- | Digital Encoder Left-Channel Audio Negative Input | | _ | 5, 7 | N.C. | No Connection. Not internally connected. | | 6 | _ | ENC_INR+ | Digital Encoder Right-Channel Audio Positive Input | | _ | 6 | ENC_INR | Digital Encoder Right-Channel Audio Input | | 7 | _ | ENC_INR- | Digital Encoder Right-Channel Audio Negative Input | | 8 | 8 | VCR_INR | VCR SCART Right-Channel Audio Input | | 9 | 9 | VCR_INL | VCR SCART Left-Channel Audio Input | | 10 | 10 | TV_INR | TV SCART Right-Channel Audio Input | | 11 | 11 | TV_INL | TV SCART Left-Channel Audio Input | | 12 | 12 | GNDAUD | Audio Ground | | 13 | 13 | AUD_BIAS | Audio Input Bias Voltage. Bypass AUD_BIAS with a 47μF capacitor and a 0.1μF capacitor to GNDAUD. | | 14 | 14 | Vaud | Audio Supply. Connect to a +5V supply. Bypass with a 10µF aluminum electrolyte capacitor in parallel with a 0.47µF low-ESR ceramic capacitor to GNDAUD. | | 15 | 15 | VCR_OUTR | VCR SCART Right-Channel Audio Output | | 16 | 16 | VCR_OUTL | VCR SCART Left-Channel Audio Output | | 17 | 17 | RF_MONO_OUT | RF Modulator Mono Audio Output | | 18 | 18 | TV_OUTL | TV SCART Left-Channel Audio Output | | 19 | 19 | TV_OUTR | TV SCART Right-Channel Audio Output | | 20 | 20 | V <sub>12</sub> | +12V Supply. Bypass $V_{12}$ with a $10\mu F$ capacitor in parallel with a $0.1\mu F$ capacitor to ground. | | 21 | 21 | TV_SS | TV SCART Bidirectional Slow-Switch Signal | | 22 | 22 | VCR_SS | VCR SCART Bidirectional Slow-Switch Signal | | 23 | 23 | SET | Filter Cutoff Frequency Set Input. Connect 100kΩ resistor from SET to ground. | | 24, 36 | 24, 36 | VviD | Video and Digital Supply. Connect to a +5V supply. Bypass with a 0.01μF capacitor to GNDVID. V <sub>VID</sub> also serves as a digital supply for the I <sup>2</sup> C interface. | | 25 | 25 | VCRIN_FS | VCR SCART Fast-Switching Input | | 26 | 26 | ENCIN_FS | Digital Encoder Fast-Switching Input | | 27 | 27 | TVOUT_FS | TV SCART Fast-Switching Output. This signal is used to switch the TV to its RGB inputs for on-screen display purposes. | | 28 | 28 | GNDVID | Video Ground | ### **Pin Description (continued)** | PIN | | | | |----------|----------|----------------|----------------------------------------------------------------------------------------------------------------------------| | MAX4397D | MAX4397S | NAME | FUNCTION | | 29 | 29 | RF_CVBS_OUT | RF Modulator Composite Video Output. Internally biased at 1V. | | 30 | 30 | TV_Y/CVBS_OUT | TV SCART Luma/Composite Video Output. Internally biased at 1V. | | 31 | 31 | TV_R/C_OUT | TV SCART Red/Chroma Video Output. Internally biased at 1V for Red video signal and 2.2V for Chroma video signal. | | 32 | 32 | TV_G_OUT | TV SCART Green Video Output. Internally biased at 1V. | | 33 | 33 | TV_B_OUT | TV SCART Blue Video Output. Internally biased at 1V. | | 34 | 34 | VCR_Y/CVBS_OUT | VCR SCART Luma/Composite Video Output. Internally biased at 1V. | | 35 | 35 | VCR_R/C_OUT | VCR SCART Red/Chroma Video Output. Internally biased at 1V for Red video signals and 2.2V for Chroma video signal. | | 37 | 37 | TV_R/C_IN | TV SCART Red/Chroma Video Input. Internally biased at 1.2V for Red video signals, or 1.9V for Chroma video signals. | | 38 | 38 | TV_Y/CVBS_IN | TV SCART Luma/Composite Video Input. Internally biased at 1.2V. | | 39 | 39 | VCR_Y/CVBS_IN | VCR SCART Luma/Composite Video Input. Internally biased at 1.2V. | | 40 | 40 | VCR_R/C_IN | VCR SCART Red/Chroma Video Input. Internally biased at 1.2V for Red video signals and 1.9V for Chroma video signals. | | 41 | 41 | VCR_G_IN | VCR SCART Green Video Input. Internally biased at 1.2V. | | 42 | 42 | VCR_B_IN | VCR SCART Blue Video Input. Internally biased at 1.2V. | | 43 | 43 | ENC_Y/CVBS_IN | Digital Encoder Luma/Composite Video Input. Internally biased at 1.2V. | | 44 | 44 | ENC_R/C_IN | Digital Encoder Red/Chroma Video Input. Internally biased at 1.2V for Red video signals, or 1.9V for Chroma video signals. | | 45 | 45 | ENC_G_IN | Digital Encoder Green Video Input. Internally biased at 1.2V. | | 46 | 46 | ENC_B_IN | Digital Encoder Blue Video Input. Internally biased at 1.2V. | | 47 | 47 | ENC_Y_IN | Digital Encoder Luma Video Input. Internally biased at 1.2V. | | 48 | 48 | ENC_C_IN | Digital Encoder Chroma Video Input. Internally biased at 1.9V. | | EP | EP | GNDAUD | Exposed Paddle. Solder to the circuit board ground (GNDAUD) for proper thermal and electrical performance. | #### **Detailed Description** The MAX4397 is a switch matrix that routes audio and video signals between different ports using the I<sup>2</sup>C interface. The ports consist of the MPEG decoder output, and two SCART connectors for the TV and VCR. Per EN50049 and IEC 933, the encoder can only input a signal to the SCART connector, while TV and VCR SCART connectors are bidirectional. The MAX4397 circuitry consists of four major sections: the video section, the audio section, the slow- and fast-switching section, and the digital interface. The video section consists of clamp and bias circuitry, input buffers, reconstruction filters, a switch matrix, a Y/C mixer, and output buffers. All video inputs are AC-coupled through a $0.1\mu F$ capacitor to set an acceptable DC level using clamp or bias networks. The bidirectional Red/Chroma outputs can be connected to ground using I<sup>2</sup>C control to make them terminations when Red/Chroma is an input (see the *Video Inputs* section). The audio section features an input buffer, a switching matrix, volume- or gain-control circuitry, and output drivers. The audio inputs are AC-coupled through a 0.1µF capacitor. Only the audio encoder inputs of the MAX4397D are different from the MAX4397S. The MAX4397S has a single-ended audio encoder input while the audio encoder input for the MAX4397D is differential. The TV output audio path has volume control from -56dB to +6dB in 2dB steps, while the VCR output audio path has volume control from -6dB to +6dB in 6dB steps. The MAX4397 can be configured to switch inputs during a zero-crossing function to reduce clicks. The slow-switching feature allows for bidirectional, trilevel, slow-switching input and output signals at pin VCR\_SS and TV\_SS, respectively. The slow-switching signals from the VCR set the aspect ratio or video source of the TV screen. See the *Slow Switching* section. Fast switching consists of two inputs from the encoder and VCR, and one output to the TV to insert an onscreen display (OSD). Fast switching is used to route video signals from the VCR or from the encoder to the TV. In addition, the fast-switching output can be configured to a high or low voltage. Fast switching is controlled through the I<sup>2</sup>C interface. The digital block contains the 2-wire interface circuitry, control, and status registers. The MAX4397 can be configured through an I<sup>2</sup>C-compatible interface. DEV\_ADDR sets the I<sup>2</sup>C-compatible address. #### **SCART Video Switching** The MAX4397 switches video signals between an MPEG decoder, TV SCART, and VCR SCART. The video switch includes reconstruction filters, multiplexed video amplifiers, and a Y/C mixer driver for an RF modulator. See Figure 1 for the functional diagram of the video section. While the SCART connector supports RGB, S-video, and Composite video formats, RGB, and S-video typically share a bidirectional set of SCART connector pins. Figure 1. MAX4397 Video Section Functional Diagram #### **Video Inputs** All video inputs are AC-coupled with an external $0.1\mu F$ capacitor. Either a clamp or bias circuit sets the DC input level of the video signals. The clamp circuit positions the sync tip of the Composite (CVBS), the Component RGB, or the S-Video Luma signal. If the signal does not have a sync tip, then the clamp positions the minimum of the signal at the clamp voltage. The bias circuitry is used to position the S-video Chroma signal at midlevel of the Luma (Y) signal. On the video inputs that can receive either a Chroma or a Red video signal, the bias or clamp circuit is selected through I2C. See Tables 3–12 for loading register details. The MPEG decoder and VCR uses the RGB format and fast switching to insert an on-screen display (OSD), usually text, onto the TV. The MAX4397 supports RGB as an input from either the VCR or the MPEG decoder and as an output only to the TV. The Red video signal of the RGB format and the Chroma video signal of the S-VHS format share the same SCART connector pin. Therefore, RGB and S-video signals cannot be present at the same time. Loop-through is possible with a Composite video signal but not with RGB signals because the RGB SCART pins are used for both input and output. In SCART, there is the possibility of a bidirectional use of the Red/Chroma pin. When using the Red/Chroma pin as an input port, terminate the Red/Chroma output with a $75\Omega$ resistor to ground. Thus, a ground state is provided by an active pulldown to GNDVID on the Red/Chroma output to support the bidirectional Chroma or Red I/O, turning the output source resistors into terminations (see Figure 2). The active pulldown also provides the "Mute Output" function, and disables the deselected video outputs. The "Mute Output" state is the default power-on state for video. For high-quality home video, the MPEG decoder, VCR, and TV use the S-video format. The MAX4397 supports S-video signals as an input from the VCR, the MPEG decoder, and the TV, and also as a separately switchable output to the TV and VCR. Because S-video support was not included in the original specifications of the SCART connector, the Luma (Y) signal of S-video and the CVBS signal share the same SCART connector pins. If S-video is present, then a Composite signal must be created from the Y and C signals to drive the RF\_CVBS\_OUT pin. For S-video, loop-through is not possible since the Chroma SCART port is used for both input and output. The MAX4397 supports Composite video (CVBS) format, with inputs from the VCR, MPEG decoder, and TV. Full loop-through is possible to the TV and VCR only, since the MPEG decoder SCART connector has separate input and output pins for the CVBS format. Figure 2. Bidirectional SCART Pins #### **Video Outputs** The DC level at the video outputs is controlled so that coupling capacitors are not required, and all of the video outputs are capable of driving a DC-coupled, $150\Omega$ , back-terminated coax load with respect to ground. In a typical television input circuit (see Figure 3) the video output driver on the SCART chip only needs to source current. Users should note that, while the SCART specification states $75\Omega$ impedance, in practice, typical SCART chip implementations assume $75\Omega$ input resistance to ground (and source current from the video output stage). Since some televisions and VCRs use the horizontal sync height for automatic gain control, the MAX4397 accurately reproduces the sync height to within ±2%. #### **Slow Switching** The MAX4397 supports the IEC 933-1, Amendment 1, tri-level slow switching that selects the aspect ratio for the display (TV). Under I<sup>2</sup>C-compatible control, the MAX4397 sets the slow-switching output voltage level. Table 1 shows the valid input levels of the slow-switching signal and the corresponding operating modes of the display device. Two bidirectional ports are available for slow-switching signals for the TV and VCR. The slow-switching input status is continuously read and stored in the register 0Eh. The slow-switching outputs can be set to a logic level or high impedance by writing to registers 07h and 09h. See Tables 8 and 10 for details. #### **Fast Switching** The VCR or MPEG decoder outputs a fast-switching signal to the display device or TV to insert on-screen display (OSD). The fast-switching signal can also be Figure 3. Typical TV Input Circuit set to a constant high or low output signal through the I<sup>2</sup>C interface. The fast-switching output can be set through writing to register 07h. ### Y/C Mixer The MAX4397 includes an on-chip mixer to produce Composite video (CVBS) when S-video (Y and C) is present. The Composite video drives the RF\_CVBS\_OUT output pin. The circuit sums Y and C signals to obtain the CVBS component. A +6dB output buffer drives RF\_CVBS\_OUT. #### Video Reconstruction Filter The encoder DAC outputs need to be lowpass-filtered to reject the out-of-band noise. The MAX4397 integrates the reconstruction filter. The filter is fourth order, which is composed of two Sallen-Key biquad in cascade, implementing a Butterworth-type transfer function. The internal reconstruction filters feature a 6MHz cutoff frequency, and -35dB minimum attenuation at 27MHz. Note that the SET pin is used to set the accuracy of the filter cutoff frequency. Connect a $100 k\Omega$ resistor from SET to ground. ### SCART Audio Switching #### **Audio Inputs** All audio inputs for the MAX4397S are single-ended and are AC-coupled. The MAX4397D audio inputs are singled-ended and AC-coupled except for the audio encoder input, which is differential DC-coupled. The audio block has three stereo audio inputs from the TV, the VCR, and the MPEG decoder SCART. Each input has a $100k\Omega$ resistor connected to an internally generated voltage equal to $0.23 \times V_{12}$ , except for the encoder input of the MAX4397D, where the DC bias is fixed externally. ### **Table 1. Slow-Switching Modes** | SLOW-SWITCHING<br>SIGNAL VOLTAGE<br>(V) | MODE | |-----------------------------------------|-------------------------------------------------------------------------------------------------------------| | 0 to 2 | Display device uses an internal source such as a built-in tuner to provide a video signal | | 4.5 to 7.0 | Display device uses a video signal from<br>the SCART connector and sets the<br>display to 16:9 aspect ratio | | 9.5 to 12.6 | Display device uses a signal from the SCART connector and sets the display to 4:3 aspect ratio | #### **Audio Outputs** Both right and left channels have a stereo output for the TV and VCR SCART. The monaural output, which is a mix of the TV right and left channels, drives the RF modulator, RF\_MONO\_OUT. The monaural mixer, a resistor summer, attenuates the amplitude of each of the two signals by 6dB. A 12.54dB gain block follows the monaural mixer. If the left and right audio channels were completely uncorrelated, then a 9.54dB gain block is used. See Figures 4 and 5 for the functional diagram of the audio section. #### Clickless Switching The TV channel incorporates a zero-crossing detect (ZCD) circuit that minimizes click noise due to abrupt signal level changes that occur when switching between audio signals at an arbitrary moment. Figure 4. MAX4397D Audio Section Functional Diagram Figure 5. MAX4397S Audio Section Features Singled-Ended Encoder Input To implement the zero-crossing function when switching audio signals, set the ZCD bit by loading register 00h through the $I^2C$ -compatible interface (if the ZCD bit is not already set). Then set the mute bit low by loading register 00h. Next, wait for a sufficient period of time for the audio signal to cross zero. This period is a function of the audio signal path's low-frequency 3dB corner ( $f_{L3dB}$ ). Thus, if $f_{L3dB} = 1$ kHz, the time period to wait for a zero-crossing detect is $\frac{1}{2}$ kHz or 0.5ms. Next, set the appropriate TV switches using register 01h. Finally, clear the mute bit (while leaving the ZCD bit high) using register 00h. The MAX4397 switches the signal out of mute at the next zero crossing. To implement the zero-cross function for TV volume changes, or for TV and phono volume bypass switching, simply ensure the ZCD bit in register 00h is set. #### **Volume Control** The TV channel volume control ranges from -56dB to +6dB in 2dB steps. The VCR volume control settings are programmable for -6dB, 0dB, and +6dB. These gain levels are referenced to the application inputs, where some dividers are present. With the ZCD bit set, the TV volume control switches only at zero-crossings, thus minimizing click noise. The TV outputs can bypass the volume control. Likewise, the monaural output signal can be processed by the TV volume control or it can bypass the volume control. # **Digital Section**Serial Interface The MAX4397 uses a simple 2-wire serial interface requiring only two standard microprocessor port I/O lines. The fast-mode I<sup>2</sup>C-compatible serial interface allows communication at data rates up to 400kbps or 400kHz. Figure 6 shows the timing diagram of the signals on the 2-wire interface. The two bus lines (SDA and SCL) must be at logic-high when the bus is not in use. The MAX4397 is a slave device and must be controlled by a master device. Pullup resistors from the bus lines to the supply are required when push-pull circuitry is not driving the lines. The logic level on the SDA line can only change when the SCL line is low. The start and stop conditions occur when SDA toggles low/high while the SCL line is high (see Figure 6). Data on SDA must be stable for the duration of the setup time (tsu,DAT) before SCL goes high. Data on SDA is sampled when SCL toggles high with data on SDA stable for the duration of the hold time (thd,DAT). Note that data is transmitted in an 8-bit byte. A total of nine clock cycles are required to transfer a byte to the MAX4397. The device acknowledges the successful receipt of the byte by pulling the SDA line low during the 9th clock cycle. Figure 6. SDA and SCL Signal Timing Diagram ### Data Format of the I<sup>2</sup>C Interface #### **Write Mode** | s | Slave Address<br>(Write address) | A | Register<br>Address | Α | Data | A | Р | |---|----------------------------------|---|---------------------|---|------|---|---| |---|----------------------------------|---|---------------------|---|------|---|---| #### **Read Mode** | s | Slave<br>Address<br>(Write<br>address) | A | Register<br>Address | Α | Sr | Slave<br>Address<br>(Read<br>address) | A | Data | NA | Р | | |---|----------------------------------------|---|---------------------|---|----|---------------------------------------|---|------|----|---|--| |---|----------------------------------------|---|---------------------|---|----|---------------------------------------|---|------|----|---|--| S = Start Condition, A = Acknowledge, NA = Not Acknowledge, Sr = Repeat Start Condition, P = Stop Condition #### I<sup>2</sup>C Compatibility The MAX4397 is compatible with existing I<sup>2</sup>C systems. SCL and SDA are high-impedance inputs. SDA has an open drain that pulls the bus line to a logic-low during the 9th clock pulse. Figure 7 shows a typical I<sup>2</sup>C interface application. The communication protocol supports the standard I<sup>2</sup>C 8-bit communications. The MAX4397 address is compatible with the 7-bit I<sup>2</sup>C addressing protocol only; 10-bit format is not supported. #### **Digital Inputs and Interface Logic** The I<sup>2</sup>C-compatible, 2-wire interface has logic levels defined as $V_{IL} = 0.8V$ and $V_{IH} = 2.0V$ . All of the inputs include Schmitt-trigger buffers to accept low-transition interfaces. The digital inputs are compatible with 3V CMOS logic levels. Figure 7. Typical I<sup>2</sup>C Interface Application #### **Programming** Connect DEV\_ADDR to ground to set the MAX4397 write and read address as shown in Table 2. ### **Table 2. Slave Address Programming** | ADDRESS PIN<br>STATE | WRITE<br>ADDRESS | READ ADDRESS | |----------------------|------------------|--------------| | V <sub>VID</sub> | 96h | 97h | | GNDVID | 94h | 95h | #### **Data Register Writing and Reading** Program the SCART video and audio switches by writing to registers 00h through 0Dh. Registers 00h through 0Eh can also be read, allowing read-back of data after programming and facilitating system debugging. The status register is read-only and can be read from address 0Eh. See Tables 3–12 for register programming information. ### Applications Information #### **Hot-Plug of SCART Connectors** The MAX4397 features high-ESD protection on all SCART inputs and outputs, and requires no external transient-voltage suppressor (TVS) devices to protect against floating chassis discharge. Some set-top boxes have a floating chassis problem in which the chassis is not connected to earth ground. As a result, the chassis can charge up to 500V. When a SCART cable is connected to the SCART connector, the charged chassis can discharge through a signal pin. The equivalent circuit is a 2200pF capacitor charged to 311V connected through less than $0.1\Omega$ to a signal pin. The MAX4397 is soldered on the PC board when it experiences such a discharge. Therefore, the current spike flows through the ESD protection diodes and is absorbed by the supply bypass capacitors, which have high capacitance and low ESR. To better protect the MAX4397 against excess voltages during the cable discharge condition, place an additional $75\Omega$ resistor in series with all inputs and outputs to the SCART connector. For harsh environments where $\pm 15 \text{kV}$ protection is needed, the MAX4385E and MAX4386E single and quad high-speed op amps feature the industry's first integrated $\pm 15 \text{kV}$ ESD protection on video inputs and outputs. ### **Power Supplies and Bypassing** The MAX4397 features single 5V and 12V supply operation and requires no negative supply. The +12V supply V<sub>12</sub> is for the SCART switching function. For pin V<sub>12</sub>, place all bypass capacitors as close as possible with a 10µF capacitor in parallel with a 0.1µF ceramic capacitor. Connect all V<sub>AUD</sub> pins together to +5V and bypass with a 10µF electrolytic capacitor in parallel with a 0.47µF low-ESR ceramic capacitor to audio ground. Bypass V<sub>AUD</sub> pins with a 0.1µF capacitor to audio ground. Bypass AUD\_BIAS to audio ground with a 10µF electrolytic in parallel with a 0.1µF ceramic capacitor. Bypass V<sub>DIG</sub> with a 0.1µF ceramic capacitor to digital ground. Bypass each V<sub>VID</sub> to video ground with a 0.1µF ceramic capacitor. Connect V<sub>VID</sub> in series with a 200nH ferrite bead to the +5V supply. #### **Layout and Grounding** For optimal performance, use controlled-impedance traces for video signal paths and place input termination resistors and output back-termination resistors close to the MAX4397. Avoid routing video traces parallel to high-speed data lines. The MAX4397 provides separate ground connections for video, audio, and digital supplies. For best performance, use separate ground planes for each of the ground returns and connect all three ground planes together at a single point. Refer to the MAX4397 evaluation kit for a proven circuit board layout example. **Table 3. Data Format for Write Mode** | REGISTER<br>ADDRESS<br>(HEXADECIMAL) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | | | |--------------------------------------|------------------------------|---------------------------|-----------------------|-------------------|-------------------------------|-----------------------------|------------------------|---------------------------|--|--| | 00h | TV volume bypass | ZCD TV volume control | | | | | | | | | | 01h | VCR volu | me control | Not used | Not used | VCR aud | io selection | TV audi | o selection | | | | 02h | | | | Not us | ed | | | | | | | 03h | | | | Not us | ed | | | | | | | 04h | | | | Not us | ed | | | | | | | 05h | | Not used | | | | | | | | | | 06h | TV_R/C_IN clamp | R | GB gain | TV G and B | video switch | TV | TV video switch | | | | | 07h | Not used | RF_CVBS_<br>OUT switch | TV_Y/ CVBS_OUT switch | | st blank<br>vitching) | TV_R/C_OUT ground | Set fu | nction TV | | | | 08h | VCR_R/<br>C_IN clamp | Not used | Not used | Not used | Not used ENC_R/<br>C_IN clamp | | video swit | ch | | | | 09h | Not used | Not used | Not used | Not used Not used | | VCR_R/C_OUT Set | | ction VCR | | | | 0Ah | | | | Not us | ed | | | | | | | 0Bh | | | | Not us | ed | | | | | | | 0Ch | | Not used | | | | | | | | | | 0Dh | VCR_Y/<br>CVBS_OUT<br>enable | VCR_R/<br>C_OUT<br>enable | TV_R/C_OUT enable | TV_G_OUT enable | TV_B_OUT enable | TV_Y/<br>CVBS_OUT<br>enable | TVOUT<br>_FS<br>enable | RF_CVBS_<br>OUT<br>enable | | | **Table 4. Data Format for Read Mode** | REGISTER<br>ADDRESS<br>(HEXADECIMAL) | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |--------------------------------------|--------------|----------------|-------|-------|----------|--------------|-----------|-------------| | 0Eh | Thermal SHDN | Power-on reset | Not | used | VCR slow | switch input | TV slow s | witch input | Table 5. Register 00h: TV Audio control | DESCRIPTION | | | | В | IT | | | | COMMENTS | |---------------------------|---|---|---|---|----|---|---|---|-----------------------------------------------------------| | DESCRIPTION | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | COMMENTS | | TV Audio Mute | | | | | | | | 0 | Off | | 1 v Audio Mule | | | | | | | | 1 | On (power-on default) | | | | | 0 | 0 | 0 | 0 | 0 | | +6dB gain | | | | | 0 | 0 | 0 | 0 | 1 | | +4dB gain | | | | | 0 | 0 | 0 | 1 | 0 | | +2dB gain | | TV Volume Control | | | 0 | 0 | 0 | 1 | 1 | | 0dB gain (power-on default) | | TV Volume Control | | | 0 | 0 | 1 | 0 | 0 | | -2dB gain | | | | | 0 | 0 | 1 | 0 | 1 | | -4dB gain | | | | | 1 | 1 | 1 | 1 | 0 | | -54dB gain | | | | | 1 | 1 | 1 | 1 | 1 | | -56dB gain | | TV Zero Crossing Detector | | 0 | | | | | | | Off | | TV Zero-Crossing Detector | | 1 | | | | | | | On (power-on default) | | TV Volume Bypass | 0 | | | | | | | | TV audio passes through volume control (power-on default) | | | 1 | | | | | | | | TV audio bypasses volume control | Table 6. Register 01h: TV/VCR Audio Control | DESCRIPTION | | | | В | IT | | | | COMMENTS | |----------------------------|---|---|---|---|----|---|---|---|-----------------------------| | DESCRIPTION | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | COMMENTS | | | | | | | | | 0 | 0 | Encoder audio | | Input Course for TV Audio | | | | | | | 0 | 1 | VCR audio | | nput Source for TV Audio | | | | | | | 1 | 0 | TV audio | | | | | | | | | 1 | 1 | Mute (power-on default) | | | | | | | 0 | 0 | | | Encoder audio | | Input Course for VCD Audio | | | | | 0 | 1 | | | VCR audio | | Input Source for VCR Audio | | | | | 1 | 0 | | | TV audio | | | | | | | 1 | 1 | | | Mute (power-on default) | | | 0 | 0 | | | | | | | 0dB gain (power-on default) | | VODV | 0 | 1 | | | | | | | +6dB gain | | VCR Volume Control | 1 | 0 | | | | | | | -6dB gain | | | 1 | 1 | | | | | | | 0dB gain | Table 7. Register 06h: TV Video Input Control | DESCRIPTION | | | | В | IT | | | | COMMENTS | | | | |------------------------------------|---|---|---|---|----|---|---|---|-----------------------------------|-------------------------|--|--| | DESCRIPTION | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | WIENTS | | | | | | | | | | | | | TV_Y/CVBS_OUT | TV_R/C_OUT | | | | | | | | | | 0 | 0 | 0 | ENC_Y/CVBS_IN | ENC_R/C_IN | | | | | | | | | | 0 | 0 | 1 | ENC_Y_IN | ENC_C_IN | | | | | | | | | | 0 | 1 | 0 | VCR_Y/CVBS_IN | VCR_R/C_IN | | | | Inner the Course of the TV/ Violes | | | | | | 0 | 1 | 1 | TV_Y/CVBS_IN | TV_R/C_IN | | | | Input Sources for TV Video | | | | | | 1 | 0 | 0 | Not used | Not used | | | | | | | | | | 1 | 0 | 1 | Mute | Mute | | | | | | | | | | 1 | 1 | 0 | Mute | Mute | | | | | | | | | | 1 | 1 | 1 | Mute (power-on default) | Mute (power-on default) | | | | | | | | | | | | | TV_G_OUT | TV_B_OUT | | | | | | | | 0 | 0 | | | | ENC_G_IN | ENC_B_IN | | | | Input Sources for TV_G_OUT and | | | | 0 | 1 | | | | VCR_G_IN | VCR_B_IN | | | | TV_B_OUT | | | | 1 | 0 | | | | Mute | Mute | | | | | | | | 1 | 1 | | | | Mute (power-on default) | Mute (power-on default) | | | | | | 0 | 0 | | | | | | 6dB (power-on defau | ılt) | | | | RGB Gain | | 0 | 1 | | | | | | 7dB | | | | | RGB Gain | | 1 | 0 | | | | | | 5dB | | | | | | | 1 | 1 | | | | | | 5dB | | | | | TV_R/C_IN Clamp/Bias | 0 | | | | | | | | DC restore clamp ac default) | tive at input (power-on | | | | | 1 | | | | | | | | Chrominance bias applied at input | | | | Table 8. Register 07h: TV Video Output Control | DESCRIPTION | | | | В | IT | | | | COMMENTS | | | |-----------------------------|---|---|---|---|----|---|---|---|---------------------------------------------------------------------------------------------|--|--| | DESCRIPTION | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | COMMENTS | | | | | | | | | | | 0 | 0 | Low (<2V), internal source (power-on default) | | | | Cat TV Expetion Cuitabine | | | | | | | 0 | 1 | Medium (4.5V to 7V), external SCART source with 16:9 aspect ratio | | | | Set TV Function Switching | | | | | | | 1 | 0 | High impedance | | | | | | | | | | | 1 | 1 | High (>9.5V), external SCART source with 4:3 aspect ratio | | | | | | | | | | 0 | | | Normal operation, pulldown on TV_R/C_OUT is off (power-on default) | | | | TV_R/C_OUT Ground | | | | | | 1 | | | Ground, pulldown on TV_R/C_OUT is on, the output amplifier driving TV_R/C_OUT is turned off | | | | | | | | 0 | 0 | | | | 0V (power-on default) | | | | Foot Blook (Foot Switching) | | | | 0 | 1 | | | | Same level as ENC_FB_IN | | | | Fast Blank (Fast Switching) | | | | 1 | 0 | | | | Same level as VCR_FB_IN | | | | | | | | 1 | 1 | | | | V <sub>VID</sub> | | | | | | | 0 | | | | | | Composite video from the Y/C mixer is output | | | | TV_Y/CVBS_OUT Switch | | | 1 | | | | | | The TV_Y/CVBS_OUT signal selected in register 06h is output (power-on default) | | | | DE CVDS OUT Switch | | 0 | | | | | | | Composite video from the Y/C mixer is output (power-on default) | | | | RF_CVBS_OUT Switch | | 1 | | | | | | | The TV_Y/CVBS_OUT signal selected in register 06h is output | | | Table 9. Register 08h: VCR Video Input Control | DECODIDATION | | | | В | IT | | | | COMMENTS | | | | | |-----------------------------|---|---|---|---|----|---|---|---|-----------------------------------|--------------------------|--|--|--| | DESCRIPTION | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | COI | MINIENIS | | | | | | | | | | | | | | VCR_Y/CVBS_OUT | VCR_R/C_OUT | | | | | | | | | | | 0 | 0 | 0 | ENC_Y/CVBS_IN | ENC_R/C_IN | | | | | | | | | | | 0 | 0 | 1 | ENC_Y_IN | ENC_C_IN | | | | | Input Sources for VCR Video | | | | | | 0 | 1 | 0 | VCR_Y/CVBS_IN | VCR_R/C_IN | | | | | | | | | | | 0 | 1 | 1 | TV_Y/CVBS_IN | TV_R/C_IN | | | | | Vidoo | | | | | | 1 | 0 | 0 | Not used | Not used | | | | | | | | | | | 1 | 0 | 1 | Mute | Mute | | | | | | | | | | | 1 | 1 | 0 | Mute | Mute | | | | | | | | | | | 1 | 1 | 1 | Mute (power-on default) | Mute (power-on default) | | | | | VCD D/C IN Clares /Dies | 0 | | | | | | | | DC restore clamp active at | input (power-on default) | | | | | VCR_R/C_IN Clamp/Bias | 1 | | | | | | | | Chrominance bias applied | at input | | | | | TNC D/C IN Clares /Diag | | | | | 0 | | | | DC restore clamp active at | input (power-on default) | | | | | ENC_R/C_IN Clamp/Bias | | | | | 1 | | | | Chrominance bias applied at input | | | | | Table 10. Register 09h: VCR Video Output Control | DESCRIPTION | | | | В | IT | | COMMENTS | | | |-------------------------------|---|---|---|---|----|---|----------|---|-----------------------------------------------------------------------------------------------| | DESCRIPTION | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | COMMENTS | | Set VCR Function<br>Switching | | | | | | | 0 | 0 | Low (<2V), internal source (power-on default) | | | | | | | | | 0 | 1 | Medium (4.5V to 7V), external SCART source with 16:9 aspect ratio | | | | | | | | | 1 | 0 | High impedance | | | | | | | | | 1 | 1 | High (>9.5V), external SCART source with 4:3 aspect ratio | | | | | | | | 0 | | | Normal operation, pulldown on VCR_R/C_OUT is off (power-on default) | | VCR_R/C_OUT ground | | | | | | 1 | | | Ground, pulldown on VCR_R/C_OUT is on, the output amplifier driving VCR_R/C_OUT is turned off | Table 11. Register 0Dh: Output Enable | DECODIDATION | | | | В | IT | | | | COMMENTS | |----------------|---|---|---|---|----|---|---|---|------------------------| | DESCRIPTION | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | COMMENTS | | RF_CVBS_OUT | | | | | | | | 0 | Off (power-on default) | | RF_CVB3_OOT | | | | | | | | 1 | On | | TVOLIT FC | | | | | | | 0 | | Off (power-on default) | | TVOUT_FS | | | | | | | 1 | | On | | TV_Y/CVBS_OUT | | | | | | 0 | | | Off (power-on default) | | 1V_1/CVB3_OO1 | | | | | | 1 | | | On | | TV D OUT | | | | | 0 | | | | Off (power-on default) | | TV_B_OUT | | | | | 1 | | | | On | | TV C OUT | | | | 0 | | | | | Off (power-on default) | | TV_G_OUT | | | | 1 | | | | | On | | TV D/C OLIT | | | 0 | | | | | | Off (power-on default) | | TV_R/C_OUT | | | 1 | | | | | | On | | VOD DIO OLIT | | 0 | | | | | | | Off (power-on default) | | VCR_R/C_OUT | | 1 | | | | | | | On | | VCD V/CVDS OUT | 0 | | | | | | | | Off (power-on default) | | VCR_Y/CVBS_OUT | 1 | | | | | | | | On | Table 12. Register 0Eh Status | DECODIDETION | | | | В | IT | | | | COMMENTO | |--------------------------|---|---|---|---|----|---|---|---|--------------------------------------------------------------| | DESCRIPTION | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | COMMENTS | | | | | | | | | 0 | 0 | 0 to 2V, internal source | | T) ( O ) | | | | | | | 0 | 1 | 4.5V to 7V, external source with 16:9 aspect ratio | | TV Slow Switch<br>Input | | | | | | | 1 | 0 | Not used | | Прис | | | | | | | 1 | 1 | 9.5V to 12.6V, external source with 4:3 aspect ratio | | | | | | | 0 | 0 | | | 0 to 2V, internal source | | | | | | | 0 | 1 | | | 4.5V to 7V, external source with 16:9 aspect ratio | | VCR Slow Switch<br>Input | | | | | 1 | 0 | | | Not used | | При | | | | | 1 | 1 | | | 9.5V to 12.6V, external source with 4:3 aspect ratio | | D | | 0 | | | | | | | V <sub>VID</sub> is too low for digital logic to operate | | Power-On Reset | | 1 | | | | | | | V <sub>VID</sub> is high enough for digital logic to operate | | Thormal Chutdows | 0 | | | | | | | | The part is in thermal shutdown | | Thermal Shutdown | 1 | | | | | | | | The temperature is below the TSHD limit | ### **Typical Application Circuits** 24 \_\_\_\_\_\_ *MIXIN* ### **Typical Application Circuits (continued)** ### System Block Diagram ### Pin Configurations Pin Configurations (continued) Chip Information TRANSISTOR COUNT: 13,265 PROCESS: BiCMOS ### **Package Information** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) ### **Package Information (continued)** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) | COMMON DIMENSIONS | | | | | | | | | | | | | | | | |-------------------|-----------|------|-----------|-----------|------|-----------|-----------|------|--------------------------|-----------|------|-----------|-----------|------|------| | | | | | | | | | | CUSTOM PKG.<br>(T4877-1) | | | | | | | | PKG | 32L 7x7 | | | 44L 7x7 | | | 48L 7x7 | | | 48L 7x7 | | | 56L 7x7 | | | | SYMBOL | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | A | 0.70 | 0.75 | 08.0 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | | A1 | ٥ | 0.02 | 0.05 | ٥ | 0.02 | 0.05 | a | 0.02 | 0.05 | ٥ | 0.02 | 0.05 | a | | 0.05 | | A2 | 0.20 REF. | | | 0.20 REF. | | | 0.20 REF. | | | 0.20 REF. | | | 0.20 REF. | | | | ۵ | 0.25 | 0.30 | 0.35 | 0.20 | 0.25 | 0.30 | 0.20 | 0.25 | 0.30 | 0.20 | 0.25 | 0.30 | 0.15 | 0.20 | 0.25 | | D | 6,90 | 7.00 | 7.10 | 6.90 | 7.00 | 7.10 | 6.90 | 7.00 | 7.10 | 6.90 | 7.00 | 7.10 | 6.90 | 7.00 | 7.10 | | E | 6,90 | 7.00 | 7.10 | 6.90 | 7.00 | 7.10 | 6.90 | 7.00 | 7.10 | 6.90 | 7.00 | 7.10 | 6.90 | 7.00 | 7.10 | | e | 0.65 BSC. | | 0.50 BSC. | | | 0.50 BSC. | | | 0,50 BSC. | | | 0.4D BSC. | | | | | k | 0.25 | - | - | 0.25 | _ | _ | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - | | L | 0.45 | 0.55 | 0.65 | 0.45 | 0.55 | 0.65 | 0.30 | 0.40 | 0.50 | 0.45 | 0.55 | 0.65 | 0.30 | 0.40 | 0.50 | | N | 32 | | 44 | | | 48 | | | 44 | | | 56 | | | | | ND | 8 | | | 11 | | | 12 | | | 10 | | | 14 | | | | NE | 8 | | 11 | | | 12 | | | 12 | | | 14 | | | | | EXPOSED PAD VARIATIONS | | | | | | | | | | | |------------------------|-------------|------|------|------|------|----------------|------|--------|--|--| | PKG. | DEPOPULATED | | D2 | | | JEDEC<br>MO220 | | | | | | CODES | LEADS | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | REV. C | | | | T3277-2 | - | 4.55 | 4.70 | 4.85 | 4.55 | 4.70 | 4.85 | - | | | | T3277-3 | - | 4.55 | 4.70 | 4.85 | 4.55 | 4.70 | 4.85 | _ | | | | T4477-2 | - | 4.55 | 4.70 | 4.85 | 4.55 | 4.70 | 4.85 | WKKD-1 | | | | T4477-3 | - | 4.55 | 4.70 | 4.85 | 4.55 | 4.70 | 4.85 | WKKD-1 | | | | T4877-1** | 13,24,37,48 | 4.20 | 4.30 | 4.40 | 4.20 | 4.30 | 4.40 | - | | | | T4877-3 | - | 4.95 | 5.10 | 5.25 | 4.95 | 5.10 | 5.25 | _ | | | | T4877-4 | - | 5.40 | 5.50 | 5.60 | 5,40 | 5,50 | 5.60 | _ | | | | T4877-5 | - | 2.40 | 2.50 | 2.60 | 2.40 | 2.50 | 2.60 | _ | | | | T4877-6 | - | 5.40 | 5.50 | 5.60 | 5.40 | 5.50 | 5.6D | - | | | | T4877-7 | - | 4.95 | 5.10 | 5.25 | 4.95 | 5.10 | 5.25 | - | | | | T4877M-1 | - | 5.40 | 5.50 | 5.60 | 5.40 | 5.50 | 5.60 | - | | | | T4877M-6 | - | 5.40 | 5.50 | 5.60 | 5.40 | 5.50 | 5.60 | _ | | | | T4877MN-8 | - | 5.40 | 5.50 | 5.60 | 5,40 | 5,50 | 5.60 | - | | | | T5677-1 | - | 5.40 | 5.50 | 5.60 | 5.40 | 5.50 | 5.6D | - | | | | T5677-2 | - | 5.40 | 5.50 | 5.60 | 5,40 | 5.50 | 5.60 | - | | | \*\* NOTE: T4877—1 IS A CUSTON 48L PKG. WITH 4 LEADS DEPOPULATED. TOTAL NUMBER OF LEADS ARE 44. #### NOTES: - 1. DIMENSIONING & TOLERANCING CONFORM TO ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES. - 3. N IS THE TOTAL NUMBER OF TERMINALS. - THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE TERMINAL #1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE. - DIMENSION & APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25 mm AND 0.30 mm FROM TERMINAL TIP. - 6. ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY. - 7. DEPOPULATION IS POSSIBLE IN A SYMMETRICAL FASHION. - COPLANARITY APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS. - DRAWING CONFORMS TO JEDEC MO220 EXCEPT THE EXPOSED PAD DIMENSIONS OF T4877-1/-3/-4/-5/-6 & T5677-1. - 10. WARPAGE SHALL NOT EXCEED 0.10 mm. - MARKING IS FOR PACKAGE ORIENTATION REFERENCE ONLY - 12. NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY -DRAWING NOT TO SCALE- ### **Revision History** Pages changed at Rev 2: 1, 13-17, 20, 21, 25, 26, 30 Pages changed at Rev 3: 1, 17, 26, 29, 30 Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. 30 \_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600