# FAIRCHILD

SEMICONDUCTOR TM

# GTLP18T612 18-Bit LVTTL/GTLP Universal Bus Transceiver

### **General Description**

The GTLP18T612 is an 18-bit universal bus transceiver which provides LVTTL to GTLP signal level translation. It allows for transparent, latched and clocked modes of data transfer. The device provides a high speed interface for cards operating at LVTTL logic levels and a backplane operation is a direct result of GTLP's reduced output swing (<1V), reduced input threshold levels and output edge rate control. The edge rate control minimizes bus settling time. GTLP is a Fairchild Semiconductor derivative of the Gunning Transistor logic (GTL) JEDEC standard JESD8-3.

Fairchild's GTLP has internal edge-rate control and is Process, Voltage, and Temperature (PVT) compensated. Its function is similar to BTL or GTL but with different output levels and receiver thresholds. GTLP output LOW level is less than 0.5V, the output HIGH is 1.5V and the receiver threshold is 1.0V.

#### Features

Bidirectional interface between GTLP and LVTTL logic levels

May 1999

Revised July 2002

- Designed with edge rate control circuitry to reduce output noise on the GTLP port
- V<sub>REF</sub> pin provides external supply reference voltage for receiver threshold adjustibility
- Special PVT compensation circuitry to provide consistent performance over variations of process, supply voltage and temperature
- TTL compatible driver and control inputs
- Designed using Fairchild advanced BiCMOS technology
- Bushold data inputs on A port to eliminate the need for external pull-up resistors for unused inputs
- Power up/down and power off high impedance for live insertion
- Open drain on GTLP to support wired-or connection
- Flow through pinout optimizes PCB layout
- D-type flip-flop, latch and transparent data paths
- A Port source/sink –24mA/+24mA
- B Port sink +50mA
- Also packaged in plastic Fine-Pitch Ball Grid Array (FBGA)

#### **Ordering Code:**

| Order Number                    | Package Number | Package Description                                                         |
|---------------------------------|----------------|-----------------------------------------------------------------------------|
| GTLP18T612G<br>(Note 1)(Note 2) | BGA54A         | 54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide         |
| GTLP18T612MEA<br>(Note 2)       | MS56A          | 56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300" Wide      |
| GTLP18T612MTD<br>(Note 2)       | MTD56          | 56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide |

Note 1: Ordering code "G" indicates Trays.

Note 2: Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code.

# GTLP18T612

| Connection                                                                                                                                                                                                                | Diagrams                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Assign                                                                                                                                                                                                                | ments for SSOP and TSSOP                                                                                                                                                                                                                                                                                                                                                                                                  |
| OEAB<br>LEAB<br>A1<br>GND<br>A2<br>A3<br>V <sub>CC</sub> (3.3V)<br>A4<br>A5<br>A6<br>GND <sub>0</sub> *<br>A7<br>A8<br>A9<br>A10<br>A11<br>A12<br>GND<br>A11<br>A12<br>GND<br>A13<br>A14<br>A15<br>V <sub>CC</sub> (3.3V) | 1   56   CEAB     2   55   CLKAB     3   54   B1     4   53   GND     5   52   B2     6   51   B3     7   50   V <sub>CCQ</sub> (3.3V)     8   49   B4     9   48   B5     10   47   B6     11   46   GND     12   45   B7     13   44   B8     14   43   B9     15   42   B10     16   41   B11     17   40   B12     18   39   GND     19   38   B13     20   37   B14     21   36   B15     22   35   V <sub>REF</sub> |
| A16                                                                                                                                                                                                                       | 23 34 B16   24 33 B17   25 32 GND   26 31 B18   27 30 CLKBA   28 29 CEBA                                                                                                                                                                                                                                                                                                                                                  |
| Pin A                                                                                                                                                                                                                     | ssignments for FBGA                                                                                                                                                                                                                                                                                                                                                                                                       |
| ЈН Ĝ F E D C B A                                                                                                                                                                                                          | 000000<br>000000<br>000000<br>000000<br>000000<br>00000                                                                                                                                                                                                                                                                                                                                                                   |

(Top Thru View)

# **Pin Descriptions**

| Pin Names        | Description                                             |
|------------------|---------------------------------------------------------|
| OEAB             | A-to-B Output Enable<br>(Active LOW) (LVTTL Level)      |
| OEBA             | B-to-A Output Enable<br>(Active LOW) (LVTTL Level)      |
| CEAB             | A-to-B Clock/LE Enable<br>(Active LOW) (LVTTL Level)    |
| CEBA             | B-to-A Clock/LE Enable<br>(Active LOW) (LVTTL Level)    |
| LEAB             | A-to-B Latch Enable<br>(Transparent HIGH) (LVTTL Level) |
| LEBA             | B-to-A Latch Enable<br>(Transparent HIGH) (LVTTL Level) |
| V <sub>REF</sub> | GTLP Input Threshold<br>Reference Voltage               |
| CLKAB            | A-to-B Clock (LVTTL Level)                              |
| CLKBA            | B-to-A Clock (LVTTL Level)                              |
| A1–A18           | A-to-B Data Inputs or<br>B-to-A 3-STATE Outputs         |
| B1–B18           | B-to-A Data Inputs or<br>A-to-B Open Drain Outputs      |

# **FBGA Pin Assignments**

|   | 1               | 2               | 3               | 4                | 5               | 6               |
|---|-----------------|-----------------|-----------------|------------------|-----------------|-----------------|
| Α | A <sub>2</sub>  | A <sub>1</sub>  | OEAB            | CLKAB            | B <sub>2</sub>  | B <sub>1</sub>  |
| В | A <sub>4</sub>  | A <sub>3</sub>  | LEAB            | CEAB             | B <sub>4</sub>  | B <sub>3</sub>  |
| С | A <sub>6</sub>  | A <sub>5</sub>  | V <sub>CC</sub> | V <sub>CC</sub>  | B <sub>6</sub>  | В <sub>5</sub>  |
| D | A <sub>8</sub>  | A <sub>7</sub>  | GND             | GND              | B <sub>8</sub>  | B <sub>7</sub>  |
| E | A <sub>10</sub> | A <sub>9</sub>  | GND             | GND              | B <sub>10</sub> | B <sub>9</sub>  |
| F | A <sub>12</sub> | A <sub>11</sub> | GND             | GND              | B <sub>12</sub> | В <sub>11</sub> |
| G | A <sub>14</sub> | A <sub>13</sub> | V <sub>CC</sub> | V <sub>REF</sub> | B <sub>14</sub> | B <sub>13</sub> |
| н | A <sub>16</sub> | A <sub>15</sub> | OEBA            | CEBA             | B <sub>16</sub> | B <sub>15</sub> |
| J | A <sub>18</sub> | A <sub>17</sub> | LEBA            | CLKBA            | B <sub>18</sub> | B <sub>17</sub> |

#### **Functional Description**

The GTLP18T612 is an 18 bit registered transceiver containing D-type flip-flop, latch and transparent modes of operation for the data path. Data flow in each direction is controlled by the clock enables ( $\overline{CEAB}$  and  $\overline{CEBA}$ ), latch enables (LEAB and LEBA), clock (CLKAB and CLKBA) and output enables (OEAB and OEBA). The clock enables (CEAB and CEBA) and the output enables (OEAB and OEBA) control the 18 bits of data for the A-to-B and B-to-A directions respectively.

For A-to-B data flow, when CEAB is LOW, the device operates on the LOW-to-HIGH transition of CLKAB for the flipflop and on the HIGH-to-LOW transition of LEAB for the latch path. That is, if CEAB is LOW and LEAB is LOW the A data is latched regardless as to the state of CLKAB (HIGH or LOW) and if LEAB is HIGH the device is in transparent mode. When OEAB is LOW the outputs are active. When OEAB is HIGH the outputs are HIGH impedance. The data flow of B-to-A is similar except that CEBA, OEBA, LEBA, and CLKBA are used.

## **Truth Table**

(Nata 2)

|      | li   | nputs |            |   | Output                  | Mode          |
|------|------|-------|------------|---|-------------------------|---------------|
| CEAB | OEAB | LEAB  | CLKAB      | Α | В                       |               |
| Х    | Н    | Х     | Х          | Х | Z                       | Latched       |
| L    | L    | L     | Н          | Х | B <sub>0</sub> (Note 4) | Storage       |
| L    | L    | L     | L          | Х | B <sub>0</sub> (Note 5) | of A Data     |
| Х    | L    | Н     | Х          | L | L                       | Transparent   |
| Х    | L    | н     | Х          | Н | н                       |               |
| L    | L    | L     | Ŷ          | L | L                       | Clocked       |
| L    | L    | L     | $\uparrow$ | Н | н                       | Storage       |
|      |      |       |            |   |                         | of A Data     |
| Н    | L    | L     | Х          | Х | B <sub>0</sub> (Note 5) | Clock Inhibit |

GTLP18T612

Note 3: A-to-B data flow is shown. B-to-A data flow is similar but uses  $\overline{\mathsf{OEBA}}$ , LEBA, CLKBA, and  $\overline{\mathsf{CEBA}}$ .

Note 4: Output level before the indicated steady state input conditions were established, provided that CLKAB was HIGH before LEAB went LOW. Note 5: Output level before the indicated steady-state input conditions were established.



# Logic Diagram

# Absolute Maximum Ratings(Note 6)

|                                     | _                               | Conditions (Note 8)                                                                   |
|-------------------------------------|---------------------------------|---------------------------------------------------------------------------------------|
| Supply Voltage (V <sub>CC</sub> )   | -0.5V to +4.6V                  | Conditions (Note 8)                                                                   |
| DC Input Voltage (VI)               | -0.5V to +4.6V                  | Supply Voltage V <sub>CC</sub> /V <sub>CCQ</sub>                                      |
| DC Output Voltage (V <sub>O</sub> ) |                                 | Bus Termination Voltage ( $V_{TT}$ )                                                  |
| Outputs 3-STATE                     | -0.5V to +4.6V                  | GTLP                                                                                  |
| Outputs Active (Note 7)             | -0.5V to V <sub>CC</sub> + 0.5V | V <sub>REF</sub>                                                                      |
| DC Output Sink Current into         |                                 | Input Voltage (V <sub>I</sub> )                                                       |
| A Port I <sub>OL</sub>              | 48 mA                           | on A Port and Control Pins                                                            |
| DC Output Source Current fro        | om                              | on B Port                                                                             |
| A Port I <sub>OH</sub>              | –48 mA                          | HIGH Level Output Current (I <sub>OH</sub> )                                          |
| DC Output Sink Current into         |                                 | A Port                                                                                |
| B Port in the LOW State, IC         | DL 100 mA                       | LOW Level Output Current (I <sub>OL</sub> )                                           |
| DC Input Diode Current (IIK)        |                                 | A Port                                                                                |
| $V_{I} < 0V$                        | –50 mA                          | B Port                                                                                |
| DC Output Diode Current (IOI        | <)                              | Operating Temperature (T <sub>A</sub> )                                               |
| $V_{O} < 0V$                        | –50 mA                          | Note 6: Absolute Maximum continuous rati                                              |
| $V_{O} > V_{CC}$                    | +50 mA                          | which damage to the device may occur. Ex<br>conditions beyond those indicated may adv |
| ESD Performance                     | >2000V                          | Functional operation under absolute maximized.                                        |
| Storage Temperature ( $T_{STG}$ )   | -65°C to +150°C                 | Implied.<br>Note 7: I <sub>O</sub> Absolute Maximum Rating must b                     |
|                                     |                                 |                                                                                       |

+50 mA  $-40^{\circ}C$  to  $+85^{\circ}C$ ratings are those values beyond Exposure to these conditions or adversely affect device reliability. naximum rated conditions in not imp

Note 7:  $\mathrm{I}_{\mathrm{O}}$  Absolute Maximum Rating must be observed. Note 8: Unused inputs must be held HIGH or LOW.

**Recommended Operating** 

3.15V to 3.45V

1.47V to 1.53V 0.98V to 1.02V

0.0V to 3.45V

0.0V to 3.45V

–24 mA

+24 mA

# **DC Electrical Characteristics**

Over Recommended Operating Free-Air Temperature Range,  $V_{REF} = 1.0V$  (unless otherwise noted).

|                      | Symbol                  | Test Condition                                            | IS                           | Min                    | Typ<br>(Note 9) | Мах                     | Units |  |
|----------------------|-------------------------|-----------------------------------------------------------|------------------------------|------------------------|-----------------|-------------------------|-------|--|
| V <sub>IH</sub>      | B Port                  |                                                           |                              | V <sub>REF</sub> +0.05 |                 | V <sub>TT</sub>         |       |  |
|                      | Others                  |                                                           |                              | 2.0                    |                 |                         | V     |  |
| VIL                  | B Port                  |                                                           |                              | 0.0                    |                 | $V_{\text{REF}} - 0.05$ |       |  |
|                      | Others                  |                                                           |                              |                        |                 | 0.8                     | V     |  |
| V <sub>REF</sub>     | GTLP (Note 10)          |                                                           |                              |                        | 1.0             |                         | v     |  |
|                      | GTL                     |                                                           |                              |                        | 0.8             |                         | v     |  |
| V <sub>IK</sub>      |                         | V <sub>CC</sub> = 3.15V                                   | I <sub>I</sub> = -18 mA      |                        |                 | -1.2                    | V     |  |
| V <sub>OH</sub>      | A Port                  | V <sub>CC</sub> , V <sub>CCQ</sub> = Min to Max (Note 11) | I <sub>OH</sub> = -100 μA    | V <sub>CC</sub> -0.2   |                 |                         |       |  |
|                      |                         | V <sub>CC</sub> = 3.15V                                   | I <sub>OH</sub> = -8 mA      | 2.4                    |                 |                         | V     |  |
|                      |                         |                                                           | I <sub>OH</sub> = -24mA      | 2.0                    |                 |                         |       |  |
| V <sub>OL</sub>      | A Port                  | V <sub>CC</sub> , V <sub>CCQ</sub> = Min to Max (Note 11) | I <sub>OL</sub> = 100 μA     |                        |                 | 0.2                     | V     |  |
|                      |                         | V <sub>CC</sub> = 3.15V                                   | $I_{OL} = 24mA$              |                        |                 | 0.5                     | v     |  |
| B Port               |                         | V <sub>CC</sub> = 3.15V                                   | I <sub>OL</sub> = 40 mA      |                        |                 | 0.40                    | v     |  |
|                      |                         | I <sub>OL</sub> = 50 mA                                   |                              |                        |                 | 0.55                    | v     |  |
| lı                   | Control Pins            | V <sub>CC</sub> = Min to Max (Note 11)                    | $V_I = 3.45V \text{ or } 0V$ |                        |                 | ±5                      | μA    |  |
|                      | A Port                  | $V_{CC} = 3.45V$                                          | $V_I = 0V$                   |                        |                 | -10                     | μA    |  |
|                      |                         |                                                           | $V_1 = 3.45$                 |                        |                 | 10                      | μА    |  |
|                      | B Port                  | V <sub>CC</sub> = 3.45V                                   | $V_I = V_{CC}$               |                        |                 | 5                       | μA    |  |
|                      |                         |                                                           | $V_I = 0$                    |                        |                 | -5                      | μА    |  |
| I <sub>OFF</sub>     | A Port and Control Pins | $V_{CC} = 0$                                              | $V_1$ or $V_0 = 0$ to 3.45V  |                        |                 | 30                      | μA    |  |
| I <sub>I(hold)</sub> | A Port                  | V <sub>CC</sub> = 3.15V                                   | $V_{I} = 0.8V$               | 75                     |                 |                         | ۸     |  |
|                      |                         |                                                           | $V_{I} = 2.0V$               |                        |                 | -75                     | μA    |  |
| I <sub>OZH</sub>     | A Port                  | $V_{CC} = 3.45V$                                          | V <sub>O</sub> = 3.45        |                        |                 | 10                      | μA    |  |
|                      | B Port                  | 1                                                         | V <sub>O</sub> = 1.5V        |                        |                 | 5                       | μΑ    |  |
| I <sub>OZL</sub>     | A Port                  | $V_{CC} = 3.45V$                                          | $V_0 = 0V$                   |                        |                 | -10                     | μA    |  |
|                      | B Port                  | 1                                                         | $V_{O} = 0.55V$              |                        |                 | -5                      | μА    |  |
| ICC                  | A or B Ports            | $V_{CC} = 3.45V$                                          | Outputs HIGH                 |                        | 30              | 40                      |       |  |
| $(V_{CC}/V_{CCQ})$   |                         | $I_{O} = 0$                                               | Outputs LOW                  |                        | 30              | 40                      | mA    |  |
|                      |                         | $V_I = V_{CC}$ or GND                                     | Outputs Disabled             |                        | 30              | 45                      |       |  |

#### DC Electrical Characteristics (Continued)

| Symbol                        |                            | Test Condition                                               | Test Conditions              |  | Typ<br>(Note 9) | Max | Units |
|-------------------------------|----------------------------|--------------------------------------------------------------|------------------------------|--|-----------------|-----|-------|
| ∆I <sub>CC</sub><br>(Note 12) | A Port and<br>Control Pins | $V_{CC} = 3.45V$ ,<br>A or Control Inputs at $V_{CC}$ or GND | One Input at 2.7V            |  | 0               | 2   | mA    |
| Ci                            | Control Pins               |                                                              | $V_I = V_{CC} \text{ or } 0$ |  | 6               |     |       |
|                               | A Port                     |                                                              | $V_I = V_{CC} \text{ or } 0$ |  | 7.5             |     | pF    |
|                               | B Port                     |                                                              | $V_I = V_{CC} \text{ or } 0$ |  | 9.0             |     |       |

Note 9: All typical values are at V\_{CC} = 3.3V, V\_{CCQ} = 3.3V, and T\_A = 25 ^{\circ}C.

Note 10: GTLP  $V_{REF}$  and  $V_{TT}$  are specified to 2% tolerance since signal integrity and noise margin can be significantly degraded if these supplies are noisy. In addition,  $V_{TT}$  and Rterm can be adjusted beyond the recommended operating conditions to accommodate backplane impedances other than 50 $\Omega$ , but must remain within the boundaries of the DC Absolute Maximum ratings. Similarly  $V_{REF}$  can be adjusted to optimize noise margin.

Note 11: For conditions shown as Min or Max, use the appropriate value specified under recommended operating conditions. Note 12: This is the increase in supply current for each input that is at the specified TTL voltage level rather than  $V_{CC}$  or GND.

### **AC Operating Requirements**

Over recommended ranges of supply voltage and operating free-air temperature, V<sub>REF</sub> = 1.0V (unless otherwise noted).

|                    | Symbol                  | Test Conditions               | Min | Max | Unit |
|--------------------|-------------------------|-------------------------------|-----|-----|------|
| f <sub>MAX</sub>   | Maximum Clock Frequency |                               | 175 |     | MHz  |
| t <sub>WIDTH</sub> | Pulse Duration          | LEAB or LEBA HIGH             | 3.0 |     |      |
|                    |                         | CLKAB or CLKBA HIGH or LOW    | 3.0 |     | ns   |
| t <sub>SU</sub>    | Setup Time              | A before CLKAB↑               | 1.1 |     |      |
|                    |                         | B before CLKBA↑               | 3.0 |     |      |
|                    | A before LEAB           | 1.1                           |     | ns  |      |
|                    | B before LEBA           | 2.7                           |     |     |      |
|                    |                         | CEAB before CLKAB↑            | 1.2 |     |      |
|                    |                         | CEBA before CLKBA↑            | 1.4 |     |      |
| t <sub>HOLD</sub>  | Hold Time               | A after CLKAB↑                | 0.0 |     |      |
|                    |                         | B after CLKBA↑                | 0.0 |     |      |
|                    | A after LEAB            | 0.8                           |     |     |      |
|                    | B after LEBA            | 0.0                           |     | ns  |      |
|                    |                         | CEAB after CLKAB <sup>↑</sup> | 1.0 |     | 1    |
|                    |                         | CEBA after CLKBA↑             | 1.9 |     | 1    |

#### **AC Electrical Characteristics**

Over recommended range of supply voltage and operating free-air temperature,  $V_{REF} = 1.0V$  (unless otherwise noted).  $C_1 = 30 \text{ pF}$  for B Port and  $C_1 = 50 \text{ pF}$  for A Port

| Symbol                              | From                  | То                 | Min | Тур       | Max | Unit |
|-------------------------------------|-----------------------|--------------------|-----|-----------|-----|------|
|                                     | (Input)               | (Output)           |     | (Note 13) |     |      |
| t <sub>PLH</sub>                    | A                     | В                  | 2.1 | 4.1       | 6.3 | ns   |
| t <sub>PHL</sub>                    |                       |                    | 1.0 | 2.7       | 4.4 | 110  |
| t <sub>PLH</sub>                    | LEAB                  | В                  | 2.2 | 4.2       | 6.3 |      |
| t <sub>PHL</sub>                    |                       |                    | 1.0 | 2.4       | 4.2 | ns   |
| t <sub>PLH</sub>                    | CLKAB                 | В                  | 2.2 | 4.4       | 6.5 | 20   |
| t <sub>PHL</sub>                    |                       |                    | 1.0 | 2.5       | 4.4 | ns   |
| t <sub>PLH</sub>                    | OEAB                  | В                  | 2.0 | 3.8       | 5.6 |      |
| t <sub>PHL</sub>                    |                       |                    | 1.0 | 2.6       | 4.3 | ns   |
| t <sub>RISE</sub>                   | Transition Time, B Ou | tputs (20% to 80%) |     | 3.1       |     | ns   |
| t <sub>FALL</sub>                   | Transition Time, B Ou | tputs (20% to 80%) |     | 2.1       |     | 115  |
| t <sub>PLH</sub>                    | В                     | А                  | 1.8 | 3.8       | 5.8 | 20   |
| t <sub>PHL</sub>                    |                       |                    | 1.8 | 3.8       | 5.8 | ns   |
| t <sub>PLH</sub>                    | LEBA                  | А                  | 0.3 | 2.2       | 4.6 | ns   |
| t <sub>PHL</sub>                    |                       |                    | 0.4 | 2.4       | 4.6 | 115  |
| t <sub>PLH</sub>                    | CLKBA                 | А                  | 0.5 | 2.4       | 4.6 | ns   |
| t <sub>PHL</sub>                    |                       |                    | 0.6 | 2.6       | 4.6 | 115  |
| t <sub>PZH</sub> , t <sub>PZL</sub> | OEBA                  | А                  | 0.3 | 2.7       | 5.2 |      |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> |                       |                    | 0.3 | 2.5       | 5.2 | ns   |

Note 13: All typical values are at V<sub>CC</sub> = 3.3V, and T<sub>A</sub> = 25°C.

## **Extended Electrical Characteristics**

Over recommended ranges of supply voltage and operating free-air temperature V<sub>REF</sub> = 1.0V (unless otherwise noted).  $C_{I}$  = 30 pF for B Port and  $C_{I}$  = 50 pF for A Port.

| Symbol                                 | From<br>(Input) | To<br>(Output) | Min | Typ<br>(Note 13) | Max | Unit |
|----------------------------------------|-----------------|----------------|-----|------------------|-----|------|
| t <sub>OSLH</sub> (Note 14)            | A               | B              |     | 0.8              | 1.0 | ns   |
| t <sub>OSHL</sub> (Note 14)            |                 | _              |     | 0.3              | 0.5 | ns   |
| t <sub>PV(HL)</sub> (Note 15)(Note 16) | A               | В              |     |                  | 0.8 | ns   |
| t <sub>OSLH</sub> (Note 14)            | CLKAB           | В              |     | 0.9              | 1.0 | ns   |
| t <sub>OSHL</sub> (Note 14)            |                 |                |     | 0.3              | 0.5 | ns   |
| t <sub>PV(HL)</sub> (Note 15)(Note 16) | CLKAB           | В              |     |                  | 0.8 | ns   |
| t <sub>OSLH</sub> (Note 14)            | В               | A              |     | 0.7              | 1.0 | ns   |
| t <sub>OSHL</sub> (Note 14)            |                 |                |     | 0.6              | 1.0 | ns   |
| t <sub>OST</sub> (Note 14)             | В               | A              |     | 0.7              | 1.1 | ns   |
| t <sub>PV</sub> (Note 15)              | В               | A              |     |                  | 1.5 | ns   |
| t <sub>OSLH</sub> (Note 14)            | CLKAB           | A              |     | 0.5              | 1.0 | ns   |
| t <sub>OSHL</sub> (Note 14)            |                 |                |     | 0.6              | 1.0 | ns   |
| t <sub>OST</sub> (Note 14)             | CLKAB           | A              |     | 1.1              | 1.2 | ns   |
| t <sub>PV</sub> (Note 15)              | CLKAB           | A              |     |                  | 1.5 | ns   |

Note 14:  $t_{OSHL}/t_{OSLH}$  and  $t_{OST}$  - Output to output skew is defined as the absolute value of the difference between the actual propagation delay for all outputs within the same packaged device. The specifications are given for specific worst case V<sub>CC</sub> and temperature and apply to any outputs witching in the same direction either HIGH-to-LOW ( $t_{OSHL}$ ) or LOW-to-HIGH ( $t_{OSLH}$ ) or in opposite directions both HL and LH ( $t_{OST}$ ). This parameter is guaranteed by design and statistical process distribution. Actual skew values between the GTLP outputs could vary on the backplane due to the loading and impedance seen by the device.

Note 15:  $t_{PV}$  - Part to part skew is defined as the absolute value of the difference between the actual propagation delay for all outputs from device to device. The parameter is specified for a specific worst case V<sub>CC</sub> and temperature. This parameter is guaranteed by design and statistical process distribution. Actual skew values between the GTLP outputs could vary on the backplane due to the loading and impedance seen by the device.

Note 16: Due to the open drain structure on GTLP outputs  $t_{OST}$  and  $t_{PV(LH)}$  in the A-to-B direction are not specified. Skew on these paths is dependent on the  $V_{TT}$  and  $R_T$  values on the backplane.



GTLP18T612





