

### **POWER MANAGEMENT**

### **Features**

- Dual N-Channel MOSFET Driver with Programmable Dead Time Control
- Wide Power Stage Input Voltage: Up to 36V
- Integrated 5.25V LDO
- Smart Gate Drive to Reduce EMI
- Integrated Bootstrap Switch
- Diode Emulation for High Light Load Efficiency
- Tri-State PWM Input for Drive Stage Shutdown
- UVLO, Over Temperature Shutdown
- 10 Lead MLPD-UT 2.3mm x 2.3mm Package
- Full Industrial Temperature Range
- Fully WEEE and RoHS Compliant

## **Applications**

- DC Motor Drive (with SC32300B)
- Synchronous DC-DC Converters
  - Single Phase
  - Multiphase

## Description

The SC32300A is a high-side and low-side N-channel MOSFET driver with integrated bootstrap switch. This driver can be used as a synchronous buck converter MOSFET driver. It can also be used together with the SC32300B in applications driving a DC motor or similar load. An external capacitor to program the dead-time offers the flexibility to design the switch clamp circuitry and produce more reliable system operation for the DC motor driving application. The SmartDrive<sup>™</sup> function at the turn-on of the high-side MOSFET is a standout feature of this part to reduce the EMI. The diode emulation mode operation offers the opportunity to achieve high efficiency at light load. The integrated LDO reduces the cost and the footprint of the system.

An Under-Voltage-Lock-Out (UVLO) function is included to ensure the driver outputs are off when the input voltage falls below 4.75V. An over temperature shutdown feature is also included to prevent the driver from overheating.

The SC32300A is available in a space-saving 10 lead 2.3mm x 2.3mm MLPD-UT package and operates over the industrial temperature range.



Figure 1. Typical Application for DC Motor Driving

# Typical Application Circuit



## **Pin Configuration**



## **Ordering Information**

| Device                          | Package                      |
|---------------------------------|------------------------------|
| SC32300AULTRC <sup>(1)(2)</sup> | MLPD-UT-10 (2.3mm x 2.3mm)   |
| SC32300A/B.EVB                  | Motor Drive Evaluation Board |

Notes:

(1) Available in tape and reel only. A reel contains 3,000 devices.

(2) Available in lead-free package only. Device is WEEE and RoHS compliant and halogen free.

## **Marking Information**





## **Absolute Maximum Ratings**

| VIN to GND (V) $\ldots$ -0.3 to +38                                      |
|--------------------------------------------------------------------------|
| $LX^{\scriptscriptstyle (1)}  to \; GND  (V)  \ldots  -2.0  \ to \; +38$ |
| DH, BST to LX (V)0.3 to +6.0                                             |
| DH, BST to GND (V)0.3 to +44                                             |
| VDD to GND (V)0.3 to +6.0                                                |
| PWM, FCCM, DT, DL to GND (V)0.3 to VDD+0.3                               |
| ESD Protection Level <sup>(2)</sup> (kV)                                 |

### **Recommended Operating Conditions**

| VIN (V) | <br><v<36.0< th=""></v<36.0<> |
|---------|-------------------------------|
| •       |                               |

### **Thermal Information**

| Thermal Resistance, Junction to $Ambient^{\scriptscriptstyle{(3)}}(^{\circ}C/W)\ \dots.42$ |
|--------------------------------------------------------------------------------------------|
| Maximum Junction Temperature (°C)+150                                                      |
| Storage Temperature Range (°C)65 to +150                                                   |
| Peak IR Reflow Temperature (10s to 30s) (°C) +260                                          |

Exceeding the above specifications may result in permanent damage to the device or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not recommended.

#### NOTES:

- (1) The transient negative voltage specification for the LX pin is -6V for 100ns.
- (2) Tested according to JEDEC standard JS-001-2012. BST-VDD passed 1.5kV.
- (3) Calculated from package in still air, mounted to 3" x 4.5", 4 layer FR4 PCB with thermal vias under the exposed pad per JESD51 standards.

### **Electrical Characteristics** -

Unless noted otherwise  $T_1 = 25^{\circ}$  C for typical,  $-40^{\circ}$  C  $\leq T_1 \leq 125^{\circ}$  C for min and max, VIN = 22V.

| Parameter                 | Symbol | Conditions                         | Min  | Тур  | Мах  | Units |
|---------------------------|--------|------------------------------------|------|------|------|-------|
| VIN                       |        |                                    |      |      |      |       |
| Operating range           | Vin    |                                    | 6.0  |      | 36   | V     |
|                           |        | rising edge                        | 4.78 | 4.94 | 5.10 |       |
| UVLO threshold            |        | falling edge                       | 4.59 | 4.75 | 4.89 | V     |
| Input bias current        |        | PWM = High                         | 213  | 267  | 413  | μΑ    |
|                           | lin    | PWM = Low                          | 340  | 430  | 626  | μΑ    |
|                           |        | Shutdown mode, PWM pin floating    | 376  | 456  | 657  | μΑ    |
| Internal LDO              |        |                                    |      |      |      |       |
| LDO output accuracy       | VDD    | LDO load = 10mA                    |      | 5.25 |      | V     |
| Line regulation           |        | Vin = 6.0V to 36V, LDO load = 10mA |      | 0.1  |      | %/V   |
| Load regulation           |        | LDO load = 5mA to 150mA, VIN = 6V  |      | 0.7  |      | %     |
| Current limit             |        | VIN = 6V                           | 200  |      |      | mA    |
| Over Temperature Shutdown |        |                                    |      |      |      |       |
| Over temperature shutdown |        | temperature rising threshold       |      | 150  |      | °C    |



# **Electrical Characteristics (continued)**

| Parameter                          | Symbol              | Conditions                                      | Min  | Тур  | Max  | Units |
|------------------------------------|---------------------|-------------------------------------------------|------|------|------|-------|
| Hysteresis                         |                     |                                                 |      | 20   |      | °C    |
| High-Side Driver                   |                     |                                                 |      |      |      |       |
| Peak source current                |                     | BST-LX=5.25V                                    |      | 2    |      | A     |
| Source resistance                  |                     | BST-LX=5.25V                                    |      | 1.2  | 1.7  | Ω     |
| Rise time <sup>(1)</sup>           | t <sub>DH_R</sub>   | C <sub>L</sub> = 3.3nF, BST-LX = 5.25V, LX = 5V |      | 12   |      | ns    |
| Peak sink current                  |                     | BST-LX=5.25V                                    |      | 2    |      | A     |
| Sink resistance                    |                     | BST-LX=5.25V                                    |      | 0.8  | 1.4  | Ω     |
| Fall time <sup>(1)</sup>           | t <sub>DH_F</sub>   | C <sub>L</sub> = 3.3nF, BST-LX = 5.25V          |      | 8    |      | ns    |
| Propagation delay time (1)         | t <sub>DH_PD</sub>  | From PWM input falling to DH output falling     |      | 16   |      | ns    |
| Low-Side Driver                    | · · ·               |                                                 |      |      |      |       |
| Peak source current                |                     | VDD = 5.25V                                     |      | 2    |      | Α     |
| Source resistance                  |                     | VDD = 5.25V                                     |      | 1.1  | 1.7  | Ω     |
| Rise time <sup>(1)</sup>           | t <sub>DL_R</sub>   | $C_{L} = 3.3$ nF, VDD = 5.25V                   |      | 12   |      | ns    |
| Peak sink current                  |                     | VDD = 5.25V                                     |      | 4    |      | A     |
| Sink resistance                    |                     | VDD = 5.25V                                     |      | 0.4  | 0.8  | Ω     |
| Fall time <sup>(1)</sup>           | t <sub>DL_F</sub>   | $C_{L} = 3.3 nF, VDD = 5.25 V$                  |      | 6    |      | ns    |
| Propagation delay time (1)         | t <sub>DL_PD</sub>  | From PWM input rising to DL output falling      |      | 16   |      | ns    |
| PWM Input                          | 1 1                 |                                                 |      | 1    |      | 1     |
| Tri-state rising threshold         |                     | $V_{PWM_{PEAK}} = 3.3V$ and 5V, VDD = 5.25V     | 0.75 | 1.0  | 1.3  | V     |
| Tri-state falling threshold        |                     | $V_{PWM_{PEAK}} = 3.3V$ and 5V, VDD = 5.25V     | 1.7  | 2.1  | 2.5  | v     |
| Tri-state voltage                  |                     | PWM float                                       |      | 1.45 |      | v     |
| Tri-state shutdown entry delay (1) | t <sub>rr_end</sub> | VDD = 5.25V                                     |      | 303  |      | ns    |
| Tri-state shutdown exit delay (1)  | t <sub>TR_EXD</sub> | VDD = 5.25V                                     |      | 62   |      | ns    |
| PWM sink impedance                 |                     |                                                 | 7.5  | 10   | 14   | kΩ    |
| PWM source impedance               |                     |                                                 | 19   | 26   | 34   | kΩ    |
| Operating frequency range          |                     |                                                 | 4    |      | 1000 | kHz   |
| Minimum pulse width at high        |                     |                                                 |      | 30   |      | ns    |



# **Electrical Characteristics (continued)**

| Parameter                     | Symbol          | Conditions                                                 | Min  | Тур  | Мах | Units |
|-------------------------------|-----------------|------------------------------------------------------------|------|------|-----|-------|
| FCCM                          |                 |                                                            |      |      |     |       |
| Input logic high              |                 | Rising threshold                                           | 2.0  |      |     | V     |
| Input logic low               |                 | Falling threshold                                          |      |      | 0.8 | V     |
| Zero cross detector threshold |                 | VDD = 5.25V                                                | -1   |      | +1  | mV    |
| Zero cross blanking time      |                 | FCCM enabled, VDD = 5.25V                                  |      | 325  |     | ns    |
|                               |                 | FCCM = VDD                                                 |      | 3.5  | 5.6 | μΑ    |
| FCCM pin leakage current      |                 | FCCM = GND                                                 | -1.5 |      | 1.5 | μΑ    |
| Intenal Bootstrap Switch      |                 |                                                            |      |      |     |       |
| On resistance                 |                 |                                                            |      | 10   |     | Ω     |
| Leakage current               |                 |                                                            |      | 5    | 15  | μΑ    |
| Dead Time                     |                 |                                                            |      |      |     |       |
| Minimum dead time             |                 | DT pin is floated                                          |      | 20   |     | ns    |
| Dead Time <sup>(2)</sup>      | t <sub>DT</sub> | A capacitor $C_{DT} = 100$ pF connected from DT pin to GND |      | 100  |     | ns    |
| Internal series resistor      |                 |                                                            | 15   | 24.5 | 38  | kΩ    |

NOTES:

(1) Refer to Figure 2 and Figure 3 for the timing definition. (2) The dead time is  $C_{DT} \times 1ns/pF$ , where  $C_{DT}$  is in pF.



## **Electrical Characteristics (continued)**

## **Timing Diagram**



Figure 2. Timing Diagram 1



Figure 3. Timing Diagram 2



## **Pin Descriptions**

| Pin # | Pin Name    | Pin Function                                                                                                                                                                                                                           |
|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | BST         | Bootstrap pin, supply for the high-side driver.                                                                                                                                                                                        |
| 2     | VIN         | Power supply pin for the device.                                                                                                                                                                                                       |
| 3     | FCCM        | If FCCM pin is low, the low-side MOSFET is turned off when the inductor current reaches zero (di-<br>ode emulation mode); if FCCM pin is pulled high or floated, the device operates in forced continu-<br>ous conduction mode (FCCM). |
| 4     | DT          | Dead time programming pin. Connect a ceramic capacitor from this pin to GND to set the dead time (1ns/pF) between DH and DL.                                                                                                           |
| 5     | PWM         | PWM input pin.                                                                                                                                                                                                                         |
| 6     | GND         | Ground pin.                                                                                                                                                                                                                            |
| 7     | DL          | Low-side drive output pin.                                                                                                                                                                                                             |
| 8     | VDD         | 5.25V LDO output pin.                                                                                                                                                                                                                  |
| 9     | LX          | Phase node.                                                                                                                                                                                                                            |
| 10    | DH          | High-side drive output pin.                                                                                                                                                                                                            |
|       | THERMAL PAD | The exposed pad enhances thermal performance and is not electrically connected inside the pack-<br>age. It is recommended to connect the exposed pad to the ground plane.                                                              |

# **Block Diagram**







## **Typical Characteristics**





5.25V LDO Dropout Voltage



High-Side Driver Source and Sink Impedance





5.25V LDO Current Limit



Low-Side Driver Source and Sink Impedance





# **Typical Characteristics (Continued)**

#### PWM Tri-State Thresholds



**Bootstrap Switch On Resistance** 



FCCM Logic Thresholds 1.50 1.45 1.40 1.35 1.35 rising falling 1.25 -40 -25 -10 5 20 35 50 65 80 95 110 125 Temperature (°C)







## **Application Information**

### **Overview**

The SC32300A is a high-side and low-side N-channel MOSFET driver. The driver receives a ground-referenced PWM signal with fast slew rate to drive two N-channel MOSFETs in a synchronous buck converter or any other application with two MOSFETs in a half-bridge configuration. The SmartDrive<sup>™</sup> function at the turn-on of the high-side MOSFET reduces the voltage ringing on the low-side switch and also reduces the EMI. Tying the FCCM pin to ground offers diode emulation mode operation to achieve high efficiency at light load. The Under-Voltage-Lock-Out (UVLO) threshold ensures a reliable drive voltage for the external MOSFETs. The over temperature shutdown feature is also included to prevent the driver from overheating.

For a synchronous buck converter application, the SC32300A takes the PWM signal from the buck controller as the input, and outputs drive signals on the DH pin and the DL pin to drive the external MOSFETs. The buck controller senses and regulates the output voltage of the converter as shown in Figure 5 on page 13.

The SC32300A can also be used together with the SC32300B to drive a DC motor or similar load. Figure 7 on page 15 shows one typical application for driving the DC motor in an electronic tool. The SC32300A and SC32300B are controlled by PWM signals from the microcontroller. The SC32300A takes its input from the battery and regulates a 5.25V output on its VDD pin. This 5.25V is used to bias the internal control circuitry and the low-side driver. The 5.25V LDO output is also connected to the VDD pin of the SC32300B to bias its internal circuitry and low-side driver, and functions as the input for a 3.3V LDO in the SC32300B. The 3.3V LDO can then be used to power the microcontroller. The feature of programming the dead-time offers the flexibility to design the switch clamp circuitry for more reliable system operation.

### **Under Voltage Lockout**

The SC32300A has an under voltage lockout (UVLO) circuit which keeps the driver off when the input voltage is not high enough to drive the external MOSFETs reliably. During power on, the driver outputs (DH and DL) are low until the input voltage reaches the UVLO rising threshold. Once the UVLO threshold is reached, the driver outputs

are determined by the signals on the PWM pin and FCCM pin. The UVLO falling threshold is about 0.2V lower which prevents the driver from turning on and off due to a slow input slew rate.

### **Tri-State PWM Input**

The SC32300A features a tri-state PWM input pin. When the PWM signal is less than 1V (typical), it is considered as a logic low while the signal is taken as a logic high when it is higher than 2.1V (typical). 1V to 2.1V is the tri-state window for the PWM signal. These thresholds make it work well for both 3.3V logic and 5V logic PWM signals. If the PWM pin is left floating, the internal resistor divider sets the voltage on the PWM pin to 1.45V which is within the tri-state window. For a synchronous buck converter application, pre-biased output startup is supported if the buck controller features a tri-state PWM output pin.

### **Programmable Dead Time Control**

The dead time control is to prevent shoot-through of the high-side MOSFET and the low-side MOSFET. Shootthrough can cause poor efficiency and even cause the MOSFET to blow up. The dead time control circuitry of a MOSFET driver is thus very important in real applications. An adaptive dead time control function is implemented in the SC32300A by sensing the DH and DL signals. The SC32300A has a DT pin which offers an option to program the dead time with a ceramic capacitor from this pin to the GND pin. A ceramic capacitor should be used for this purpose. The dead time is 20ns typical with the DT pin floated.

For DC motor drive in electronic tool applications, the system designer generally will add clamp circuitry for each external MOSFET as shown in Figure 7. In order to make the clamp circuitry work, an external gate resistor with value up to  $20\Omega$  is needed. The MOSFET drivers with traditional adaptive dead time control will not work with such a big external gate resistor added. The ability of programming the dead time from SC32300A is a good fit for this kind of application to provide the freedom to adjust the dead time based upon the added gate resistor to ensure reliable operation.



## **Application Information (Continued)**

### FCCM/Diode Emulation Mode Operation

There are two operating modes which can be configured with the FCCM pin of the SC32300A. When the FCCM pin is floated or tied to a logic high signal (e.g. VDD), the drive signal DL is always complementary to DH. This is called forced continuous conduction mode (FCCM) operation. If the FCCM pin is grounded, a zero-crossing circuit is activated in the SC32300A. The DL output is turned to low when the current in the external low-side MOSFET reaches zero. In other words, the external low-side MOSFET acts like a diode. This operation mode is thus called diode emulation mode. The benefit of this diode emulation mode is to reduce conduction losses at light load for high efficiency.

#### Smartdrive™

For each DH drive pulse, the SC32300A initially turns on the high-side MOSFET with a weak driver, allowing a softer, smooth turnoff of the low-side MOSFET. Once the low-side MOSFET is turned off and the LX pin voltage has risen about 2.5V above ground, the SC32300A switches to a much stronger driver to complete the turn-on of the high-side MOSFET at a more rapid rate. This technique reduces the voltage ringing for the switching node, which relieves the need for a snubber or a gate resistor.

### **Bootstrap Capacitor**

The SC32300A integrates the bootstrap switch. Only an external bootstrap capacitor connected between the BST pin and the LX pin is needed for a complete bootstrap circuit. The bootstrap capacitor, which is charged from VDD during the on time of the low-side MOSFET, provides the energy to turn on the high-side MOSFET. The capacitance for the bootstrap capacitor is mainly determined by the gate charge  $Q_g$  of the high-side MOSFET. The equation below gives a first order estimate:

 $C_{\rm b} = Q_{\rm q} / \Delta V_{\rm b}$ 

Where  $\Delta V_{b}$  is the allowable voltage drop of the drive voltage for the high-side MOSFET. In a real application, considering the capacitance tolerance,  $Q_{g}$  variation, leakage current of the BST pin etc., a capacitor with two

times the calculated value is a good starting point. A ceramic capacitor of X5R or X7R, or equivalent material, should be used.

### **VDD Decoupling Capacitor**

The VDD pin is the 5.25V LDO output which provides the bias for the low-side driver and the internal control circuitry. A high frequency decoupling capacitor with low ESR and low ESL should be put from the VDD pin to the GND pin with minimum trace length. A typical value of  $2.2\mu$ F, 10V rating, X5R or X7R ceramic capacitor is recommended.

### **VIN Decoupling Capacitor**

The VIN pin is the input of the internal 5.25V LDO. This pin is also used for the input UVLO check. As for the VDD pin, a high frequency decoupling capacitor with low ESR and low ESL should be put from the VIN pin to the GND pin with minimum trace length. A typical value of 1 $\mu$ F, X5R or X7R ceramic capacitor is recommended. The voltage rating of the decoupling capacitor is determined by the input voltage. Please note that this decoupling capacitor is not the input bulk capacitor for the power stage. It is also recommended that the input for the driver should be connected to some point ahead of the input bulk capacitor instead of close to the external high-side MOSFET.

#### **Power Dissipation**

The power dissipation in this driver consists of two main components: the power loss for turning on and off the external MOSFETs, and the power loss in the internal LDO. The below equation can be used to estimate the total power dissipation in the driver:

 $\rm P_{d}^{}=5.25~f_{s}^{}~(Q_{gh}^{}+Q_{gl}^{})+(VIN$  - 5.25)  $(f_{s}^{}~(Q_{gh}^{}+Q_{gl}^{})+I_{L}^{})$  Where:

f is the switching frequency

 $\tilde{\mathsf{Q}}_{_{\mathsf{gh}}}$  is the total gate charge of the high-side MOSFET

 $Q_{gl}$  is the total gate charge of the low-side MOSFET

 ${\rm I}_{\rm L}$  is the external load connected to the VDD pin

To ensure proper operation and long-term reliability, the power dissipation should be examined in the real



## **Application Information (Continued)**

application to make sure the junction temperature will not go beyond 125°C. Multiple vias should be used to connect the thermal pad underneath the driver package to the ground plane on the system board for good thermal management.

 $T_{J} = T_{A} + P_{d} \theta_{JA}$ Where:  $T_{J}$  is the junction temperature  $T_{A}$  is the ambient temperature  $\theta_{IA}$  is the thermal resistance, 42°C/W

There is a temperature monitor in the driver which will shut down the driver outputs and the LDO when the junction temperature reaches 150°C. The driver will automatically recover when the junction temperature cools to less than 132°C.

#### **Layout Recommendations**

The SC32300A is designed to provide strong source and sink capability for MOSFET drive at high frequency. In order to achieve this objective, the PCB layout is critical. Some guidelines are highlighted below to achieve good performance with SC32300A.

A. Locate the driver as close as possible to the MOSFETs. For a high conversion ratio buck converter (e.g. 12V input to 1V output), locate the driver as close as possible to the low-side MOSFET.

B. Mount the decoupling capacitors as close as possible between the VIN pin and the GND pin, the VDD pin and the GND pin, the BST pin and the LX pin.

C. Minimize the PCB trace length between the DL pin to the low-side MOSFET gate, the GND pin and the source of the low-side MOSFET. Avoid mixing the ground trace of the drive loop with the power stage current path.

D. Apply a similar rule for the high-side drive loop.

E. Use wide PCB trace > 20 mils for the drive loops.

F. Use two or more vias if the PCB trace for the drive loops needs to be routed from one layer to another.

G. The ground of the input signals (PWM, FCCM and DT) should be separated from the power ground plane and directly connected to the GND pin of the driver.

H. Use multiple vias to connect the thermal pad to the ground plane.



# **Typical Application Circuits**



Figure 5. Single-Phase Synchronous Buck Converter



# **Typical Application Circuits (Continued)**



Note: Referencing SC32300B datasheet

Figure 6. Dual-Phase Synchronous Buck Converter



# **Typical Application Circuits (Continued)**



Note: Referencing SC32300B datasheet





## Outline Drawing — 2.3mm x 2.3mm MLPD-UT-10





#### Land Pattern — 2.3mm x 2.3mm MLPD-UT-10





#### © Semtech 2015

All rights reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights. Semtech assumes no responsibility or liability whatsoever for any failure or unexpected operation resulting from misuse, neglect improper installation, repair or improper handling or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified range.

SEMTECH PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF SEMTECH PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY AT THE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise.

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

**Contact Information** 

Semtech Corporation Power Management Products Division 200 Flynn Road, Camarillo, CA 93012 Phone: (805) 498-2111 Fax: (805) 498-3804

www.semtech.com