# USB Type-C Analog Audio Switch with Protection Function FSA4480 is a high performance USB Type-C port multimedia switch which supports analog audio headsets. FSA4480 allows the sharing of a common USB Type-C port to pass USB2.0 signal, analog audio, sideband use wires and analog microphone signal. FSA4480 also supports high voltage on SBU port and USB port on USB Type-C receptacle side. #### **Features** - Power Supply: V<sub>CC</sub>, 2.7 V to 5.5 V - USB High Speed (480 Mbps) Switch: - ◆ SDD<sub>21</sub> –3dB bandwidth: 950 MHz - 3 Ω R<sub>ON</sub> Typical - Audio Switch - ◆ Negative Rail Capability: -3 V to +3 V - THD+N = -110 dB; 1 V<sub>RMS</sub>, f = 20 Hz $\sim$ 20 kHz, 32 W Load - 1 Ω R<sub>ON</sub> Typical - High Voltage Protection - ◆ 20 V DC Tolerance on Connector Side Pins - Over Voltage Protection: $V_{TH} = 5 \text{ V (Typ)}$ - OMTP and CTIA Pinout Support - Support Audio Sense Path - 25-Ball WLCSP Package (2.24 mm x 2.28 mm) ### **Applications** • Mobile Phone, Tablet, Notebook PC, Media Player Figure 1. Application Block Diagram ### ON Semiconductor® www.onsemi.com #### **ORDERING INFORMATION** | art Number Package | | | | | | |--------------------|----|--|--|--|--| | WLCSP25 | 6D | | | | | | | | | | | | # **PIN CONFIGURATION** Figure 2. Pin Assignment (Top Through View) **Table 1. PIN DESCRIPTIONS** | No. | Pin | Name | Description | |-----|-----|--------|---------------------------------------------------------------------------------| | 1 | A5 | VCC | Power Supply (2.7 to 5.5 V) | | 2 | B5 | GND | Chip ground | | 3 | D5 | DP_R | USB/Audio Common Connector | | 4 | D4 | DN_L | USB/Audio Common Connector | | 5 | E5 | DP | USB Data (Differential +) | | 6 | E4 | DN | USB Data (Differential –) | | 7 | C5 | R | Audio – Right Channel | | 8 | C4 | L | Audio – Left Channel | | 9 | АЗ | SBU1 | Sideband use wire 1 | | 10 | A2 | SBU2 | Sideband use wire 2 | | 11 | C1 | MIC | Microphone signal | | 12 | B2 | AGND | Audio signal ground | | 13 | В3 | AGND | Audio signal ground | | 14 | E2 | SENSE | Audio ground reference output | | 15 | C3 | INT | I <sup>2</sup> C Interrupt output, active low (open drain) | | 16 | D2 | CC_IN | Audio accessory attachment detection input | | 17 | D1 | GSBU1 | Audio sense path 1 to headset jack GND | | 18 | E1 | GSBU2 | Audio sense path 2 to headset jack GND | | 19 | C2 | DET | Push-pull output. When CC_IN > 1.5 V, DET is low and CC_IN < 1.2 V, DET is high | | 20 | D3 | SCL | I <sup>2</sup> C clock | | 21 | E3 | SDA | I <sup>2</sup> C data | | 22 | B1 | SBU2_H | Host Side Sideband Use Wire 2 | | 23 | A1 | SBU1_H | Host Side Sideband Use Wire 1 | | 24 | A4 | ENN | Chip Enable, active low, internal pull-down by 470 k $\Omega$ | | 25 | B4 | ADDR | I <sup>2</sup> C slave address pin | **Table 2. ABSOLUTE MAXIMUM RATINGS** | Symbol | Paramo | eter | Min. | Max. | Unit | |-------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------|------|------|------| | V <sub>CC</sub> | Supply Voltage from VCC | | -0.5 | 6.5 | V | | V <sub>CC_IN</sub> | V <sub>CC_IN,</sub> to GND | | -0.5 | 20 | V | | V <sub>SW_C</sub> | V <sub>DP_R</sub> to GND, V <sub>DN_L</sub> to GND | | -3.5 | 20 | V | | V <sub>SW_USB</sub> | V <sub>DP</sub> to GND, V <sub>DN</sub> to GND | -0.5 | 6.5 | V | | | V <sub>SW_Audio</sub> | V <sub>L</sub> to GND, V <sub>R</sub> to GND | -3.6 | 6.5 | V | | | V <sub>V_SBU/GSBU</sub> | $V_{SBU1}$ to GND, $V_{SBU2}$ to GND, $V_{GSBU1}$ to GNE | -0.5 | 20 | V | | | V <sub>VSBU_H</sub> | VsBu1_H to GND, VsBu2_H to GND | | -0.5 | 6.5 | V | | V <sub>I/O</sub> | SENSE, MIC, DET, INT, to GND | | -0.5 | 6.5 | V | | V <sub>CNTRL</sub> | Control Input Voltage | -0.5 | 6.5 | V | | | I <sub>SW_Audio</sub> | Switch I/O Current, Audio Path | | -250 | 250 | mA | | I <sub>SW_USB</sub> | Switch I/O Current, USB Path | - | 100 | mA | | | I <sub>SW_MIC</sub> | Switch I/O Current, MIC to SBU1 or SBU2 | - | 50 | mA | | | I <sub>SW_SBU</sub> | Switch I/O Current, SBUx to SBUx_H | | - | 50 | mA | | I <sub>SW_SENSE</sub> | Switch I/O Current, SENSE to GSBU1 or GSB | U2 | - | 100 | mA | | I <sub>SW_AGND</sub> | Switch I/O Current, AGND to SBU1 or SBU2 | | - | 500 | mA | | I <sub>IK</sub> | DC Input Diode Current | | -50 | - | mA | | ESD | Human Body Model, ANSI/ESDA/JEDEC<br>JS-001-2012 | Connector side and power pins: VCC, SBU1, SBU2, DP_R, DN_L, GSBU1, GSBU2, CC_IN | 4 | - | kV | | ESD | Human Body Model, ANSI/ESDA/JEDEC<br>JS-001-2012 | Host side pins: the rest pins | 2 | _ | kV | | ESD | Charged Device Model, JEDEC: JESD22-C10 | <u>.</u><br>01 | 1 | - | kV | | T <sub>A</sub> | Absolute Maximum Operating Temperature | | -40 | 85 | °C | | T <sub>STG</sub> | Storage Temperature | | -65 | 150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. **Table 3. RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min. | Тур. | Max. | Unit | |------------------------|--------------------------------------------------------------------------------------------------|------|------|-----------------|------| | POWER | | | | | | | V <sub>CC</sub> | Supply Voltage | 2.7 | _ | 5.5 | V | | USB SWITCH | | | | | | | V <sub>SW_USB</sub> | $V_{DP}$ to GND, $V_{DN}$ to GND, $V_{DP\_R}$ to GND, $V_{DN\_L}$ to GND | 0 | - | 3.6 | V | | AUDIO SWITC | н | | | | | | V <sub>SW_Audio</sub> | $V_{DP\_R}$ to GND, $V_{DN\_L}$ to GND, $V_L$ to GND, $V_R$ to GND | -3.6 | - | 3.6 | V | | MIC SWITCH | | | | | | | V <sub>VSBU_MIC</sub> | V <sub>SBU1</sub> to GND, V <sub>SBU2</sub> to GND, V <sub>MIC</sub> to GND | 0 | _ | 3.6 | V | | SENSE SWITC | СН | | | | | | V <sub>VGSBU_SEN</sub> | V <sub>GSBU1</sub> to GND, V <sub>GSBU2</sub> to GND, V <sub>SENSE</sub> to GND | 0 | - | 3.6 | V | | SBU TO SBUX | _H SWITCH | | | | | | V <sub>VGSBU</sub> | $\rm V_{SBU1}$ to GND, $\rm V_{SBU2}$ to GND, $\rm V_{SBU1\_H}$ to GND, $\rm V_{SBU2\_H}$ to GND | 0 | - | 3.6 | V | | CC_IN PIN | | | | | | | V <sub>CC_IN</sub> | V <sub>CC_IN,</sub> to GND | 0 | _ | 5.5 | V | | CONTROL VO | LTAGE (ENN/SDA/SCL) | | | | | | V <sub>IH</sub> | Input Voltage High | 1.3 | _ | V <sub>CC</sub> | V | | V <sub>IL</sub> | Input Voltage Low | - | - | 0.5 | V | | OPERATING T | EMPERATURE | • | - | - | - | | T <sub>A</sub> | Ambient Operating Temperature | -40 | 25 | +85 | °C | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. ### Table 4. DC ELECTRICAL CHARACTERISTICS $(V_{CC}$ = 2.7 V to 5.5 V, $V_{CC}$ (Typ.) = 3.3 V, $T_A$ = -40°C to 85°C, and $T_A$ (Typ.) = 25°C, unless otherwise specified.) | Symbol | Parameter | Condition | Power | Min. | Тур. | Max. | Unit | |-----------------------|--------------------------------------------------------|----------------------------------------------------------|----------------------------------|------|------|------|------| | Icc | Supply Current | USB switches on, SBUx to SBUx_H switches on | V <sub>CC</sub> : 2.7 V to 5.5 V | _ | _ | 65 | μΑ | | | | Audio switches on, MIC switch on and Audio GND switch on | | _ | _ | 60 | μΑ | | I <sub>CCZ</sub> | Quiescent Current | ENN = L, 04H'b7 = 0 | | - | _ | 5 | μΑ | | USB/AUDIO | COMMON PINS: DP/R, DN_L | | • | | | | | | I <sub>OZ</sub> | Off Leakage Current of DP_R and DN_L | DN_L, DP_R = -3 V to 3.6 V | V <sub>CC</sub> : 2.7 V to 5.5 V | -3.0 | _ | 3.0 | μΑ | | l <sub>OFF</sub> | Power-Off Leakage Current of DP_R and DN_L | DN_L, DP_R = 0 V to 3.6 V | Power off | -3.0 | _ | 3.0 | μΑ | | V <sub>OV_TRIP</sub> | Input OVP Lockout | Rising edge | V <sub>CC</sub> : 2.7 V to 5.5 V | 4.5 | 5 | 5.3 | ٧ | | V <sub>OV_HYS</sub> | Input OVP Hysteresis | | | _ | 0.3 | - | V | | AUDIO SWIT | СН | | • | ı | | | | | I <sub>ON</sub> | On Leakage Current of Audio<br>Switch | DN_L, DP_R = -3 V to 3.0 V,<br>DP, DN, R, L = Float | V <sub>CC</sub> : 2.7 V to 5.5 V | -2.5 | _ | 2.5 | μА | | l <sub>OFF</sub> | Power-Off Leakage Current of L and R | L, R = 0 V to 3 V;<br>DP_R, DN_L = Float | Power off | -1.0 | _ | 1.0 | μΑ | | R <sub>ON_AUDIO</sub> | Audio Switch On Resistance | $I_{SW} = 100 \text{ mA}, V_{SW} = -3 \text{ V to 3 V}$ | V <sub>CC</sub> : 2.7 V to 5.5 V | _ | 1.0 | 2.1 | Ω | | R <sub>SHUNT</sub> | Pull Down Resistor on R/L Pin when Audio Switch is Off | L = R = 3 V | | 6 | 10 | 14 | kΩ | | USB SWITCI | 1 | | | | | | | | I <sub>ON</sub> | On Leakage Current of USB<br>Switch | DN_L, DP_R = 0 V to 3.6 V,<br>DP, DN, R, L = Float | V <sub>CC</sub> : 2.7 V to 5.5 V | -3.0 | _ | 3.0 | μΑ | | l <sub>OZ</sub> | Off Leakage Current of DP and DN | DN, DP = 0 V to 3.6 V | | -3.0 | _ | 3.0 | μΑ | | l <sub>OFF</sub> | Power-Off Leakage Current of DP and DN | DN, DP = 0 V to 3.6 V | Power off | -3.0 | _ | 3.0 | μΑ | | R <sub>ON_USB</sub> | USB Switch On Resistance | $I_{SW} = 8 \text{ mA}, V_{SW} = 0.4 \text{ V}$ | V <sub>CC</sub> : 2.7 V to 5.5 V | _ | 3.0 | 5.2 | Ω | | SENSE SWIT | гсн | | | | | | | | I <sub>ON</sub> | Sense Path Leakage Current | GSBUx = 0 V to 1 V, SENSE is floating | V <sub>CC</sub> : 2.7 V to 5.5 V | -2.0 | - | 2.0 | μΑ | | R <sub>ON_SENSE</sub> | SENSE Switch On Resistance | I <sub>SW</sub> = 100 mA, Vsw = 1 V | V <sub>CC</sub> : 2.7 V to 5.5 V | 0.20 | 0.30 | 0.40 | Ω | | I <sub>OZ</sub> | Off Leakage Current of SENSE | Sense = 0 V to 1.0 V | | -2.0 | _ | 2.0 | μΑ | | | Off Leakage Current of GSBUx | GSBUx = 0 V to 1.0 V | | -2.0 | - | 2.0 | μΑ | | | | GSBUx = 1 V to 3.6 V | | -3.0 | - | 3.0 | | | I <sub>OFF</sub> | Power-Off Leakage Current of SENSE | Sense = 0 V to 1.0 V | Power off | -2.0 | - | 2.0 | μΑ | | | Power-Off Leakage Current of GSBUx | GSBUx = 0 V to 3.6 V | 1 | -3.0 | _ | 3.0 | | # Table 4. DC ELECTRICAL CHARACTERISTICS (continued) $(V_{CC} = 2.7 \text{ V to } 5.5 \text{ V}, V_{CC} \text{ (Typ.)} = 3.3 \text{ V}, T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}, \text{ and } T_A \text{ (Typ.)} = 25^{\circ}\text{C}, \text{ unless otherwise specified.})$ | Symbol | Parameter | Condition | Power | Min. | Тур. | Max. | Unit | |----------------------|----------------------------------------|----------------------------------------------|----------------------------------|------|------|------|------| | SENSE SWIT | тсн | | | | | | | | V <sub>OV_TRIP</sub> | Input OVP Lockout on GSBUx | Rising edge | V <sub>CC</sub> : 2.7 V to 5.5 V | 4.5 | 5 | 5.3 | V | | V <sub>OV_HYS</sub> | Input OVP Hysteresis of GSBUx | | | _ | 0.3 | - | ٧ | | SBUX PINS | | | | | | _ | | | I <sub>OZ</sub> | Off Leakage Current of SBUx | SBUx = 0 V to 3.6 V | V <sub>CC</sub> : 2.7 V to 5.5 V | -3.0 | _ | 3.0 | μΑ | | I <sub>OFF</sub> | Power-Off Leakage Current<br>Port SBUx | SBUx = 0 V to 3.6 V Power off | | -3.0 | - | 3.0 | μΑ | | V <sub>OV_TRIP</sub> | Input OVP Lockout | Rising edge V <sub>CC</sub> : 2.7 V to 5.5 V | | 4.5 | 5 | 5.3 | V | | V <sub>OV_HYS</sub> | Input OVP Hysteresis | | | - | 0.3 | - | V | | MIC SWITCH | Ī | | | | | | | | I <sub>ON</sub> | On Leakage Current of MIC<br>Switch | SBUx = 0 V to 3.6 V,<br>MIC is floating | V <sub>CC</sub> : 2.7 V to 5.5 V | -3.0 | - | 3.0 | μΑ | | I <sub>OZ</sub> | Off Leakage Current of MIC | MIC = 0 V to 3.6 V | | -1.0 | _ | 1.0 | μΑ | | I <sub>OFF</sub> | Power Off Leakage Current of MIC | MIC = 0 V to 3.6 V | Power off | -1.0 | - | 1.0 | μΑ | | R <sub>ON_MIC</sub> | MIC Switch On Resistance | Isw = 30 mA, Vsw = 3.6 V | V <sub>CC</sub> : 2.7 V to 5.5 V | 1.7 | 3.0 | 3.9 | Ω | | SBUX_H SW | VITCH | | | | | | | | I <sub>ON</sub> | On Leakage Current of SBUx_H<br>Switch | SBUx = 0 V to 3.6 V, SBUx_H is floating | V <sub>CC</sub> : 2.7 V to 5.5 V | -3.0 | - | 3.0 | μΑ | | I <sub>OZ</sub> | Off Leakage of SBUx_H | SBUx_H =0 V to 3.6 V | | -1 | - | 1 | μΑ | | I <sub>OFF</sub> | Power Off Leakage Current of SBUx_H | SBUx_H = 0 V to 3.6 V | Power off | -1.0 | - | 1.0 | μΑ | | R <sub>ON_SBU</sub> | SBUx_H Switch On Resistance | Isw = 30 mA, V <sub>SW</sub> = 0 V to 3.6 V | V <sub>CC</sub> : 2.7 V to 5.5 V | 1.5 | 3.0 | 3.5 | Ω | | AUDIO GRO | UND SWITCH: PIN: AGND TO SB | UX | | | | | | | R <sub>ON_AGND</sub> | AGND Switch On Resistance | I <sub>SOURCE</sub> = 100 mA on SBUx | V <sub>CC</sub> : 2.7 V to 5.5 V | 30 | 50 | 90 | mΩ | | CC_IN PIN | | | | | | | | | $V_{TH\_L}$ | Input Low Threshold | | V <sub>CC</sub> : 2.7 V to 5.5 V | - | 1.2 | - | V | | V <sub>TH_H</sub> | Input High Threshold | | | - | 1.5 | - | V | | I <sub>IN</sub> | Input Leakage of CC_IN | CC_IN = 0 V to 5.5 V | | _ | - | 1.0 | μΑ | | INT, DET PIN | IS | | | | | | | | V <sub>OH</sub> | Output High for DET | Io = −2 mA | V <sub>CC</sub> : 2.7 V to 5.5 V | 1.5 | 1.8 | 2 | V | | V <sub>OL</sub> | Output Low for DET and INT | lo = 2 mA | | _ | - | 0.4 | ٧ | ### Table 4. DC ELECTRICAL CHARACTERISTICS (continued) $(V_{CC} = 2.7 \text{ V to } 5.5 \text{ V}, V_{CC} \text{ (Typ.)} = 3.3 \text{ V}, T_A = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}, \text{ and } T_A \text{ (Typ.)} = 25^{\circ}\text{C}, \text{ unless otherwise specified.})$ | Symbol | Parameter | Condition | Power | Min. | Тур. | Max. | Unit | |--------------------|--------------------------------------|-------------------------------|----------------------------------|------|------|------|------| | ADDR PIN | | • | • | | | | | | $V_{IH}$ | Input voltage High | | V <sub>CC</sub> : 2.7 V to 5.5 V | 1.3 | _ | - | ٧ | | $V_{IL}$ | Input voltage Low | | | _ | _ | 0.45 | ٧ | | I <sub>IN</sub> | Control Input Leakage | ADDR = 0 V to V <sub>CC</sub> | | -1 | - | 1 | μΑ | | ENN PIN | | • | • | | | | | | $V_{IH}$ | Input Voltage High | | V <sub>CC</sub> : 2.7 V to 5.5 V | 1.3 | _ | _ | ٧ | | $V_{IL}$ | Input Voltage Low | | | _ | _ | 0.45 | ٧ | | $R_{PD}$ | Internal Pull Down Resistor | | | - | 470 | - | kΩ | | SDS, SCL P | INS | | • | | | | | | V <sub>ILI2C</sub> | Low-Level Input Voltage | | V <sub>CC</sub> : 2.7 V to 5.5 V | - | _ | 0.4 | ٧ | | V <sub>IHI2C</sub> | High-Level Input Voltage | | | 1.2 | - | - | ٧ | | I <sub>I2C</sub> | Input Current of SDA and SCL<br>Pins | SCL/SDA = 0 V to 3.6 V | | -2 | - | 2 | μΑ | | V <sub>OLSDA</sub> | Low-Level Output Voltage | I <sub>OL</sub> = 2 mA | | _ | _ | 0.3 | ٧ | | I <sub>OLSDA</sub> | Low-Level Output Current | V <sub>OLSDA</sub> = 0.2 V | | 10 | _ | - | mA | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. ### Table 5. AC ELECTRICAL CHARACTERISTICS $(V_{CC} = 2.7 \text{ V to } 5.5 \text{ V}, V_{CC} \text{ (Typ.)} = 3.3 \text{ V}, T_A = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}, \text{ and } T_A \text{ (Typ.)} = 25^{\circ}\text{C}, \text{ unless otherwise specified.})$ | Symbol | Parameter | Condition | Power | Min. | Тур. | Max. | Unit | | |-------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------|------|------|------|------|----| | AUDIO SWITCH | 1 | | | | | | 1 | | | t <sub>delay</sub> | Audio Switch Turn On Delay Time | DP_R = DN_L = 1 V,<br>R <sub>L</sub> = 32 Ω | V <sub>CC</sub> = 3.3 V | _ | 65 | _ | μs | | | t <sub>rise</sub> | Audio Switch Turn On Rising Time (Note 1) | $ DP_R = DN_L = 1 \text{ V}, $ $R_L = 32 \Omega $ | | _ | 240 | _ | μs | | | t <sub>OFF</sub> | Audio Switch Turn Off Time | DP_R = DN_L = 1 V,<br>R <sub>L</sub> = 32 Ω | | _ | 15 | _ | μs | | | X <sub>TALK</sub> | Cross Talk (Adjacent) | $f = 1 \text{ kHz}, R_L = 50 \Omega,$ $V_{SW} = 1 V_{RMS}$ | | | _ | -100 | - | dB | | BW | −3 dB Bandwidth | R <sub>L</sub> = 50 Ω | | _ | 600 | _ | MHz | | | O <sub>IRR</sub> | Off Isolation | F = 1 kHz, RL = 50 Ω,<br>CL = 0 pF, Vsw = 1 VRMs | | - | -100 | - | dB | | | THD+N | Total Harmonic Distortion + Noise<br>Performance with A-weighting Filter | $R_L = 600 \Omega$ , $f = 20 Hz \sim 20 kHz$ , $V_{SW} = 2 V_{RMS}$ | | | - | -110 | - | dB | | | | $R_L$ = 32 $\Omega$ , f = 20 Hz~20 kHz,<br>$V_{SW}$ = 1 $V_{RMS}$ | | = | -110 | = | dB | | | | | $R_L$ = 16 $\Omega$ , f = 20 Hz~20 kHz, $V_{SW}$ = 0.5 $V_{RMS}$ | | _ | -108 | - | dB | | | USB SWITCH | | | | | | | | | | t <sub>ON</sub> | USB Switch Turn-on Time | $\begin{aligned} &DP\_R = DN\_L = 1.5 \text{ V}, \\ &R_L = 50 \Omega \end{aligned}$ | V <sub>CC</sub> = 3.3 V | _ | 60 | _ | μS | | | t <sub>OFF</sub> | USB Switch Turn -off Time | $\begin{aligned} & DP\_R = DN\_L = 1.5 V, \\ & R_L = 50 \Omega \end{aligned}$ | | = | 15 | = | μS | | | BW | –3 dB Bandwidth | R <sub>L</sub> = 50 Ω | | _ | 850 | _ | MHz | | | | SDD <sub>21</sub> –3 dB Bandwidth | | | _ | 950 | _ | 1 | | | O <sub>IRR</sub> | Off Isolation between DP, DN and Common Node Pins | $ f = 1 \text{ kHz}, \ R_L = 50 \ \Omega, \ C_L = 0 \ pF, \\ V_{SW} = 1 \ V_{RMS} $ | | _ | -100 | _ | dB | | | t <sub>OVP</sub> | DP_R and DN_L pins OVP Response Time | Vsw = 3.5 V to 5.5 V | | _ | 1 | 1.5 | μs | | | MIC/AUDIO GR | OUND SWITCH | | | | | | | | | t <sub>delay_MIC</sub> | MIC Switch Turn On Delay Time | SBUx = 1 V, $R_L$ = 50 $\Omega$ | V <sub>CC</sub> = 3.3 V | _ | 100 | _ | μs | | | t <sub>rise_MIC</sub> | MIC Switch Turn On Rising Time (Note 1) | | | - | 250 | - | | | | t <sub>delay_AGND</sub> | AGND Switch Turn On Time | SBUx pulled up to 0.5 V by | V <sub>CC</sub> = 3.3 V | - | 100 | - | μs | | | t <sub>rise_</sub> AGND | AGND Switch Turn On Rising Time (Note 1) | 16 Ω, AGND connect to GND | | _ | 1500 | _ | | | | toff_MIC | MIC Switch Turn Off Time | SBUx = 2.5 V, $R_L$ = 50 $\Omega$ | | - | 15 | - | | | | tOFF_Audio GND | AGND Switch Turn Off Time | SBUx: Isource = 10 mA, clamp to 2.5 V | | _ | 15 | _ | | | | BW | MIC Switch Bandwidth | $R_L = 50 \Omega$ | 1 | _ | 50 | _ | MHz | | # Table 5. AC ELECTRICAL CHARACTERISTICS (continued) $(V_{CC} = 2.7 \text{ V to } 5.5 \text{ V}, V_{CC} \text{ (Typ.)} = 3.3 \text{ V}, T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}, \text{ and } T_A \text{ (Typ.)} = 25^{\circ}\text{C}, \text{ unless otherwise specified.})$ | Symbol | Parameter | Condition | Power | Min. | Тур. | Max. | Unit | |------------------------|-------------------------------------------|-----------------------------------|-------------------------|------|------|------|------| | SBUX_H SWI | гсн | • | | | | | | | t <sub>ON</sub> | SBUx_H Switch Turn On Time | SBUx = 2.5 V, $R_L$ = 50 $\Omega$ | V <sub>CC</sub> = 3.3 V | _ | 35 | _ | μS | | toff | SBUx_H Switch Turn Off Time | | | _ | 15 | _ | | | BW | Bandwidth | R <sub>L</sub> = 50 Ω | | _ | 50 | | MHz | | t <sub>OVP</sub> | SBUx Pins OVP Response Time | Vsw = 3.5 V to 5.5 V | | - | 0.5 | 1 | μs | | SENSE SWITC | ЭН | • | | | | | | | t <sub>delay</sub> | Sense Switch Turn On Delay Time | GSBUx = 1 V, $R_L$ = 50 $\Omega$ | V <sub>CC</sub> = 3.3 V | | 65 | _ | μS | | t <sub>rise</sub> | Sense Switch Turn On Rising Time (Note 1) | | | _ | 260 | - | μs | | toff | Sense Switch Turn Off Time | | | _ | 15 | - | μs | | t <sub>OVP</sub> | GSBUx Pins OVP Response Time | V <sub>SW</sub> : 3.5 V to 5.5 V | | _ | 0.7 | 1.5 | μs | | BW | Bandwidth | R <sub>L</sub> = 50 Ω | | _ | 150 | _ | MHz | | DET DELAY | | | • | | | | | | t <sub>DELAY_DET</sub> | DET Response Delay | Transition from 0 to 1.8 V | V <sub>CC</sub> = 3.3 V | - | 1 | = | μs | | | | Transition from 1.8 to 0 V | | _ | 5 | - | 1 | <sup>1.</sup> Turn on timing can be controlled by I<sup>2</sup>C register. #### Table 6. I<sup>2</sup>C SPECIFICATION $(V_{CC} = 2.7 \text{ V to } 5.5, V_{CC} \text{ (Typ.)} = 3.3 \text{ V }, T_{A} = -40^{\circ}\text{C to } 85^{\circ}\text{C}. T_{A} \text{ (Typ.)} = 25^{\circ}\text{C}, \text{ unless otherwise specified)}$ | | | | Fast Mode | | | | | |----------------------|-----------------------------------------------------------------------------|------------------------|-----------|------|--|--|--| | Symbol | Parameter | Min. | Max. | Unit | | | | | f <sub>SCL</sub> | I <sup>2</sup> C_SCL Clock Frequency | | 400 | kHz | | | | | t <sub>HD; STA</sub> | Hold Time (Repeated) START Condition | 0.6 | | μs | | | | | t <sub>LOW</sub> | Low Period of I <sup>2</sup> C_SCL Clock | 1.3 | | μs | | | | | t <sub>HIGH</sub> | High Period of I <sup>2</sup> C_SCL Clock | 0.6 | | μs | | | | | t <sub>SU; STA</sub> | Set-up Time for Repeated START Condition | 0.6 | | μs | | | | | t <sub>HD; DAT</sub> | Data Hold Time (Note 2) | 0 | 0.9 | μs | | | | | t <sub>SU; DAT</sub> | Data Set-up Time (Note 3) | 100 | | ns | | | | | t <sub>r</sub> | Rise Time of I <sup>2</sup> C_SDA and I <sup>2</sup> C_SCL Signals (Note 3) | 20 + 0.1C <sub>b</sub> | 300 | ns | | | | | t <sub>f</sub> | Fall Time of I <sup>2</sup> C_SDA and I <sup>2</sup> C_SCL Signals (Note 3) | 20 + 0.1C <sub>b</sub> | 300 | ns | | | | | t <sub>SU; STO</sub> | Set-up Time for STOP Condition | 0.6 | | μs | | | | | t <sub>BUF</sub> | Bus-Free Time between STOP and START Conditions | 1.3 | | μs | | | | | t <sub>SP</sub> | Pulse Width of Spikes that Must Be Suppressed by the Input Filter | 0 | 50 | ns | | | | Guaranteed by design, not production tested. A fast-mode I<sup>2</sup>C-bus device can be used in a standard-mode I<sup>2</sup>C-bus system, but the requirement t<sub>SU;DAT</sub> ≥ ±250 ns must be met. This is automatically the case if the device does not stretch the LOW period of the I<sup>2</sup>C\_SCL signal. If such a device does stretch the LOW period of the I<sup>2</sup>C\_SCL signal, it must output the next data bit to the I<sup>2</sup>C\_SDA line t<sub>r\_max</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the standard-mode I<sup>2</sup>C bus specification) before the I<sup>2</sup>C\_SCL line is released. Figure 3. Definition of Timing for Full-Speed Mode Devices on the I<sup>2</sup>C Bus ### Table 7. CAPACITANCE (V<sub>CC</sub>= 2.7 V to 5.5 V, V<sub>CC</sub> (Typ.) = 3.3 V, T<sub>A</sub> = $-40^{\circ}$ C to 85°C, and T<sub>A</sub> (Typ.) = 25°C) | | | | | | T <sub>A</sub> =- 40°C to +85°C | | | | |----------------------------|----------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------|-------------|---------------------------------|------|------|------| | Symbol | Parameter | Condit | Condition | | | Тур. | Max. | Unit | | C <sub>ON_USB/Audio</sub> | On Capacitance <sup>(6)</sup><br>(Common Port) | f = 1 MHz, 100 mV <sub>PK</sub> .<br>bias | <sub>-PK</sub> , 100 mV DC | VCC = 3.3 V | | 9 | | pF | | C <sub>OFF_USB/Audio</sub> | Off Capacitance <sup>(6)</sup><br>(Common Port) | f = 1 MHz, 100 mV <sub>PK</sub> .<br>bias | $f = 1 \text{ MHz}, 100 \text{ mV}_{PK-PK}, 100 \text{ mV DC}$ bias | | | | | pF | | C <sub>OFF_USB</sub> | Off Capacitance<br>(Non-Common Ports) (6) | f = 1 MHz, 100 mV <sub>PK</sub> .<br>bias | | | 3 | | pF | | | C <sub>ON_SENSE_SW</sub> | On Capacitance –<br>(Common Ports) <sup>(6)</sup> | f = 1 MHz, 100 mV <sub>PK</sub> .<br>DC bias | 1 | | 55 | | pF | | | C <sub>OFF_SENSE_SW</sub> | Off Capacitance –<br>(Common Ports) <sup>(6)</sup> | f = 1 MHz, 100 mV <sub>PK</sub> .<br>DC bias | f = 1 MHz, 100 mV <sub>PK-PK</sub> , 100 mV<br>DC bias | | | 88 | | pF | | C <sub>ON_MIC_SW</sub> | On Capacitance –<br>(Common Ports) <sup>(6)</sup> | f = 1 MHz, 100 mV <sub>PK</sub> .<br>DC bias | <sub>-PK</sub> , 100 mV | 1 | | 170 | | pF | | C <sub>OFF_MIC_SW</sub> | Off Capacitance –<br>(Common Ports) <sup>(6)</sup> | f = 1 MHz, 100 mV <sub>PK</sub> .<br>DC bias | <sub>-PK</sub> , 100 mV | 1 | | 10 | | pF | | C <sub>ON_AGND_SW</sub> | On Capacitance <sup>(6)</sup><br>(Common Port) | f = 1 MHz, 100 mV <sub>PK</sub> .<br>DC bias | <sub>-PK</sub> , 100 mV | 1 | | 125 | | pF | | C <sub>ON_SBUx_H_SW</sub> | On Capacitance <sup>(6)</sup><br>(Common Port) | f = 1 MHz, 100 mV <sub>PK</sub> .<br>DC bias | 1 | | 160 | | pF | | | C <sub>CNTRL</sub> | Control Input Pin<br>Capacitance <sup>(6)</sup> | f = 1 MHz,<br>100 mV <sub>PP</sub> , 100 mV<br>DC bias | ENN | | | 3 | | pF | # Table 8. REGISTER MAPS | ADDR | Register Name | Туре | Reset<br>Value | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | ВІТО | |------|--------------------------------------------------|------|----------------|------------------------------------------------------|-----------------------------|----------------------|----------------------|----------------------|----------------------|-----------------------|----------------------------| | 00H | Device ID | R | 0x09 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | | 01H | OVP<br>Interrupt Mask | R/W | 0x00 | Reserved | Mask<br>OVP<br>interrupt | Mask<br>OVP<br>/DP_R | Mask<br>OVP<br>/DN_L | Mask<br>OVP<br>/SBU1 | Mask<br>OVP<br>/SBU2 | Mask<br>OVP<br>/GSBU1 | Mask<br>OVP<br>/GSBU2 | | 02H | OVP interrupt<br>flag | R/C | 0x00 | Rese | rved | DP_R | DN_L | SBU1 | SBU2 | GSBU | GSBU2 | | 03H | OVP status | R | 0x00 | Rese | Reserved OVP/ OVP/ DP_R | | OVP/SB<br>U1 | OVP/SB<br>U2 | OVP/<br>GSBU1 | OVP/<br>GSBU2 | | | 04H | Switch settings<br>Enable | R/W | 0x98 | Device<br>control | SBU1_H<br>to SBUx | SBU2_H<br>to SBUx | DN_L to<br>DN or L | DP_R to<br>DP or R | Sense to<br>GSBUx | MIC to<br>SBUx | Audio<br>Ground<br>to SBUx | | 05H | Switch select | R/W | 0x18 | Reserved | SBU1_H<br>to SBUx | SBU2_H<br>to SBUx | DN_L to<br>DN or L | DP_R to<br>DP or R | Sense to<br>GSBUx | MIC to<br>SBUx | Audio<br>Ground<br>to SBUx | | 06H | Switch Status0 | R | 0x00 | Rese | rved | Sense Swi | itch Status | DP_R Swi | tch Status | DN_L Swi | tch Status | | 07H | Switch Status1 | R | 0x00 | Rese | rved | SB | SU2 Switch Sta | tus | SB | U1 Switch Stat | tus | | 08H | Audio Switch Left<br>Channel turn on<br>Control | R/W | 0x01 | | | Audio s | switch left chan | nel slow contro | ol [7:0] | | | | 09H | Audio Switch<br>Right Channel<br>turn on Control | R/W | 0x01 | | | Audio s | witch right chai | nnel slow contr | ol [7:0] | | | | 0AH | MIC switch turn on control | R/W | 0x01 | | | MIC sw | vitch right chan | nel slow contro | l [7:0] | | | | 0BH | Sense switch turn on control | R/W | 0x01 | Sense switch right channel slow control [7:0] | | | | | | | | | 0CH | Audio Ground<br>Switch turn on<br>Control | R/W | 0x01 | Audio ground switch right channel slow control [7:0] | | | | | | | | ### **Table 8. REGISTER MAPS** | ADDR | Register Name | Туре | Reset<br>Value | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | ВІТО | |------|---------------------------------------------------------------------------------|------|----------------|------------------------------------------------------------------------|--------------------------------------------------------------------------|--------------------------------------|------------------|-------------------------------------|--------------------------------------|-------------------------------------|-----------------------------------------------| | 0DH | Timing Delay<br>between R<br>switch enable<br>and L switch<br>enable | R/W | 0x00 | Timing Delay between R switch enable and L switch enable control [7:0] | | | | | | | | | 0EH | Timing Delay<br>between MIC<br>switch enable<br>and L switch<br>enable | R/W | 0x00 | | Timing Delay between MIC switch enable and L switch enable control [7:0] | | | | | | | | 0FH | Timing Delay<br>between Sense<br>switch enable<br>and L switch<br>enable | R/W | 0x00 | | Timing Do | elay between S | Sense switch er | nable and L sw | itch enable cor | ntrol [7:0] | | | 10H | Timing Delay<br>between Audio<br>ground switch<br>enable and L<br>switch enable | R/W | 0x00 | | Timing Delay | between Audi | o ground switch | h enable and L | switch enable | control [7:0] | | | 11H | Audio accessory status | R | 0x02 | | Reserved | | | | | CC_IN | DET | | 12H | Function enable | R/W | 0x08 | Reserved | DET I/O<br>Control | RES<br>detection<br>range<br>setting | GIPO<br>control | SLOW<br>TURN-O<br>N<br>CONTR<br>OLL | MIC auto<br>control | RES<br>detection<br>: auto<br>clear | Audio<br>jack<br>detection<br>: auto<br>clear | | 13H | RES detection<br>pin setting | R/W | 0x00 | | Reserved Detec | | | | ction pin selec | t [2:0] | | | 14H | RES detection value | R | 0xFF | R detection value [7:0] | | | | | | | | | 15H | RES detection<br>interrupt<br>threshold | R/W | 0x16 | | | R detecti | on Interrupt res | sistance thresh | old [7:0] | | | | 16H | RES detection interval | R/W | 0X00 | | | Rese | rved | | | Detection is | nterval [1:0] | | 17H | Audio jack Status | RO | 0x01 | | Rese | rved | | 4pole,SB<br>U2 MIC | 4pole,SB<br>U1 MIC | 3pole | No audio | | 18H | Detection<br>interrupt | R/C | 0x00 | | | Reserved | | | Audio<br>detection<br>done | RES<br>detection<br>occurred | RES<br>detection<br>done | | 19H | Detection<br>interrupt Mask | R/W | 0x00 | | Reserved Audio detection done mask | | | | RES<br>detection<br>occurred<br>mask | RES<br>detection<br>done<br>mask | | | 1AH | Audio detection<br>RGE1 | RO | 0xFF | audio detection value REG1 [7:0] | | | | | | | | | 1BH | Audio detection<br>RGE2 | RO | 0xFF | audio detection value REG2 [7:0] | | | | | | | | | 1CH | MIC Threshold<br>DATA0 | R/W | 0x20 | MIC Threshold value DATA0 [7:0] | | | | | | | | | 1DH | MIC Threshold<br>DATA1 | R/W | 0xFF | | MIC Threshold value DATA1 [7:0] | | | | | | | | 1EH | I2C Reset | W/C | 0x00 | | | | Reserved | | | | I2C reset | | 1FH | Current Source<br>Setting | R/W | 0x07 | | Rese | rved | | | Current Source | e setting [3:0] | | ### Table 9. I<sup>2</sup>C SLAVE ADDRESS | ADDR | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------|-------|-------|-------|-------|-------|-------|-------|-------| | ADDR = L | 1 | 0 | 0 | 0 | 0 | 1 | 0 | R/W | | ADDR = H | 1 | 0 | 0 | 0 | 0 | 1 | 1 | R/W | **DEVICE ID** Address: 00h Reset Value: 8'b 0000\_1001 Type: Read | Bits | Name | Size | Description | |------|-------------|------|---------------------| | 7:6 | Vendor ID | 2 | Vendor ID | | 5:3 | Version ID | 3 | Device Version ID | | 2:0 | Revision ID | 3 | Revision History ID | # **OVP INTERRUPT MASK** Address: 01h Reset Value: 8'b 0000\_0000 Type: Read/Write | Bits | Name | Size | Description | |------|----------------------------------|------|----------------------------------------------------------------------------------------------------------------| | 7 | Reserved | 1 | Do Not Use | | 6 | OVP Interrupt mask control | 1 | OVP Interrupt function Enable/Disable 0: Controlled by [5:0] bit 1: Mask all connector side pins OVP interrupt | | 5 | DP_R OVP Interrupt mask control | 1 | Do not mask OVP interrupt Mask OVP interrupt | | 4 | DN_L OVP Interrupt mask control | 1 | Do not mask OVP interrupt Mask OVP interrupt | | 3 | SBU1 OVP Interrupt mask control | 1 | Do not mask OVP interrupt Mask OVP interrupt | | 2 | SBU2 OVP Interrupt mask control | 1 | 0: Do not mask OVP interrupt 1: Mask OVP interrupt | | 1 | GSBU1 OVP Interrupt mask control | 1 | Do not mask OVP interrupt Mask OVP interrupt | | 0 | GSBU2 OVP Interrupt mask control | 1 | Do not mask OVP interrupt Mask OVP interrupt | # **OVP INTERRUPT FLAG** Address: 02h Reset Value: 8'b 0000\_0000 Type: Read Clear | Bits | Name | Size | Description | |-------|-----------|------|---------------------------------------------------------| | [7:6] | Reserved | 2 | Do Not Use | | 5 | DP_R OVP | 1 | OVP event has not occurred OVP event has occurred | | 4 | DN_L OVP | 1 | OVP event has not occurred OVP event has occurred | | 3 | SBU1 OVP | 1 | OVP event has not occurred OVP event has occurred | | 2 | SBU2 OVP | 1 | OVP event has not occurred OVP event has occurred | | 1 | GSBU1 OVP | 1 | OVP event has not occurred OVP event has occurred | | 0 | GSBU2 OVP | 1 | 0: OVP event has not occurred 1: OVP event has occurred | # **OVP STATUS** Address: 03h Reset Value: 8'b 0000\_0000 Type: Read | Bits | Name | Size | Description | |-------|------------------|------|---------------------------------------------------------| | [7:6] | Reserved | 2 | Do Not Use | | 5 | OVP on DP_R PIN | 1 | 0: OVP event has not occurred 1: OVP event has occurred | | 4 | OVP on DN_L PIN | 1 | 0: OVP event has not occurred 1: OVP event has occurred | | 3 | OVP on SBU1 PIN | 1 | 0: OVP event has not occurred 1: OVP event has occurred | | 2 | OVP on SBU2 PIN | 1 | 0: OVP event has not occurred 1: OVP event has occurred | | 1 | OVP on GSBU1 PIN | 1 | 0: OVP event has not occurred 1: OVP event has occurred | | 0 | OVP on GSBU2 PIN | 1 | 0: OVP event has not occurred 1: OVP event has occurred | # **SWITCHING SETTING ENABLE** Address: 04h Reset Value: 8'b 1001\_1000 Type: Read/Write | Bits | Name | Size | Description | |------|--------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Device Enable | 1 | O: Device Disable; L, R pull down by 10 k and other switch nodes will be high–Z for positive input. 1: Device Enable. Device Enable = 1 Device enable = 0 ENN = 1 Device Disable ENN = 0 Device Enable Device Disable | | 6 | SBU1_H to SBUx switches | 1 | 0: Switch Disable; SBU1_H will be high-Z for positive input 1: Switch Enable | | 5 | SBU2_H to SBUx switches | 1 | 0: Switch Disable; SBU2_H will be high-Z for positive input 1: Switch Enable | | 4 | DN_L to DN or L switches | 1 | O: Switch Disable; DN_L,DN will be high-Z for positive input. L pull down by 10 kohm 1: Switch Enable | | 3 | DP_R to DP or R switches | 1 | O: Switch Disable; DP_R,DP will be high-Z for positive input. R pull down by 10 kohm 1: Switch Enable | | 2 | Sense to GSBUx switches | 1 | Switch Disable; Sense,GSBU1 and GSBU2 will be high–Z for positive input Switch Enable | | 1 | MIC to SBUx switches | 1 | Switch Disable: MIC will be high–Z for positive input. Switch Enable | | 0 | AGND to SBUx switches | 1 | Switch Disable: AGND will be high-Z for positive input. Switch Enable | ### **SWITCH SELECT** Address: 05h Reset Value: 8'b 0001\_1000 Type: Read/Write | Bits | Name | Size | Description | |------|--------------------------|------|---------------------------------------------------------| | 7 | Reserved | 1 | Do Not Use | | 6 | SBU1_H switches | 1 | 0: SBU1_H to SBU1 switch ON 1: SBU1_H to SBU2 switch ON | | 5 | SBU2_H switches | 1 | 0: SBU2_H to SBU2 switch ON 1: SBU2_H to SBU1 switch ON | | 4 | DN_L to DN or L switches | 1 | 0: DN_L to L switch ON 1: DN_L to DN switch ON | | 3 | DP_R to DP or R switches | 1 | 0: DP_R to R switch ON 1: DP_R to DP switch ON | | 2 | Sense to GSBUx switches | 1 | 0: Sense to GSBU1 switch ON 1: Sense to GSBU2 switch ON | | 1 | MIC to SBUx switches | 1 | 0: MIC to SBU2 switch ON 1: MIC to SBU1 switch ON | | 0 | AGND to SBUx switches | 1 | 0: AGND to SBU1 switch ON<br>1: AGND to SBU2 switch ON | ### **SWITCH STATUS0** Address: 06h Reset Value: 8'b 0000\_0000 Type: Read Only | Bits | Name | Size | Description | |-------|---------------------|------|----------------------------------------------------------------------------------------------------------------| | [7:6] | Reserved | 2 | Do not use | | [5:2] | Sense Switch Status | 2 | 00: Sense switch is Open/Not Connected 01: Sense connected to GSBU1 10: Sense connected to GSBU2 11: Not Valid | | [3:2] | DP_RSwitch Status | 2 | 00: DP_R Switch Open/Not Connected 01: DP_Rconnected to DP 10: DP_Rconnected to R 11: Not Valid | | [1:0] | DN_L switch Status | 2 | 00: DN_L Switch Open/Not Connected 01: DN_L connected to DN 10: DN_L connected to L 11: Not Valid | ### **SWITCH STATUS1** Address: 07h Reset Value: 8'b 0000\_0000 Type: Read Only | Bits | Name | Size | Description | |-------|--------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:6] | Reserved | 2 | Do not use | | [5:3] | SBU2 Switch Status | 3 | 000: SBU2 switch is Open/Not Connected 001: SBU2 connected to MIC 010: SBU2 connected to AGND 011: SBU2 connected to SBU1_H 100: SBU2 connected to SBU2_H 101: SBU2 connected both SBU1_H and SBU2_H 110111: Do not use | | [2:0] | SBU1 Switch Status | 3 | 000: SBU1 switch is Open/Not Connected 001: SBU1 connected to MIC 010: SBU1 connected to AGND 011: SBU1 connected to SBU1_H 100: SBU1 connected to SBU2_H 101: SBU1 connected both SBU1_H and SBU2_H 110111: Do not use | ### **AUDIO SWITCH LEFT CHANNEL SLOW TURN-ON** Address: 08h Reset Value: 8'b 0000\_0001 Type: Read/Write | Bits | Name | Size | Description | |-------|------------------------------------|------|--------------------| | [7:0] | Switch turn on rising time setting | 8 | 11111111: 25600 μS | | | | | | | | | | 00000001: 200 μS | | | | | 00000000: 100 μS | ### **AUDIO SWITCH RIGHT CHANNEL SLOW TURN-ON** Address: 09h Reset Value: 8'b 0000 0001 Type: Read/Write | Bits | Name | Size | Description | |-------|------------------------------------|------|--------------------| | [7:0] | Switch turn on rising time setting | 8 | 11111111: 25600 μS | | | | | | | | | | 00000001: 200 μS | | | | | 00000000: 100 μS | ### MIC SWITCH SLOW TURN-ON Address: 0Ah Reset Value: 8'b 0000\_0001 Type: Read/Write | Bits | Name | Size | Description | |-------|------------------------------------|------|---------------------| | [7:0] | Switch turn on rising time setting | 8 | 111111111: 25700 μS | | | | | | | | | | 00000010: 350 μS | | | | | 00000001: 250 μS | | | | | 00000000: Not Valid | ### SENSE SWITCH SLOW TURN-ON Address: 0Bh Reset Value: 8'b 0000\_0001 Type: Read/Write | Bits | Name | Size | Description | |-------|------------------------------------|------|--------------------| | [7:0] | Switch turn on rising time setting | 8 | 11111111: 25600 μS | | | | | | | | | | 00000001: 200 μS | | | | | 00000000: 100 μS | ### **AUDIO GROUND SWITCH SLOW TURN-ON** Address: 0Ch Reset Value: 8'b 0000\_0001 Type: Read/Write | Bits | Name | Size | Description | |-------|------------------------------------|------|---------------------| | [7:0] | Switch turn on rising time setting | 8 | 11111111: 179000 μS | | | | | | | | | | 00000001: 1400 μS | | | | | 00000000: 700 μS | ### TIMING DELAY BETWEEN R SWITCH ENABLE AND L SWITCH ENABLE Address: 0Dh Reset Value: 8'b 0000\_0000 Type: Read/Write | Bits | Name | Size | Description | | |-------|----------------------------|--------------------|--------------------|--| | [7:0] | :0] Delay timing setting 8 | 11111111: 25500 μS | | | | | | | 11111110: 25400 μS | | | | | | | | | | | | 00000001: 100 μS | | | | | | 00000000: 0 μS | | ### TIMING DELAY BETWEEN MIC SWITCH ENABLE AND L SWITCH ENABLE Address: 0Eh Reset Value: 8'b 0000\_0000 Type: Read/Write | Bits | Name | Size | Description | |-------|----------------------|------|--------------------| | [7:0] | Delay timing setting | 8 | 11111111: 25500 μS | | | | | 11111110: 25400 μS | | | | | | | | | | 00000001: 100 μS | | | | | 00000000: 0 μS | ### TIMING DELAY BETWEEN SENSE SWITCH ENABLE AND L SWITCH ENABLE Address: 0Fh Reset Value: 8'b 0000\_0000 Type: Read/Write | Bits | Name | Size | Description | |-------|----------------------|------|--------------------| | [7:0] | Delay timing setting | 8 | 11111111: 25500 μS | | | | | 11111110: 25400 μS | | | | | | | | | | 00000001: 100 μS | | | | | 00000000: 0 μS | ### TIMING DELAY BETWEEN AUDIO GROUND SWITCH ENABLE AND L SWITCH ENABLE Address: 10h Reset Value: 8'b 0000\_0000 Type: Read/Write | Bits | Name | Size | Description | |-------|----------------------|------|---------------------| | [7:0] | Delay timing setting | 8 | 111111111: 25500 μS | | | | | 11111110: 25400 μS | | | | | | | | | | 00000001: 100 μS | | | | | 00000000: 0 μS | ### **AUDIO ACCESSORY STATUS** Address: 11h Reset Value: 8'b 0000\_0010 Type: Read | Bits | Name | Size | Description | |-------|----------|------|-----------------------------------------------| | [7:2] | Reserved | 6 | Do not use | | 1 | CC_IN | 1 | 0: CC_IN < 1.2 V<br>1: CC_IN > 1.5 V | | 0 | DET | 1 | 0: DET output is low 1: DET is output is high | #### **FUNCTION ENABLE** Address: 12h Reset Value: 8'b 0000\_1000 Type: Read/Write | Bits | Name | Size | Description | |------|-----------------------------------------------|------|-----------------------------------------------------------------------------------------------| | 7 | Reserved | 1 | Do not use | | 6 | DET I/O Control | 1 | DET pin is in Open/Drain Configuration DET pin is in Push/Pull Configuration | | 5 | RES detection range setting | 1 | 1: 10k to 2560 k<br>0: 1k to 256 k | | 4 | GPIO control enable | 1 | 1: enable<br>0: disable | | 3 | Slow turn on control enable | 1 | 1: enable<br>0: disable | | 2 | MIC auto break out control enable | 1 | 1: enable<br>0: disable | | 1 | RES detection enable | 1 | 1: enable; will be changed to '0' after low resistance detection 0: disable | | 0 | Audio jack detection and configuration enable | 1 | 1: enable; will be changed to '0' after audio jack detection and configuration 0: disable | When GPIO control mode (manual switch control) is enable. 'Switch control' register is changed to read only. It will reflect switch status. I<sup>2</sup>C slave address is ### **RES DETECTION PIN SETTING** Address: 13h Reset Value: 8'b 0000\_0000 Type: Read | Bits | Name | Size | Description | |-------|---------------|------|------------------------------------------------------------------------------------| | [7:3] | Reserved | 5 | Do not use | | [2:0] | Pin selection | 3 | 000: CC_IN 001: DP/R 010: DN_L 011: SBU1 100: SBU2 101: Do not use 111: Do not use | If RES detection pin is enable before setting PIN selection it will always do the CC\_IN first. Recommend user to select the pin first before setting the RES detection pin enable. ### **RES VALUE** Address: 14h Reset Value: 8'b 1111\_1111 Type: Read | Bits | Name | Size | Description | |-------|---------------------------|------|--------------------------| | [7:0] | Detected resistance value | 8 | 0000_0000 : R < 1 k | | | | | <br>1111_1111: R > 300 K | ### **RES DETECTION THRESHOLD** Address: 15h Reset Value: 8'b 0001\_0110 Type: Read | Bits | Name | Size | Description | |-------|-------------------------|------|--------------------------------------------------------| | [7:0] | RES detection threshold | 8 | Selection by 1 K $\Omega$ per step if Reg 12h [5] = 0 | | | | | Selection by 10 K $\Omega$ per step if Reg 12h [5] = 0 | | | | | Default Value = 22 K $\Omega$ | | | | | 0000_0000: 1 ΚΩ /10 ΚΩ | | | | | | | | | | 1111_1111: 256 ΚΩ / 2560 ΚΩ | # **RES DETECTION INTERVAL** Address: 16h Reset Value: 8'b 0000\_0000 Type: Read | Bits | Name | Size | Description | |-------|------------------------|------|-------------------------------------------------| | [7:2] | Reserved | 6 | Do not use | | [1:0] | RES detection interval | 2 | 00: Single<br>01: 100 mS<br>10: 1 S<br>11: 10 S | ### **AUDIO JACK STATUS** Address: 17h Reset Value: 8'b 0000\_0001 Type: Read | Bits | Name | Size | Description | |-------|--------------------|------|-------------------------------------------------------| | [7:3] | Reserved | 4 | Do not use | | 3 | 4pole | 1 | 1: 4 Pole SBU2 to MIC, SBU1 to audio ground 0: others | | 2 | 4pole | 1 | 1: 4 Pole SBU1 to MIC, SBU2 to audio ground 0: others | | 1 | 3 pole | 1 | 1: 3 pole<br>0: others | | 0 | No audio accessory | 1 | No audio accessory Audio accessory attached | ### RES DETECTION /AUDIO JACK DETECTION INTERRUPT FLAG Address: 18h Reset Value: 8'b 0000\_0000 Type: Read Clear | Bits | Name | Size | Description | |-------|----------------------------------------|------|-------------------------------------------------------------------------------------------------------| | [7:3] | Reserved | 5 | Do Not Use | | 2 | Audio jack detection and configuration | 1 | O: Audio jack detection and configuration has not occurred Head of the configuration has occurred | | 1 | Low resistance occurred | 1 | Cow resistance has not occurred Low resistance has occurred | | 0 | Low resistance detection | 1 | Cow resistance has not occurred Low resistance has occurred | # **RES /AUDIO JACK DETECTION INTERRUPT MASK** Address: 19h Reset Value: 8'b 0000 0000 Type: Read Clear | Bits | Name | Size | Description | | |-------|----------------------------------------|------|--------------------------------------------------------------------|--| | [7:3] | Reserved 5 | | Do Not Use | | | 2 | Audio jack detection and configuration | 1 | Mask Audio jack detection and configuration has occurred interrupt | | | 1 | Low resistance occurred | 1 | 1: Low resistance has occurred interrupt | | | 0 | Low resistance detection | 1 | 1: Low resistance detection has occurred interrupt | | # **AUDIO JACK DETECTION REG1 VALUE** Address: 1Ah Reset Value: 8'b 1111\_1111 Type: Read | Bits | Name | Size | Description | |-------|----------------------------|------|---------------------------------| | [7:0] | Audio jack detection value | 8 | Resistance between SBU1 to SBU2 | ### **AUDIO JACK DETECTION REG2 VALUE** Address: 1Bh Reset Value: 8'b 1111\_1111 Type: Read | Bits | Name | Size | Description | |-------|----------------------------|------|---------------------------------| | [7:0] | Audio jack detection value | 8 | Resistance between SBU2 to SBU1 | ### **MIC DETECTION THRESHOLD DATAO** Address: 1Ch Reset Value: 8'b 0010\_0000 Type: Read/Write | Bits | Name | Size | Description | | | |-------|-------------------------------|------|-------------------------------|--|--| | [7:0] | MIC detection threshold DATA0 | 8 | MIC detection threshold DATA0 | | | | | | | 0010_0000: 300 mV | | | ### **MIC DETECTION THRESHOLD DATA1** Address: 1Dh Reset Value: 8'b 1111\_1111 Type: Read/Write | Bits | Name | Size | Description | |-------|---------------------------------|------|-------------------------------| | [7:0] | MIC detection threshold DATA1 8 | | MIC detection threshold DATA1 | | | | | 1111_1111: 2.4 V | #### **I2C RESET** Address: 1Eh Reset Value: 8'b 0000\_0000 Type: W/C | Bits | Name | Size | Description | |-------|-----------|------|-----------------------------------------| | [7:1] | Reserved | 7 | Reserved | | 0 | I2C reset | 1 | 0: default<br>1: I <sup>2</sup> C reset | ### **CURRENT SOURCE SETTING** Address: 1Fh Reset Value: 8'b 0000\_0111 Type: Write | Bits | Name | Size | Description | | | | |-------|------------------------|------|----------------------------------------------------------------|--|--|--| | [7:4] | Reserved | 4 | Reserved | | | | | [3:0] | Current Source Setting | 4 | 1111: 1500 μA<br>0111: 700 μA<br>0001: 100 μA<br>0000: invalid | | | | #### APPLICATION INFORMATION #### **Over-Voltage Protection** FSA4480 features over-voltage protection (OVP) on receptacle side pins that switches off the internal signal routing path if the input voltage exceeds the OVP threshold. If OVP is occurred, interrupt signal can be send by INT signal and FLAG data will provide information that which pin had OVP event. #### **Headset Detection** FSA4480 integrates headset unplug detection function by detecting the CC\_IN voltage. The function is always active when device is enabling. DET will be high when CC\_IN is low (CC\_IN < 1.2 V). When CC\_IN = High (CC\_IN > 1.5 V), DET will be released to low. | | Device Disable | Device Enable | |-----------------------------------|----------------|---------------| | CC_IN < V <sub>TH_L</sub> = 1.2 V | DET = 0 | DET = 1 | | CC_IN > V <sub>TH_H</sub> = 1.5 V | DET = 0 | DET = 0 | #### MIC Switch Auto-off Function The function is active during control bit 0x12h bit[2] = 1. When CC\_IN is high (CC\_IN > 1.5 V) and L,R, Audio ground switches are under on status, MIC switch will be off and receptacle side pin will be connected to ground for 50 $\mu$ S first. Then it shows high–Z status under MIC switch is set on status. #### **Audio Ground Detection and Configuration** The function is active when control bit 0x12h bit[0] = 1 and R, L AGND switches are set to be on status. For type-C interface analog headset, the audio ground could be SBU1 pin or SBU2 pin. The function will provide autonomous detection and configuration to route MIC and audio ground signal accordingly. Figure 4. During detection and configuration, the R, L, Sense, MIC and Audio ground switch will be off. After detection and configuration, R and L switches will turn on according to switch configuration and timing setting. MIC, Sense and Audio ground will turn on according to detection results and timing control setting. #### **Resistance Detection** The function is active during control bit 0x12h bit[1] = 1. It will monitor the resistance between receptacle side pins and ground. During resistance detection, the switch which is monitored will be off. The detection result will be saved in the resistance flag register. The measurement could be from 1 k $\Omega$ to 2.56 M $\Omega$ which is controlled by internal register. The detection interval can be set at 100 ms, 1 s or 10 s by register 0x16h. Figure 5. ### **Manual Switch Control** The function is active during control bit 0x12h bit[4] = 1 and 0x04h = FF. It will provide manual control for device. During this configuration, ADDR and INT pins will be set as logic control input. ### MANUAL SWITCH CONTROL (The function is active during control bit 0x12h bit[4] = 1 and 0x04h = FF. It will provide manual control for device. During this configuration, ADDR and INT pins will be set as logic control input.) | Power | ENN | ADDR | INT | SENSE<br>Switch | Headset<br>Detection | USB Switch | Audio Switch | MIC/ Audio<br>GND Switch | SBU by Pass<br>Switch | |-------|-----|------|-----|-------------------------|----------------------|---------------------------------|-------------------------------|--------------------------------------------|-----------------------------------------------| | OFF | Х | Х | Х | OFF | OFF | OFF | OFF | OFF | OFF | | ON | Н | Х | Х | OFF | OFF | OFF | OFF | OFF | OFF | | ON | L | 0 | 0 | OFF | OFF | ON:<br>DP_R to DP<br>DN_L to DN | OFF | OFF | ON:<br>SBU1 to<br>SBU1_H<br>SBU2 to<br>SBU2_H | | ON | L | 0 | 1 | OFF | OFF | ON:<br>DP_R to DP<br>DN_L to DN | OFF | OFF | ON:<br>SBU1 to<br>SBU2_H<br>SBU2 to<br>SBU1_H | | ON | L | 1 | 0 | ON<br>GSBU2 to<br>SESNE | ON | OFF | ON:<br>DP_R to R<br>DN_L to L | ON:<br>SBU1 to MIC<br>SBU2 to Audio<br>GND | OFF | | ON | L | 1 | 1 | ON<br>GSBU1 to<br>SESNE | ON | OFF | ON:<br>DP_R to R<br>DN_L to L | ON:<br>SBU2 to MIC<br>SBU1 to Audio<br>GND | OFF | #### I<sup>2</sup>C INTERFACE The FSA4480 includes a full $I^2C$ slave controller. The $I^2C$ slave fully complies with the $I^2C$ specification version 2.1 requirements. This block is designed for fast mode, 400 kHz, signals. Examples of an I<sup>2</sup>C write and read sequence are shown in below figures respectively. NOTE: Single Byte read is initiated by Master with P immediately following first data byte. Figure 6. I<sup>2</sup>C Write Example Figure 7. I<sup>2</sup>C Read Example #### **TEST DIAGRAMS** Figure 8. On Resistance NOTE: Each switch port is tested separately. Figure 9. Off Leakage (loz) rigure of on ricolotanoe Figure 10. On Leakage NOTE: Each switch port is tested separately. Figure 11. Power Off Leakage (loff) Figure 12. Test Circuit Load Figure 13. Turn On/Off Waveforms under Manual Mode Figure 14. Bandwidth Figure 15. Channel Off Isolation Figure 16. Adjacent Channel Crosstalk Figure 17. Channel Off Capacitance Figure 18. Channel On Capacitance Figure 19. Total Harmonic Distortion (THD + N) ### **ORDERING INFORMATION** | Part Number | Top Mark | Package | D | Е | X | Υ | |-------------|----------|---------------|--------|--------|--------|--------| | FSA4480UCX | 6D | 25-Ball WLCSP | 2.24mm | 2.28mm | 0.32mm | 0.34mm | ON Semiconductor is licensed by the Philips Corporation to carry the I<sup>2</sup>C bus protocol. #### WLCSP25 2.24x2.28x0.586 CASE 567UZ ISSUE B **DATE 03 JAN 2018** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009. - 2. CONTROLLING DIMENSION: MILLIMETERS - 3. DATUM C APPLIES TO THE SPHERICAL CROWN OF THE SOLDER BALLS | 0.05 C | A2<br>A1<br>A1 | |---------------|----------------| | SEATING PLANE | | | SIDE VIEW | DETAIL A | | | MILLIMETERS | | | |-----|-------------|-------|-------| | DIM | MIN. | NOM. | MAX. | | Α | 0.547 | 0.586 | 0.625 | | A1 | 0.178 | 0.208 | 0.238 | | A2 | 0.360 | 0.378 | 0.396 | | b | 0.24 | 0.26 | 0.28 | | D | 2.250 | 2.280 | 2.310 | | Е | 2.210 | 2.240 | 2.270 | | е | 0.40 BSC | | | | х | 0.305 | 0.320 | 0.335 | | У | 0.325 | 0.340 | 0.355 | | e (Ø0.215<br>A1 of Cu | | |-----------------------|--| | | | | | | | <del></del> ⊕○○○○ | | | T 0000 | | | ' 00000 | | | RECOMMENDED | | RECOMMENDED MOUNTING FOOTPRINT (NSMD PAD TYPE) | | | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED" | | | |--|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|-------------| | | DESCRIPTION: | WLCSP25 2.24x2.28x0.586 | | PAGE 1 OF 1 | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMi., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer p #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative