Photocouplers Infrared LED & Photo IC

# TLP5231

## Preliminary

### 1. Applications

- ·Isolated IGBT/Power MOSFET Gate Driers (Pre-driver)
- $\boldsymbol{\cdot}\mathsf{AC}$  and brushless DC Motor Drives
- Industrial Inverters and Uninterruptible Power Supply (UPS)

### 2. General

The TLP5231 is a highly integrated 2.5 A dual-output IGBT gate drive photocoupler which a multi-functional IC is housed in a long creepage and clearance SO16L package. This photocoupler is suitable as a pre-driver to driver power devices via external p- and n- channel MOSFET as buffer.

The TLP5231, a smart gate driver photocoupler, includes functions of IGBT/power MOSFET desaturation detection, isolated fault status feedback, soft gate turn-off, active Miller cramping and under voltage lockout (UVLO).

The TLP5231 consists two GaA  $\ell$  As infrared light-emitting diodes (LEDs) and two high-gain and high-speed ICs. They realize output current control and fault status feedback with electrical isolation between first and second stage.

### 3. Features

- (1) Peak output current: ±2.5 A (max)
- (2) Guaranteed performance over temperature: -40 to 110  $\,\,{}^\circ\!\!{\rm C}$
- (3) Threshold input current: 3.5 mA (max)
- (4) Propagation delay time: 300 ns (max)
- (5) Common-mode transient immunity:  $\pm 25 \text{ kV/}\mu\text{s}$  (min)
- (6) Isolation voltage: 5000 Vrms (min)
- (7) Safety standards
  - UL: UL1577, File No.E67349
  - cUL: CSA Component Acceptance Service No.5A File No.E67349
  - VDE: EN60747-5-5, EN60065, EN60950-1, EN 62368-1 (Note 1)
  - CQC: GB4943.1, GB8898 (to be applied)

Note 1: When a VDE approved type is needed, please designate the Option (D4).

#### 4. Pin Configuration



- 1 : No connection
- 2 : Cathode
- 3 : Anode
- 4 : Cathode
- 5 : Input side ground
- 6 : Input side supply voltage
- 7 : Fault output
- 8 : Input side ground
- 9 : Negative output supply voltage
- 10 : No connection, for testing only
- 11 : Low side voltage output
- 12 : High side voltage output
- 13 : Positive output supply voltage
- 14 : External MOSFET control pin
- 15 : Desat over current sensing
- 16 : Common output supply voltage (power device emitter or source)



## 5. Internal Circuit (Note)

Note: A 10- $\mu$ F bypass capacitor must be connected between pins 9 (V<sub>EE</sub>) and 13 (V<sub>CC2</sub>), and a 1- $\mu$ F bypass capacitor must be connected between pins 13 (V<sub>CC2</sub>) and 16 (V<sub>E</sub>), and pins 9 (V<sub>EE</sub>) and 16 (V<sub>E</sub>). The total lead length between capacitor and coupler should not exceed 1 cm.

### 6. Principle of Operation

### 6.1 Truth Table

| lF  | UVLO_P, UVLO_N | DESAT                        | FAULT                  | Voutp                 | Voutn                | V <sub>GMOS</sub>    |
|-----|----------------|------------------------------|------------------------|-----------------------|----------------------|----------------------|
| Х   | Active         | Not active                   | H (Vcc1)               | H (Vcc2)              | H (VE)               | H (VE)               |
| ON  | Not active     | Active (with DESAT fault)    | H (Vcc1)               | H (Vcc2)              | L (Vee)              | H (VE)               |
| ON  | Not active     | Active (without DESAT fault) | L (Vgnd1)              | L (VE)                | L (V <sub>EE</sub> ) | L (V <sub>EE</sub> ) |
| OFF | Not active     | Not active                   | L (V <sub>GND1</sub> ) | H (V <sub>CC2</sub> ) | H (VE)               | L (Vee)              |

#### 6.2 Mechanical Parameters

| Characteristics              | Size      | Unit |
|------------------------------|-----------|------|
| Height                       | 2.3 (max) | mm   |
| Creepage distances           | 8.0 (min) |      |
| Clearance distances          | 8.0 (min) | 25   |
| Internal isolation thickness | 0.4 (min) | 2    |

## TLP5231 (Preliminary)

| 7. /     | Absolute Maximum Ratings (Note) (Unless                         | otherwise                             | specifie | ed, Ta = 25 ℃)                                 | _                |
|----------|-----------------------------------------------------------------|---------------------------------------|----------|------------------------------------------------|------------------|
|          | Characteristics                                                 | Symbol                                | Note     | RATING                                         | Unit             |
|          | Input forward current                                           | IF                                    |          | 25                                             | mA               |
|          | Input forward current derating $(Ta \ge 95 \ ^{\circ}C)$        | $\Delta I_F / \Delta T_a$             |          | -0.84                                          | mA/℃             |
|          | Peak transient input forward current                            | IFPT                                  | (Note 1) | 1                                              | А                |
| LED      | Peak transient input forward current derating (Ta $\geq$ 95 °C) | $\Delta I_{FPT} / \Delta T_a$         | (Note 3) | -34                                            | mA/℃             |
|          | Reverse Voltage                                                 | VR                                    |          | 5                                              | V                |
|          | Input power dissipation                                         | PD                                    |          | 150                                            | mW               |
|          | Input power dissipation derating $(Ta \ge 95 \ C)$              | $\Delta P_D / \Delta T_a$             | (Note 3) | -5.0                                           | mW/℃             |
|          | Positive input supply voltage                                   | V <sub>CC1</sub>                      |          | -0.5 to 7                                      | V                |
|          | Peak high-level output current (Ta = -40 to 110 $^{\circ}$ C)   | I <sub>OPH</sub>                      | (Note 2) | -2.5                                           | •                |
|          | Peak low-level output current (Ta = -40 to 110 $^{\circ}$ C)    | IOPL                                  | (Note 2) | +2.5                                           | A                |
|          | FAULT output current                                            | IFAULT                                |          | 8                                              | mA               |
|          | FAULT pin voltage                                               | VFAULT                                |          | -0.5 to V <sub>CC1</sub>                       | V                |
|          | Total output supply voltage                                     | (V <sub>CC2</sub> – V <sub>EE</sub> ) | (Note 6) | -0.5 to 35                                     | V                |
| ctor     | Negative output supply voltage                                  | $(V_{E} - V_{EE})$                    | (Note 6) | -0.5 to 17                                     | V                |
| Detector | Positive output supply voltage                                  | (V <sub>CC2</sub> – V <sub>E</sub> )  | (Note 6) | -0.5 to 30                                     | V                |
|          | High side output voltage                                        | VOUTP(Peak)                           |          | V <sub>E</sub> – 0.5 to V <sub>CC2</sub> + 0.5 | V                |
|          | Low side output voltage                                         | VOUTN(Peak)                           |          | V <sub>EE</sub> – 0.5 to V <sub>E</sub> + 0.5  | V                |
|          | DESAT voltage                                                   | VDESAT                                |          | V <sub>E</sub> – 0.5 to V <sub>CC2</sub> + 0.5 | V                |
|          | V <sub>GMOS</sub> voltage                                       | VGMOS                                 |          | V <sub>EE</sub> – 0.5 to V <sub>E</sub> + 0.5  | V                |
|          | Output power dissipation                                        | Po                                    |          | 410                                            | mW               |
|          | Output power dissipation derating $(T_a \ge 95 \text{ °C})$     | ΔΡ <sub>Ο</sub> /ΔΤ <sub>α</sub>      | (Note 3) | -14.0                                          | mW/℃             |
| _        | Operating temperature                                           | T <sub>opr</sub>                      |          | -40 to 110                                     |                  |
| Common   | Storage temperature                                             | T <sub>stg</sub>                      |          | -55 to 125                                     | °C               |
| Com      | Lead soldering temperature (10 s)                               | T <sub>sol</sub>                      | (Note 4) | 260                                            |                  |
| 0        | Isolation voltage (AC,1 min.,R.H. $\leq$ 60%,Ta=25 °C)          | BVs                                   | (Note 5) | 5000                                           | V <sub>rms</sub> |

- Note: Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings. Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc.)
- Note: A ceramic capacitor (10  $\mu$ F) must be connected between pins 9 (V<sub>EE</sub>) and 13 (V<sub>CC2</sub>), and a ceramic capacitor (1  $\mu$ F) must be connected between pins 13 (V<sub>CC2</sub>) and 16 (V<sub>E</sub>), and pins 9 (V<sub>EE</sub>) and 16 (V<sub>E</sub>) to stabilize the operation of the high gain linear amplifier. Failure to provide the bypassing may impair the switching property. The total lead length between capacitor and coupler should not exceed 1 cm.
- Note 1: Pulse width  $\leq$  1  $\mu$ s, 300 pps
- Note 2: Exponential waveform. Pulse width  $\leq$  0.2  $\mu s,\,f$   $\leq$  15 kHz,  $V_{CC2}$  = 15 V
- Note 3: Soldered on a substrate designated by JEDEC.
- Note 4: For the effective lead soldering area..
- Note 5: This device is considered as a two-terminal device: Pins 1 through 8 are shorted together, and pins 9 through 16 are shorted together.
- Note 6: Power supply sequence must be 1)  $V_E$   $V_{EE},$  2)  $V_{CC2}$   $V_E.$

#### 8. Recommended Operating Conditions (Note)

| Characteristics                | Symbol                                | Note     | Min | Тур. | Max                                      | Unit |
|--------------------------------|---------------------------------------|----------|-----|------|------------------------------------------|------|
| Total output supply voltage    | (V <sub>CC2</sub> - V <sub>EE</sub> ) | (Note 1) | 21  | -    | 30                                       | V    |
| Negative output supply voltage | (V <sub>E</sub> - V <sub>EE</sub> )   | (Note 1) | 6   | -    | 15                                       | V    |
| Positive output supply voltage | (V <sub>CC2</sub> - V <sub>E</sub> )  | (Note 1) | 15  | -    | 30 - (V <sub>E</sub> - V <sub>EE</sub> ) | V    |
| Positive input supply voltage  | V <sub>CC1</sub>                      |          | 3.3 | -    | 5.5                                      | V    |
| Input on-state current         | I <sub>F(ON)</sub>                    | (Note 2) | 5.3 | -    | 12                                       | mA   |
| Input off-stage voltage        | V <sub>F(OFF)</sub>                   | (Note 2) | 0   | -    | 0.8                                      | V    |

Note: The recommended operating conditions are given as a design guide necessary to obtain the intended performances of the device. Each parameter is an independent value. When creating a system design using this device, the electrical characteristics specified in this datasheet should also be considered.

Note 1: If the V<sub>CC2</sub> and V<sub>EE</sub> rise is sharp, an internal circuit might not be operate with stability. Please design the V<sub>CC2</sub> and V<sub>EE</sub> rise slope under 0.1 V/ $\mu$ s.

Note 2: The rise and fall times of the input on-current should be less than 0.5  $\,\mu s.$ 

### 9. Electrical Characteristics (Note) (Unless otherwise specified, Ta = -40 to 110 °C, $V_{CC2} - V_E = 15$ V, $V_E - V_{EE} = 8$ V)

| Characteristics                                | Symbol             | Note     | Test<br>Circuit | Test Condition                                                                                                                                                                                                 | Min                    | Тур.                   | Max                  | Unit |
|------------------------------------------------|--------------------|----------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|----------------------|------|
| Input forward voltage                          | VF                 |          |                 | I <sub>F</sub> = 10 mA, T <sub>a</sub> = 25 ℃                                                                                                                                                                  | 1.45                   | -                      | 1.7                  | V    |
| Input reverse current                          | IR                 |          |                 | V <sub>R</sub> = 5 V                                                                                                                                                                                           | -                      | -                      | 10                   | μA   |
| Input capacitance                              | Ct                 |          |                 | V = 0 V, f = 1 MHz, T <sub>a</sub> = 25 ℃                                                                                                                                                                      | -                      | 60                     | -                    | pF   |
| FAULT low level output<br>voltage              | VFAULTL            |          |                 | $    V_{DESAT} = 0 \ V, \ R_F = 10 \ k\Omega, \\ C_F = 1 \ nF, \ V_{CC1} = 3.3 \ or \ 5.5 \ V $                                                                                                                | -                      | 0.1                    | 0.25                 | V    |
| FAULT high level output<br>voltage             | VFAULTH            |          |                 | $\label{eq:VDESAT} \begin{array}{l} V_{\text{DESAT}} = \text{Open},  R_{\text{F}} = 10 \; \text{k}\Omega, \\ C_{\text{F}} = 1 \; \text{nF},  V_{\text{CC1}} = 3.3 \; \text{or} \; 5.5 \; \text{V} \end{array}$ | -                      | V <sub>CC1</sub>       | -                    | V    |
| FAULT low level output<br>current              | IFAULTL            |          |                 | $ V_{FAULT} = 0.15 V, \\ V_{CC1} = 3.3 \text{ or } 5 V $                                                                                                                                                       | -                      | 1.2                    | -                    | mA   |
| FAULT high level output<br>current             | IFAULTH            |          |                 | $V_{FAULT} = V_{CC1} = 3.3 \text{ or } 5 \text{ V}$                                                                                                                                                            | -                      | 0.01                   | 1                    | μA   |
| V <sub>OUTP</sub> high level output<br>current | I <sub>OUTPH</sub> | (Note 1) | TBD             | $V_{CC2} - V_{OUTP} = 7 V$                                                                                                                                                                                     | _                      |                        | -1.0                 | A    |
| V <sub>OUTP</sub> low level output<br>current  | IOUTPL             | (Note 1) | TBD             | $V_{OUTP} - V_E = 7 V, I_F = 8 mA$                                                                                                                                                                             | 1.0                    |                        | _                    |      |
| V <sub>OUTN</sub> high level output<br>current | I <sub>OUTNH</sub> | (Note 1) | TBD             | $V_{E} - V_{OUTN} = 7 V$                                                                                                                                                                                       | _                      | _                      | -1.0                 |      |
| V <sub>OUTN</sub> low level output<br>current  | IOUTNL             | (Note 1) | TBD             | $V_{OUTN} - V_{EE} = 7 V,$<br>$I_F = 8 mA$                                                                                                                                                                     | 1.0                    | _                      | _                    |      |
| V <sub>OUTP</sub> high level output resistance | R <sub>OUTPH</sub> | (Note 1) | —               | I <sub>OUTP</sub> = -1.0 A, V <sub>F</sub> = 0 V                                                                                                                                                               | _                      | 1.6                    | 4.4                  | Ω    |
| V <sub>OUTP</sub> low level output resistance  | R <sub>OUTPL</sub> | (Note 1) | —               | I <sub>OUTP</sub> = 1.0 A, I <sub>F</sub> = 8 mA                                                                                                                                                               | _                      | 1.2                    | 3.3                  |      |
| V <sub>OUTN</sub> high level output resistance | R <sub>OUTNH</sub> | (Note 1) | —               | I <sub>OUTN</sub> = -1.0 A, V <sub>F</sub> = 0 V                                                                                                                                                               | _                      | 1.9                    | 5.0                  |      |
| V <sub>OUTN</sub> low level output resistance  | R <sub>OUTNL</sub> | (Note 1) | —               | I <sub>OUTN</sub> = 1.0 A, I <sub>F</sub> = 8 mA                                                                                                                                                               | —                      | 1.0                    | 3.3                  |      |
| V <sub>OUTP</sub> high level output voltage    | Voutph             |          | TBD             | $I_{OUTP} = -100$ mA, $V_F = 0$ V                                                                                                                                                                              | V <sub>CC2</sub> -0.43 | V <sub>CC2</sub> -0.15 | _                    | V    |
| V <sub>OUTP</sub> low leve output voltage      | Voutpl             |          | TBD             | $I_{OUTP}$ = 100 mA, $I_F$ = 8 mA                                                                                                                                                                              | _                      | V <sub>E</sub> +0.1    | V <sub>E</sub> +0.32 |      |
| V <sub>OUTN</sub> high level output voltage    | Voutnh             |          | TBD             | $I_{OUTN} = -100$ mA, $V_F = 0$ V                                                                                                                                                                              | V <sub>E</sub> -0.4    | V <sub>E</sub> -0.2    | —                    |      |
| V <sub>OUTN</sub> low leve output voltage      | Voutnl             |          | TBD             | $I_{OUTN}$ = 100 mA, $I_F$ = 8 mA                                                                                                                                                                              | —                      | V <sub>EE</sub> +0.1   | V <sub>EE</sub> +0.3 |      |
| V <sub>GMOS</sub> high level ouptut current    | Іоитдн             |          | TBD             | $V_{E} - V_{GMOS} = 8 V, I_{F} = 8 mA,$<br>DESAT = Open                                                                                                                                                        | -                      | -                      | -105                 | mA   |
| V <sub>GMOS</sub> low level output<br>current  | IOUTGL             |          | TBD             | $\label{eq:gmos} \begin{array}{l} V_{\text{GMOS}} - V_{\text{EE}} = 8 \ \text{V}, \ \text{V}_{\text{F}} = 0 \ \text{V}, \\ \text{DESAT} = \text{Open} \end{array}$                                             | 90                     | -                      | -                    |      |
| V <sub>GMOS</sub> high level output resistance | Routgh             |          | —               | $I_{OUTG}$ = -80 mA, $I_F$ = 8 mA                                                                                                                                                                              | -                      | 10                     | 30                   | Ω    |
| V <sub>GMOS</sub> low leve output resistance   | Routgl             |          | _               | $I_{OUTN} = 80 \text{ mA}, V_F = 0 \text{ V},$<br>DESAT = Open                                                                                                                                                 | -                      | 4                      | 10                   |      |
| V <sub>GMOS</sub> high level output voltage    | Voutgh             |          | _               | $I_{OUTG} = -1 \text{ mA}, I_F = 8 \text{ mA},$<br>DESAT = Open                                                                                                                                                | -                      | V <sub>E</sub>         | -                    | V    |
| V <sub>GMOS</sub> low level output voltage     | Voutgl             |          |                 | $I_{OUTN} = 1 \text{ mA}, V_F = 0 \text{ V},$<br>DESAT = Open                                                                                                                                                  | -                      | $V_{\text{EE}}$        | -                    |      |

#### Electrical Characteristics (Note) (Unless otherwise specified, Ta = -40 to 110 °C, $V_{CC2} - V_E = 15$ V, $V_E - V_{EE} = 8$ V)

|                                                           |            |      |                 | $\frac{10110}{10}$                                                                     | <u>'E - 13 V,</u> | VE VEE - | -0)  |      |
|-----------------------------------------------------------|------------|------|-----------------|----------------------------------------------------------------------------------------|-------------------|----------|------|------|
| Characteristics                                           | Symbol     | Note | Test<br>Circuit | Test Condition                                                                         | Min               | Тур.     | Max  | Unit |
| High level supply current (V <sub>CC2</sub> )             | ICC2H      |      | TBD             | V <sub>F</sub> = 0 V, no load                                                          | _                 | 6        | 10.2 | mA   |
| Low level supply current (V <sub>CC2</sub> )              | ICC2L      |      | TBD             | I <sub>F</sub> = 8 mA, no load                                                         | _                 | 6.5      | 10.2 |      |
| High level supply current ( $V_{EE}$ )                    | IEEH       |      | TBD             | V <sub>F</sub> = 0 V, no load                                                          | -9.2              | -5       | _    |      |
| Low leve supply current (V <sub>EE</sub> )                | IEEL       |      | TBD             | I <sub>F</sub> = 8 mA, no load                                                         | -9.2              | -5       |      |      |
| Threshold input current (H/L)                             | IFHL       |      | —               | V <sub>outp</sub> – V <sub>e</sub> < 5 V,<br>V <sub>outn</sub> – V <sub>ee</sub> < 1 V | _                 | 1        | 3.5  |      |
| Threshold input<br>voltage (L/H)                          | Vflh       |      | —               | $V_{OUTP} - V_E > 5 V,$<br>$V_{OUTN} - V_{EE} > 1 V$                                   | 0.8               | _        | _    | V    |
| UVLO_P threshold                                          | VUVLOP+    |      | TBD             | $I_F=8~mA,~V_{OUTP}-V_E<5~V$                                                           | 12                | 13       | 14   |      |
| $(V_{CC2} - V_E)$                                         | VUVLOP-    |      |                 | $I_F=8~mA,~V_{OUTP}-V_E>5~V$                                                           | 11                | 12       | 13   |      |
| UVLO_P hysteresis<br>( $V_{CC2} - V_E$ )                  | VUVLOP_HYS |      |                 | _                                                                                      | -                 | 1        | _    |      |
| UVLO_N threshold                                          | VUVLON+    |      |                 | $I_F = 8 \text{ mA}, V_{OUTN} - V_{EE} < 1 \text{ V}$                                  | -6                | -5.3     | -5   |      |
| $(V_{E} - V_{EE})$                                        | VUVLON-    |      |                 | $I_F=8~mA,~V_{OUTN}-V_{EE}>1~V$                                                        | -5.7              | -5.0     | -4.7 |      |
| UVLO_N hysteresis $(V_E - V_{EE})$                        | VUVLON_HYS |      |                 | _                                                                                      | _                 | 0.3      |      |      |
| DESAT threshold                                           | Vdesat     |      | _               | $V_{CC2} - V_E > V_{UVLOP-},$<br>$V_E - V_{EE} > V_{UVLON-}$                           | 7.5               | 8.0      | 9.0  |      |
| Blanking capacitor<br>charging current                    | ICHG       |      | TBD             | V <sub>DESAT</sub> = 2 V                                                               | -0.9              | -0.5     | -0.2 | mA   |
| DESAT low voltage<br>when blanking capacitor<br>discharge | Vdschg     |      | TBD             | I <sub>DSCHG</sub> = 10 mA                                                             | _                 | 1.1      | 3.0  | V    |

Note: All typical values are at  $T_a = 25$  °C.

Note: This device is designed for low power consumption, making it more sensitive to ESD than its predecessors. Extra care should be taken in the design of circuitry and pc board implementation to avoid ESD problems.

Note 1: I<sub>O</sub> application time  $\leq$  10 µs, single pulse

| Characteristics                     | Symbol          | Note     | Test conditions                   | Min                  | Тур.                 | Max | Unit             |
|-------------------------------------|-----------------|----------|-----------------------------------|----------------------|----------------------|-----|------------------|
| Total capacitance (input to output) | CS              | (Note 1) | V <sub>S</sub> = 0 V, f = 1 MHz   | -                    | 1.0                  | -   | pF               |
| Isolation resistance                | R <sub>S</sub>  | (Note 1) | $V_{S}$ = 500 V, R.H. $\leq$ 60 % | 1 x 10 <sup>12</sup> | 1 x 10 <sup>14</sup> | -   | Ω                |
| Isolation voltage                   | ΒV <sub>S</sub> | (Note 1) | AC, 60 s                          | 5000                 | -                    | -   | V <sub>rms</sub> |

Note1: This device considered a two-terminal device: All pins on the LED side are shorted together, and all pin on the photodetector side are shorted together.

## TLP5231 (Preliminary)

#### 11. Switching Characteristics (Note) (Unless otherwise specified, Ta=-40 to 110 °C, $V_{CC2} - V_E = 15$ V, $V_E - V_{EE} = 8$ V)

| Characteristics                                                                   | Symbol                              | Note                 | Test<br>Circuit | 0 ℃, V <sub>CC2</sub> – V <sub>E</sub> = 15 V<br>Condition                                                                                                                                   | Min  | Тур. | Max | Unit  |
|-----------------------------------------------------------------------------------|-------------------------------------|----------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----|-------|
| Propagation delay time<br>(L/H)                                                   | <sup>t</sup> pLH                    | (Note 1)             | TBD             | $I_F = 8 \rightarrow 0$ mA, $C_P = C_N = 4$ nF,<br>f = 20 kHz, duty = 50 %                                                                                                                   | 100  | 200  | 300 | ns    |
| Propagation delay time<br>(H/L)                                                   | <sup>t</sup> pHL                    |                      |                 | $I_F = 0 \rightarrow 8$ mA, $C_P = C_N = 4$ nF,<br>f = 20 kHz, duty = 50 %                                                                                                                   | 100  | 200  | 300 |       |
| Pulse width distortion                                                            | t <sub>pHL</sub> - t <sub>pLH</sub> |                      |                 |                                                                                                                                                                                              | -    | -    | 150 |       |
| Propagation delay skew (device to device)                                         | tpsk                                | (Note 1)<br>(Note 2) |                 | I <sub>F</sub> = 0 ← $\rightarrow$ 8 mA, C <sub>P</sub> = C <sub>N</sub> = 4 nF,<br>f = 20 kHz, duty = 50 %                                                                                  | -200 | -    | 200 |       |
| LED off to 90 % of V <sub>OUTP</sub>                                              | t <sub>DP</sub>                     | (Note 1)             |                 | $I_F = 8 \rightarrow 0$ mA, $C_P = C_N = 4$ nF,<br>f = 20 kHz, duty = 50 %                                                                                                                   | 50   | 150  | 250 |       |
| LED on to 10 % of VOUTN                                                           | <sup>t</sup> DN                     |                      |                 | I <sub>F</sub> = 0 → 8 mA, C <sub>P</sub> = C <sub>N</sub> = 4 nF,<br>f = 20 kHz, duty = 50 %                                                                                                | 50   | 130  | 250 |       |
| Non-overlap time low to high                                                      | <sup>t</sup> NLH                    |                      |                 | I <sub>F</sub> = 8 → 0 mA, C <sub>P</sub> = C <sub>N</sub> = 4 nF,<br>f = 20 kHz, duty = 50 %                                                                                                | -    | 60   | -   | -     |
| Non-overlap time high to low                                                      | <sup>t</sup> NHL                    |                      |                 | $I_F = 0 \rightarrow 8 \text{ mA, } C_P = C_N = 4 \text{ nF,}$<br>f = 20 kHz, duty = 50 %                                                                                                    | -    | 50   | -   |       |
| Rise time on VOUTP                                                                | tpR                                 |                      |                 | I <sub>F</sub> = 8 → 0 mA, C <sub>P</sub> = C <sub>N</sub> = 4 nF,<br>f = 20 kHz, duty = 50 %                                                                                                | -    | 50   | -   | -     |
| Fall time on VOUTP                                                                | tpF                                 |                      |                 | I <sub>F</sub> = 0 → 8 mA, C <sub>P</sub> = C <sub>N</sub> = 4 nF,<br>f = 20 kHz, duty = 50 %                                                                                                | -    | 50   | -   | -     |
| Rise time on VOUTN                                                                | t <sub>NR</sub>                     | -                    |                 | I <sub>F</sub> = 8 → 0 mA, C <sub>P</sub> = C <sub>N</sub> = 4 nF,<br>f = 20 kHz, duty = 50 %                                                                                                | -    | 50   | -   | -     |
| Fall time on VOUTN                                                                | t <sub>NF</sub>                     |                      |                 | I <sub>F</sub> = 0 → 8 mA, C <sub>P</sub> = C <sub>N</sub> = 4 nF,<br>f = 20 kHz, duty = 50 %                                                                                                | -    | 40   | -   |       |
| Propagation delay time from DESAT threshold to 50 % of high VGMOS                 | t <sub>1</sub>                      |                      | TBD             | $C_P = C_N = 4 \text{ nF}, C_G = 1 \text{ nF},$<br>f = 100 Hz, duty = 50 %,                                                                                                                  |      | 450  | 750 |       |
| Propagation delay time from DESAT threshold to 50 % of high VOUTP                 | t <sub>2</sub>                      |                      |                 | I <sub>F</sub> = 8 mA, C <sub>BLANK</sub> = 200 pF,<br>V <sub>DESAT</sub> = 8.0 V, Pos-edge                                                                                                  |      | 340  | 700 |       |
| Propagation delay time from DESAT threshold to 50 % of high VFAULT                | t3                                  |                      |                 | $R_F = 10 \text{ k}\Omega, C_F = 1 \text{ nF},$<br>$V_{CC1} = 3.3 \text{ or } 5 \text{ V}, f = 100 \text{ Hz},$<br>duty = 50 %, $I_F = 8 \text{ mA}$                                         | _    | 9    | 20  | μs    |
| Propagation delay time from 50%<br>V <sub>GMOS</sub> to 50 % of V <sub>OUTN</sub> | t4                                  |                      |                 | $C_P = C_N = 4 \text{ nF, } C_G = 1 \text{ nF,}$<br>f = 100 Hz, duty = 50 %,<br>IF = 8 mA                                                                                                    |      | 11   | _   | ns    |
| Mute time (Note 3)                                                                | <sup>t</sup> MUTE                   | (Note 3)             |                 | I <sub>F</sub> = 8 mA                                                                                                                                                                        | 0.68 | 1    | 1.7 | ms    |
| DESAT leading edge blanking time                                                  | <sup>t</sup> DESAT(LEB)             |                      |                 |                                                                                                                                                                                              | _    | 520  | _   | ns    |
| DESAT filter time                                                                 | <sup>t</sup> DESAT(FILTER)          |                      |                 | $\begin{split} R_{\text{DESAT}} &= 100 \ \ \Omega, \ V_{\text{in}} = 10 \ \text{V}, \\ P_{\text{w}} &= 1 \ \text{\mu s}, \ \text{Monitor:} \ V_{\text{OUTP}}, \ V_{\text{GMOS}} \end{split}$ | _    | 270  | -   |       |
| Common-mode transient immunity at<br>high level                                   | СМ <sub>Н</sub>                     | (Note 4)             | TBD             | $V_{CM} = 1000 V_{p-p}, I_F = 0 mA,$<br>$V_{in} = 5 V, V_{CC} = 15 V,$<br>$R_{in} = 220 \Omega$ (with split resistors)<br>$T_a = 25 °C, V_{O(min)} = 10 V$                                   | ±25  |      |     | kV/µs |
| Common-mode transient immunity at<br>low level                                    | СМ <sub>L</sub>                     | (Note 5)             |                 | $V_{CM} = 1000 V_{p-p}, I_F = 10 \text{ mA},$<br>$V_{in} = 5 V, V_{CC} = 15 V,$<br>$R_{in} = 220 \Omega \text{ (with split resistors)}$<br>$T_a = 25 °C, V_{O(min)} = 1 V$                   | ±25  |      |     |       |

- Note: All typical values are at  $T_a = 25$  °C.
- Note 1: Input signal:  $t_r = t_f = 5$  ns or less
- C<sub>L</sub> is approximately 15 pF which includes probe and stray wiring capacitance.
- Note 2: The propagation delay skew,  $t_{psk}$ , is equal to the magnitude of the worst-case difference in  $t_{pHL}$  and/or  $t_{pLH}$  that will be seen between units at the same given conditions (supply voltage, input current, temperature, etc).
- Note 3: Automatic reset: This is the minimum time when  $V_{OUTP}$  is high,  $V_{OUTN}$  is low,  $V_{GMOS}$  is high and FAULT is high, after DESAT threshold is exceeded. LED trigger reset: After  $t_{MUTE}$ , operation will be resumed when IF changes from high to low.
- Note 4:  $CM_H$  is the maximum rate of fall of the common mode voltage that can sustained with the output voltage in the logic high state ( $V_{OUTP} V_E > 12$  V,  $V_{OUTN} V_{EE} > 5$  V or  $V_{FAULT} > 2$  V).
- Note 5:  $CM_L$  is the maximum rate of rise of the common mode voltage that can sustained with the output voltage in the logic low state ( $V_{OUTP} V_E < 1 V$ ,  $V_{OUTN} V_{EE} < 1 V$  or  $V_{FAULT} < 0.8 V$ ).

### 12. Timing diagram



Fig.12.1 Normal state



Fig.12.2 DESAT fault state (LED turn off before t<sub>MUTE</sub> timeout: Automatic reset)



Fig.12.3 DESAT fault state (LED turn off after t<sub>MUTE</sub> timeout: Reset by LED trigger)

### **RESTRICTIONS ON PRODUCT USE**

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA". Hardware, software and systems described in this document are collectively referred to as "Product".

- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- GaAs (Gallium Arsenide) is used in Product. GaAs is harmful to humans if consumed or absorbed, whether in the form of dust or vapor. Handle with care and do not break, cut, crush, grind, dissolve chemically or otherwise expose GaAs in Product.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without
  limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile
  technology products (mass destruction weapons). Product and related software and technology may be controlled under the
  applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the
  U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited
  except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.