October 1998 Revised August 2001 ### 74VCX16835 # Low Voltage 18-Bit Universal Bus Driver with 3.6V Tolerant Inputs and Outputs ### **General Description** The VCX16835 low voltage 18-bit universal bus driver combines D-type latches and D-type flip-flops to allow data flow in transparent, latched and clocked modes. Data flow is controlled by output-enable $(\overline{OE})$ , latch-enable (LE), and clock (CLK) inputs. The device operates in Transparent Mode when LE is held HIGH. The device operates in clocked mode when LE is LOW and CLK is toggled. Data transfers from the Inputs (In) to Ouputs (On) on a Positive Edge Transition of the Clock. When $\overline{OE}$ is LOW, the output data is enabled. When $\overline{OE}$ is HIGH the output port is in a high impedance state. The 74VCX16835 is designed for low voltage (1.65V to 3.6V) $V_{CC}$ applications with I/O capability up to 3.6V. The 74VCX16835 is fabricated with an advanced CMOS technology to achieve high speed operation while maintaining low CMOS power dissipation. ### **Features** - Compatible with PC100 DIMM module specifications - 1.65V-3.6V V<sub>CC</sub> supply operation - 3.6V tolerant inputs and outputs - t<sub>PD</sub> (CLK to O<sub>n</sub>) 4.2ns max for 3.0V to 3.6V $V_{CC}$ 5.2ns max for 2.3V to 2.7V $V_{CC}$ 9.2ns max for 1.65V to 1.95V $V_{CC}$ - Power-down high impedance inputs and outputs - Supports live insertion/withdrawal (Note 1) - Static Drive (I<sub>OH</sub>/I<sub>OL</sub>) ±24mA @ 3.0V ±18mA @ 2.3V ±6mA @ 1.65V - Latchup performance exceeds 300 mA - ESD performance: Human body model > 2000V Machine model >200V Also packaged in plastic Fine-Pitch Ball Grid Array (FBGA) (Preliminary) **Note 1:** To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{\text{CC}}$ (OE to GND) through a pulldown resistor; the minimum value of the resistor is determined by the current sourcing capability of the driver. ### **Ordering Code:** | Order Number | Package Number | Package Description | |---------------------------|-------------------------|-------------------------------------------------------------------------------------| | 74VCX16835GX<br>(Note 2) | BGA54A<br>(Preliminary) | 54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide [TAPE and REEL] | | 74VCX16835MTD<br>(Note 3) | MTD56 | 56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide | Note 2: BGA package available in Tape and Reel only. Note 3: Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code ### **Connection Diagrams** ### Pin Assignment for TSSOP #### Pin Assignment for FBGA (Top Thru View) ### **Pin Descriptions** | Pin Names | Description | |----------------------------------------------------------------------|----------------------------------| | ŌE | Output Enable Input (Active LOW) | | LE | Latch Enable Input | | CLK | Clock Input | | I <sub>1</sub> - I <sub>18</sub> | Data Inputs | | I <sub>1</sub> - I <sub>18</sub><br>O <sub>1</sub> - O <sub>18</sub> | 3-STATE Outputs | | NC | No Connect | ### **FBGA Pin Assignments** | | 1 | 2 | 3 | 4 | 5 | 6 | |---|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | Α | O <sub>2</sub> | O <sub>1</sub> | NC | GND | I <sub>1</sub> | l <sub>2</sub> | | В | O <sub>4</sub> | O <sub>3</sub> | NC | NC | l <sub>3</sub> | I <sub>4</sub> | | С | O <sub>6</sub> | O <sub>5</sub> | V <sub>CC</sub> | V <sub>CC</sub> | I <sub>5</sub> | I <sub>6</sub> | | D | O <sub>8</sub> | 07 | GND | GND | l <sub>7</sub> | l <sub>8</sub> | | E | O <sub>10</sub> | O <sub>9</sub> | GND | GND | I <sub>9</sub> | I <sub>10</sub> | | F | O <sub>12</sub> | O <sub>11</sub> | GND | GND | I <sub>11</sub> | I <sub>12</sub> | | G | O <sub>14</sub> | O <sub>13</sub> | V <sub>CC</sub> | V <sub>CC</sub> | I <sub>13</sub> | I <sub>14</sub> | | Н | O <sub>16</sub> | O <sub>15</sub> | OE | CLK | I <sub>15</sub> | I <sub>16</sub> | | J | O <sub>17</sub> | O <sub>18</sub> | LE | GND | I <sub>18</sub> | I <sub>17</sub> | ### **Truth Table** | | Inp | Outputs | | | |----|-----|------------|----|-------------------------| | OE | LE | CLK | In | O <sub>n</sub> | | Н | Х | Х | Х | Z | | L | Н | Χ | L | L | | L | Н | Χ | Н | Н | | L | L | $\uparrow$ | L | L | | L | L | $\uparrow$ | Н | Н | | L | L | Н | X | O <sub>0</sub> (Note 4) | | L | L | L | Х | O <sub>0</sub> (Note 5) | Note 4: Output level before the indicated steady-state input conditions were established provided that CLK was HIGH before LE went LOW. Note 5: Output level before the indicated steady-state input conditions were established. H = Logic HIGH L = Logic LOW X = Don't Care, but not floating Z = High Impedance ↑ = LOW-to-HIGH Clock Transition ### Absolute Maximum Ratings(Note 6) $\begin{array}{lll} \mbox{Supply Voltage ($V_{CC}$)} & -0.5\mbox{V to } +4.6\mbox{V} \\ \mbox{DC Input Voltage ($V_{I}$)} & -0.5\mbox{V to } +4.6\mbox{V} \\ \end{array}$ Output Voltage (V<sub>O</sub>) $\begin{tabular}{lll} Outputs 3-STATE & -0.5V to +4.6V \\ Outputs Active (Note 7) & -0.5 to V_{CC} + 0.5V \\ DC Input Diode Current (I_{IK}) V_I < 0V & -50 mA \end{tabular}$ DC Output Diode Current (I<sub>OK</sub>) $V_{O}$ < 0V -50 mA $V_{O}$ > $V_{CC}$ +50 mA DC Output Source/Sink Current $(I_{OH}/I_{OL})$ ±50 mA DC $V_{CC}$ or Ground Current per Supply Pin ( $I_{CC}$ or Ground) $\pm 100 \text{ mA}$ Storage Temperature Range ( $T_{STG}$ ) $-65^{\circ}C$ to $+150^{\circ}C$ # Recommended Operating Conditions (Note 8) Power Supply Operating 1.65V to 3.6V Data Retention Only 1.2V to 3.6V Input Voltage -0.3V to 3.6V Output Voltage (V<sub>O</sub>) Output in Active States $$\rm 0V\ to\ V_{CC}$$ Output in 3-STATE 0V to 3.6V Output Current in I<sub>OH</sub>/I<sub>OL</sub> $V_{CC}$ = 3.0V to 3.6V $\pm 24$ mA $V_{CC}$ = 2.3V to 2.7V $\pm 18$ mA $V_{CC}$ = 1.65V to 2.3V $\pm 6$ mA Free Air Operating Temperature (T<sub>A</sub>) $-40^{\circ}$ C to +85°C Minimum Input Edge Rate (Δt/ΔV) $V_{IN} = 0.8V$ to 2.0V, $V_{CC} = 3.0V$ 10 ns/V Note 6: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the Absolute Maximum Ratings. The Recommended Operating Conditions tables will define the conditions for actual device operation. Note 7: IO Absolute Maximum Rating must be observed. Note 8: Floating or unused pin (inputs or I/O's) must be held HIGH or LOW. # DC Electrical Characteristics (2.7V < $V_{\mbox{\footnotesize CC}} \leq$ 3.6V) | Symbol | Parameter | Conditions | V <sub>cc</sub><br>(V) | Min | Max | Units | |------------------|---------------------------------------|---------------------------------------------------|------------------------|-----------------------|------|-------| | V <sub>IH</sub> | HIGH Level Input Voltage | | 2.7–3.6 | 2.0 | | V | | V <sub>IL</sub> | LOW Level Input Voltage | | 2.7–3.6 | | 0.8 | V | | V <sub>OH</sub> | HIGH Level Output Voltage | $I_{OH} = -100 \mu A$ | 2.7–3.6 | V <sub>CC</sub> - 0.2 | | | | | | $I_{OH} = -12 \text{ mA}$ | 2.7 | 2.2 | | V | | | | I <sub>OH</sub> = -18 mA | 3.0 | 2.4 | | v | | | | I <sub>OH</sub> = -24 mA | 3.0 | 2.2 | | | | V <sub>OL</sub> | LOW Level Output Voltage | I <sub>OL</sub> = 100 μA | 2.7–3.6 | | 0.2 | | | | | I <sub>OL</sub> = 12 mA | 2.7 | | 0.4 | V | | | | I <sub>OL</sub> = 18 mA | 3.0 | | 0.4 | v | | | | I <sub>OL</sub> = 24 mA | 3.0 | | 0.55 | | | l <sub>l</sub> | Input Leakage Current | $0V \le V_1 \le 3.6V$ | 2.7-3.6 | | ±5.0 | μΑ | | loz | 3-STATE Output Leakage | $0V \le V_O \le 3.6V$ | 2.7–3.6 | | ±10 | | | | | $V_I = V_{IH}$ or $V_{IL}$ | 2.7-3.0 | | ±10 | μΑ | | l <sub>OFF</sub> | Power Off Leakage Current | $0V \le (V_I, V_O) \le 3.6V$ | 0 | | 10 | μА | | Icc | Quiescent Supply Current | V <sub>I</sub> = V <sub>CC</sub> or GND | 27.26 | | 20 | | | | | $V_{CC} \le (V_I, V_O) \le 3.6V \text{ (Note 9)}$ | 2.7–3.6 | | ±20 | μΑ | | $\Delta I_{CC}$ | Increase in I <sub>CC</sub> per Input | $V_{IH} = V_{CC} - 0.6V$ | 2.7-3.6 | | 750 | μΑ | Note 9: Outputs disabled or 3-STATE only. # DC Electrical Characteristics (2.3V $\leq$ $V_{CC} \leq$ 2.7V) | Symbol | Parameter | Conditions | V <sub>CC</sub> | Min | Max | Units | |------------------|---------------------------|----------------------------------------------------|-----------------|-----------------------|-------|-------| | Symbol | i arameter | Conditions | (V) | IVIIII | IVIAA | Units | | V <sub>IH</sub> | HIGH Level Input Voltage | | 2.3 - 2.7 | 1.6 | | V | | V <sub>IL</sub> | LOW Level Input Voltage | | 2.3 - 2.7 | | 0.7 | V | | V <sub>OH</sub> | HIGH Level Output Voltage | $I_{OH} = -100 \mu\text{A}$ | 2.3 -2.7 | V <sub>CC</sub> - 0.2 | | | | | | $I_{OH} = -6 \text{ mA}$ | 2.3 | 2.0 | | V | | | | I <sub>OH</sub> = -12 mA | 2.3 | 1.8 | | ď | | | | I <sub>OH</sub> = -18 mA | 2.3 | 1.7 | | | | V <sub>OL</sub> | LOW Level Output Voltage | $I_{OL} = 100 \mu\text{A}$ | 2.3 - 2.7 | | 0.2 | | | | | I <sub>OL</sub> = 12mA | 2.3 | | 0.4 | V | | | | I <sub>OL</sub> = 18 mA | 2.3 | | 0.6 | | | I <sub>I</sub> | Input Leakage Current | 0V ≤ V <sub>I</sub> ≤ 3.6V | 2.3 - 2.7 | | ±5.0 | μΑ | | I <sub>OZ</sub> | 3-STATE Output Leakage | 0V ≤ V <sub>O</sub> ≤ 3.6V | 2.3 - 2.7 | | ±10 | μА | | | | $V_I = V_{IH}$ or $V_{IL}$ | 2.5 - 2.7 | | ±10 | μΛ | | I <sub>OFF</sub> | Power Off Leakage Current | $0V \le (V_I, V_O) \le 3.6V$ | 0 | | 10 | μΑ | | I <sub>CC</sub> | Quiescent Supply Current | $V_I = V_{CC}$ or GND | 2.3 - 2.7 | | 20 | μА | | | | $V_{CC} \le (V_I, V_O) \le 3.6V \text{ (Note 10)}$ | 2.3 - 2.7 | | ±20 | μΑ | Note 10: Outputs disabled or 3-STATE only. # DC Electrical Characteristics (1.65V $\leq$ $V_{\mbox{\footnotesize CC}} <$ 2.3V) | Symbol | Parameter | Conditions | V <sub>CC</sub> | Min | Max | Units | |------------------|---------------------------|----------------------------------------------------|-----------------|-----------------------|----------------------|-------| | V <sub>IH</sub> | HIGH Level Input Voltage | | 1.65 - 2.3 | $0.65 \times V_{CC}$ | | V | | V <sub>IL</sub> | LOW Level Input Voltage | | 1.65 - 2.3 | | $0.35 \times V_{CC}$ | V | | V <sub>OH</sub> | HIGH Level Output Voltage | $I_{OH} = -100 \mu A$ | 1.65 - 2.3 | V <sub>CC</sub> - 0.2 | | · V | | | | $I_{OH} = -6 \text{ mA}$ | 1.65 | 1.25 | | v | | V <sub>OL</sub> | LOW Level Output Voltage | I <sub>OL</sub> = 100 μA | 1.65 - 2.3 | | 0.2 | V | | | | I <sub>OL</sub> = 6mA | 1.65 | | 0.3 | . • | | I | Input Leakage Current | 0V ≤ V <sub>I</sub> ≤ 3.6V | 1.65 - 2.3 | | ±5.0 | μΑ | | I <sub>OZ</sub> | 3-STATE Output Leakage | 0V ≤ V <sub>O</sub> ≤ 3.6V | 1.65 - 2.3 | | ±10 | μА | | | | $V_I = V_{IH}$ or $V_{IL}$ | 1.05 - 2.3 | | ±10 | μΛ | | I <sub>OFF</sub> | Power Off Leakage Current | $0V \le (V_I, V_O) \le 3.6V$ | 0 | | 10 | μΑ | | I <sub>CC</sub> | Quiescent Supply Current | $V_I = V_{CC}$ or GND | 1.65 - 2.3 | | 20 | μА | | | | $V_{CC} \le (V_I, V_O) \le 3.6V \text{ (Note 11)}$ | 1.03 - 2.3 | ±20 | ±20 | μΛ | Note 11: Outputs disabled or 3-STATE only. ### **AC Electrical Characteristics** (Note 12) | | | $T_A = -40^\circ$ | $T_A = -40$ °C to +85 °C, $C_L = 30$ pF, $R_L = 500\Omega$ | | | | | | |----------------------------------------|-----------------------------------|----------------------|------------------------------------------------------------|-----|--------------------------|-----|----------------------|-----| | Symbol | Parameter | V <sub>CC</sub> = 3. | $V_{CC}=3.3V\pm0.3V$ | | $V_{CC}=$ 2.5 $\pm$ 0.2V | | $V_{CC}=1.8\pm0.15V$ | | | | | Min | Max | Min | Max | Min | Max | _ | | f <sub>MAX</sub> | Maximum Clock Frequency | 250 | | 200 | | 100 | | MHz | | t <sub>PHL</sub> ,<br>t <sub>PLH</sub> | Propagation Delay<br>Bus to Bus | 0.6 | 3.3 | 0.8 | 4.2 | 1.5 | 8.4 | ns | | t <sub>PHL</sub> ,<br>t <sub>PLH</sub> | Propagation Delay<br>Clock to Bus | 1.4 | 4.2 | 1.5 | 5.2 | 2.0 | 9.2 | ns | | t <sub>PHL</sub> ,<br>t <sub>PLH</sub> | Propagation Delay<br>LE to Bus | 0.6 | 3.8 | 0.8 | 4.9 | 1.5 | 9.8 | ns | | t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time | 0.6 | 3.8 | 0.8 | 4.9 | 1.5 | 9.8 | ns | | t <sub>PLZ</sub> , t <sub>PHZ</sub> | Output Disable Time | 0.6 | 3.9 | 0.8 | 4.5 | 1.5 | 7.6 | ns | | t <sub>S</sub> | Setup Time | 1.5 | | 1.5 | | 2.5 | | ns | | t <sub>H</sub> | Hold Time | 0.7 | | 0.7 | | 1.0 | | ns | | t <sub>W</sub> | Pulse Width | 1.5 | | 1.5 | | 4.0 | | ns | | t <sub>OSHL</sub> | Output to Output Skew (Note 13) | | 0.5 | | 0.5 | | 0.75 | ns | Note 12: For CL=50pF, add approximately 300ps to the AC maximum specification. Note 13: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). # AC Electrical Characteristics Over Load (Note 14) | | | $T_A = -0^{\circ} C$ to +85°C, $R_L = 500 \Omega$ $V_{CC} = 3.3 V \pm 0.15 V$ | | | | | | |-------------------------------------|---------------------------------------|-------------------------------------------------------------------------------|------------------|-------|-----|----|--| | Symbol | Parameter | C <sub>L</sub> = | C <sub>L</sub> = | Units | | | | | | | Min | Max | Min | Max | | | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay Bus to Bus | 0.7 | 2.1 | 1.0 | 3.6 | ns | | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay Clock to Bus | 1.5 | 3.0 | 1.7 | 4.5 | ns | | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay LE to Bus | 0.7 | 2.6 | 1.0 | 4.1 | ns | | | t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time | 0.7 | 2.6 | 1.0 | 4.1 | ns | | | t <sub>PLZ</sub> , t <sub>PHZ</sub> | Output Disable Time | 0.7 | 2.7 | 1.0 | 4.2 | ns | | | t <sub>PHL</sub> , t <sub>PLH</sub> | SSO Prop Delay Clock to Bus (Note 15) | 1.5 | 3.3 | | | ns | | | t <sub>S</sub> | Setup Time | 1.5 | | 1.5 | | ns | | | t <sub>H</sub> | Hold Time | 0.7 | | 0.7 | | ns | | Note 14: This parameter is guaranteed by characterization but not tested. Note 15: SSO = Simultaneous Switching Output. Any output combination of LOW-to-HIGH and/or HIGH-to-LOW transition. # **Dynamic Switching Characteristics** | Symbol | Parameter | Conditions | V <sub>CC</sub><br>(V) | T <sub>A</sub> =+25°C | Units | |------------------|---------------------------------------------|-----------------------------------------------------|------------------------|-----------------------|-------| | <del>,,</del> | 0::0::0::0 | 0 00 5 1/ 1/ 1/ 01/ | | | | | V <sub>OLP</sub> | Quiet Output Dynamic Peak V <sub>OL</sub> | $C_L = 30 \text{ pF}, V_{IH} = V_{CC}, V_{IL} = 0V$ | 1.8 | 0.35 | | | | | | 2.5 | 0.7 | V | | | | | 3.3 | 0.9 | | | V <sub>OLV</sub> | Quiet Output Dynamic Valley V <sub>OL</sub> | $C_L = 30 \text{ pF}, V_{IH} = V_{CC}, V_{IL} = 0V$ | 1.8 | -0.35 | | | | | | 2.5 | -0.7 | V | | | | | 3.3 | -0.9 | | | V <sub>OHV</sub> | Quiet Output Dynamic Valley VOH | $C_L = 30 \text{ pF}, V_{IH} = V_{CC}, V_{IL} = 0V$ | 1.8 | 1.3 | | | | | | 2.5 | 1.7 | V | | | | | 3.3 | 2.0 | | # Capacitance | Symbol | Parameter | Conditions | $T_A = +25^{\circ}C$ | Units | | |------------------|-------------------------------|-------------------------------------------------------------------------|----------------------|-------|--| | Cymbol | T arameter | Conditions | Typical | | | | C <sub>IN</sub> | Input Capacitance | $V_{I} = 0V \text{ or } V_{CC}, V_{CC} = 1.8V, 2.5V, \text{ or } 3.3V,$ | 3.5 | pF | | | C <sub>I/O</sub> | Input/Output Capacitance | $V_{I} = 0V$ , or $V_{CC}$ , $V_{CC} = 1.8V$ , 2.5V or 3.3V | 5.5 | pF | | | C <sub>PD</sub> | Power Dissipation Capacitance | $V_I = 0V$ or $V_{CC}$ , $f = 10$ MHz, $V_{CC} = 1.8V$ , 2.5V or 3.3V | 13 | pF | | # I<sub>OUT</sub> - V<sub>OUT</sub> Characteristics FIGURE 1. Characteristics for Output - Pull Up Driver FIGURE 2. Characteristics for Output - Pull Down Driver # AC Loading and Waveforms FIGURE 3. AC Test Circuit | TEST | SWITCH | |-------------------------------------|----------------------------------------------------------------------------------------------------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Open | | t <sub>PZL</sub> , t <sub>PLZ</sub> | 6V at $V_{CC} = 3.3 \pm 0.3V$ ; $V_{CC} \times 2$ at $V_{CC} = 2.5 \pm 0.2V$ ; 1.8V to $\pm 0.15V$ | | t <sub>PZH</sub> , t <sub>PHZ</sub> | GND | $\begin{aligned} & \text{FIGURE 4. Waveform for Inverting and} \\ & \text{Non-inverting Functions} \\ & t_r = t_f \leq 2.0 \text{ns}, \, 10\% \text{ to } 90\% \end{aligned}$ FIGURE 5. 3-STATE Output High Enable and Disable Times for Low Voltage Logic $t_r=t_f\leq 2.0ns,\,10\%\ to\ 90\%$ FIGURE 6. 3-STATE Output Low Enable and Disable Times for Low Voltage Logic $t_r=t_f \leq 2.0ns,\,10\%$ to 90% | Symbol | V <sub>cc</sub> | | | |-----------------|------------------------|-------------------------|-------------------------| | | $3.3V \pm 0.3V$ | 2.5V ± 0.2V | 1.8 ± 0.15V | | V <sub>mi</sub> | 1.5V | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | | V <sub>mo</sub> | 1.5V | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | | V <sub>x</sub> | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.15V | V <sub>OL</sub> + 0.15V | | V <sub>y</sub> | V <sub>OH</sub> – 0.3V | V <sub>OH</sub> – 0.15V | V <sub>OH</sub> – 0.15V | ### Physical Dimensions inches (millimeters) unless otherwise noted #### NOTES: - A. THIS PACKAGE CONFORMS TO JEDEC M0-205 - A. THIS PACKAGE CONFORMS TO JEDEC MU-205 B. ALL DIMENSIONS IN MILLIMETERS C. LAND PATTERN RECOMMENDATION: NSMD (Non Solder Mask Defined) .35MM DIA PADS WITH A SOLDERMASK OPENING OF .45MM CONCENTRIC TO PADS D. DRAWING CONFORMS TO ASME Y14.5M-1994 #### BGA54ArevD 54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide Package Number BGA54A Preliminary Package Number MTD56 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com