# Half-Bridge Power MOSFET Controller #### **Features and Benefits** - On-chip charge pump for 7 V minimum input supply voltage - High-current gate drive for driving a wide range of N-channel MOSFETs - Bootstrapped gate drive with top-off charge pump for 100% duty cycle - Overtemperature protection - Undervoltage protection - -40°C to 135°C ambient operation # Package: 16-pin TSSOP with exposed thermal pad (Suffix LP) Approximate Scale 1:1 #### **Description** The A3946 is designed specifically for applications that require high power unidirectional DC motors, three-phase brushless DC motors, or other inductive loads. The A3946 provides two high-current gate drive outputs that are capable of driving a wide range of power N-channel MOSFETs. The high-side gate driver switches an N-channel MOSFET that controls current to the load, while the low-side gate driver switches an N-channel MOSFET as a synchronous rectifier. Abootstrap capacitor provides the above-battery supply voltage required for N-channel MOSFETs. An internal top-off charge pump for the high side allows DC (100% duty cycle) operation of the half-bridge. The A3946 is available in a power package: a 16-lead TSSOP with exposed thermal pad (suffix LP). It is lead (Pb) free, with 100% matte tin plated leadframe (suffix -T). ## **Typical Application** #### **Selection Guide** | Part Number | Packing | Package | | | |--------------|------------------|---------------------------------------|--|--| | A3946KLPTR-T | 4000 pieces/reel | 16-pin TSSOP with exposed thermal pad | | | ## **Absolute Maximum Ratings** | Characteristic | Symbol | Notes | Rating | Units | |----------------------------------|----------------------|------------------------|-------------|-------| | Load Supply Voltage | V <sub>BB</sub> | | 60 | V | | Logic Inputs Voltage | V <sub>IN</sub> | | -0.3 to 6.5 | V | | Pin S Voltage | V <sub>s</sub> | | -4 to 60 | V | | Pin GH Voltage | V <sub>GH</sub> | | -4 to 75 | V | | Pin BOOT Voltage | V <sub>BOOT</sub> | | -0.6 to 75 | V | | Pin DT Voltage | V <sub>DT</sub> | | $V_{REF}$ | V | | Pin VREG Voltage | $V_{REG}$ | | -0.6 to 15 | V | | Operating Ambient Temperature | T <sub>A</sub> | Range K | -40 to 135 | °C | | Maximum Junction Temperature | T <sub>J</sub> (max) | | 150 | °C | | Storage Temperature | T <sub>stg</sub> | | -55 to 150 | °C | | ESD Rating, Human Body Model | | AEC-Q100-002, all pins | 2000 | V | | ESD Rating, Charged Device Model | | AEC-Q100-011, all pins | 1050 | V | #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Test Conditions* | Value | Units | |----------------------------|-------------------|----------------------------------------------------------------------------|-------|-------| | Package Thermal Resistance | | Mounted on a 2-layer PCB with 3.8 in <sup>2</sup> . 2-oz copper both sides | 43 | °C/W | | | $R_{_{ heta JA}}$ | Mounted on a 4-layer PCB based on JEDEC standard | 34 | °C/W | <sup>\*</sup>Additional thermal information available on Allegro Web site. #### **Functional Block Diagram** +VBAT C1 0.47 uF, X7R C2 0.47 uF, X7R V rated to VBAT V rated to VBAT VBB CP2 CP1 VREF I VREG Charge +5 Vref Pump X7R 10 V Top-Off Charge Pump воот ~FAULT VREG Undervoltage Bootstrap C<sub>BOOT</sub> -Overtemperature UVLOBOOT UVLO O VREF GH High Side Driver DT Turn-On Delay Control Logic VREG GL Low Side I PGND I LGND RESET #### **Control Logic Table** | IN1 | IN2 | DT Pin | RESET | GH | GL | Function | |-----|-----|--------------------------|-------|----|----|-----------------------------------------| | Х | Х | Х | 0 | Z | Z | Sleep mode | | 0 | 0 | R <sub>DEAD</sub> - LGND | 1 | L | Н | Low-side FET ON following dead time | | 0 | 1 | R <sub>DEAD</sub> - LGND | 1 | L | L | All OFF | | 1 | 0 | R <sub>DEAD</sub> - LGND | 1 | L | L | All OFF | | 1 | 1 | R <sub>DEAD</sub> - LGND | 1 | Н | L | High-side FET ON following dead time | | 0 | 0 | VREF | 1 | L | L | All OFF | | 0 | 1 | VREF | 1 | L | Н | Low-side FET ON | | 1 | 0 | VREF | 1 | Н | L | High-side FET ON | | 1 | 1 | VREF | 1 | Н | Н | CAUTION: High-side and low-side FETs ON | PAD ## **ELECTRICAL CHARACTERISTICS** at $T_A = -40$ to +135°C, $V_{BB} = 7$ to 60 V (unless otherwise noted) | Charactaristics | Comple of | To at Conditions | Limits | | | | | | |-----------------------------------|---------------------|-------------------------------------------------------------------|------------------------|------|------|-------|--|--| | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Units | | | | V Ouisses t Comment | | RESET = High, Outputs Low | _ | 3 | 6 | mA | | | | V <sub>BB</sub> Quiescent Current | I <sub>VBB</sub> | RESET = Low | _ | _ | 10 | μΑ | | | | \/DEQ Qtat.\/alta.a.a | ., | V <sub>BB</sub> > 7.75 V, I <sub>reg</sub> = 0 mA to 15 mA | 12.0 | 13 | 13.5 | V | | | | VREG Output Voltage | $V_{REG}$ | V <sub>BB</sub> = 7 V to 7.75 V, I <sub>reg</sub> = 0 mA to 15 mA | 11.0 | _ | 13.5 | V | | | | Charge Pump Frequency | F <sub>CP</sub> | CP1, CP2 | _ | 62.5 | _ | kHz | | | | VREF Output Voltage | $V_{REF}$ | I <sub>REF</sub> ≤ 4 mA, C <sub>REF</sub> = 0.1 μF | 4.5 | _ | 5.5 | V | | | | Top-Off Charge Pump<br>Current | I <sub>TO</sub> | V <sub>BOOT</sub> - V <sub>S</sub> = 8.5 V | 20 | _ | _ | μA | | | | Gate Output Drive | Gate Output Drive | | | | | | | | | Turn On Time | t <sub>rise</sub> | C <sub>LOAD</sub> = 3300 pF, 20% to 80% | _ | 60 | 100 | ns | | | | Turn Off Time | t <sub>fall</sub> | C <sub>LOAD</sub> = 3300 pF, 80% to 20% | _ | 40 | 80 | ns | | | | | R <sub>DSUP</sub> | T <sub>j</sub> = 25°C | _ | 4 | _ | Ω | | | | Pullup On Resistance | | T <sub>j</sub> = 135°C | _ | 6 | 8 | Ω | | | | D.II.I. O. D | _ | T <sub>j</sub> = 25°C | _ | 2 | _ | Ω | | | | Pulldown On Resistance | R <sub>DSDOWN</sub> | T <sub>j</sub> = 135°C | _ | 3 | 4 | Ω | | | | GH Output Voltage | V <sub>GH</sub> | t <sub>pw</sub> < 10 μs, Bootstrap Capacitor fully charged | V <sub>REG</sub> - 1.5 | _ | _ | V | | | | GL Output Voltage | V <sub>GL</sub> | _ | V <sub>REG</sub> - 0.2 | _ | _ | V | | | | Timing | Timing | | | | | | | | | Dead Time (Delay from | | $R_{dead} = 5 \text{ k}\Omega$ | 200 | 350 | 500 | ns | | | | Turn Off to Turn On) | t <sub>DEAD</sub> | $R_{dead} = 100 \text{ k}\Omega$ | 5 | 6 | 7 | μs | | | | Propagation Delay | t <sub>PD</sub> | Logic input to unloaded GH, GL. DT = VREF | | _ | 150 | ns | | | # **ELECTRICAL CHARACTERISTICS** at $T_A = -40$ to +135°C, $V_{BB} = 7$ to 60 V (unless otherwise noted) | | | | | Limits | | | | |------------------------------|----------------------|---------------------------------------------------|------|--------|------|-------|--| | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Units | | | Protection | ' | , | , | | | • | | | VREG Undervoltage | V <sub>REGOFF</sub> | V <sub>REG</sub> decreasing | 7.8 | 8.3 | 8.8 | V | | | VKEG Officer voltage | $V_{REGON}$ | V <sub>REG</sub> increasing | 8.6 | 9.1 | 9.6 | V | | | BOOT Undervoltage | V <sub>BSOFF</sub> | V <sub>BOOT</sub> decreasing | 7.25 | 7.8 | 8.3 | V | | | BOOT Officervoltage | V <sub>BSON</sub> | V <sub>BOOT</sub> increasing | 8 | 8.75 | 9.5 | V | | | Thermal Shutdown Temperature | T <sub>JTSD</sub> | Temperature increasing | _ | 170 | _ | °C | | | Thermal Shutdown Hysteresis | $\Delta T_{_{ m J}}$ | Recovery = $T_{JTSD} - \Delta T_{J}$ | _ | 15 | _ | °C | | | Logic | | 1 | - | | | 1 | | | Input Current | I <sub>IN(1)</sub> | IN1 V <sub>IN</sub> / IN2 V <sub>IN</sub> = 2.0 V | _ | 40 | 100 | μA | | | | I <sub>IN(0)</sub> | IN1 V <sub>IN</sub> / IN2 V <sub>IN</sub> = 0.8 V | _ | 16 | 40 | μA | | | | | RESET pin only | _ | _ | 1 | μA | | | Logic Input Voltage | V <sub>IN(1)</sub> | IN1 / IN2 logic high | 2.0 | _ | _ | V | | | | | RESET logic high | 2.2 | _ | _ | V | | | | V <sub>IN(0)</sub> | Logic low | _ | _ | 0.8 | V | | | Logic Input Hysteresis | _ | All digital inputs | 100 | _ | 300 | mV | | | Fault Output | V <sub>ol</sub> | I = 1 mA, fault asserted | _ | _ | 400 | mV | | | Fault Output | V <sub>oh</sub> | V = 5 V | _ | _ | 1 | μA | | ## **Functional Description** **VREG.** A 13 V output from the on-chip charge pump, used to power the low-side gate drive circuit directly, provides the current to charge the bootstrap capacitors for the high-side gate drive. The VREG capacitor, $C_{REG}$ , must supply the instantaneous current to the gate of the low-side MOSFET. A 10 $\mu$ F, 25 V capacitor should be adequate. This capacitor can be either electrolytic or ceramic (X7R). **Diagnostics and Protection**. The fault output pin, ~FAULT, goes low (i.e., FAULT = 1) when the RESET line is high and any of the following conditions are present: - Undervoltage on VREG (UVREG). Note that the outputs become active as soon as VREG comes out of undervoltage, even though the ~FAULT pin is latched until reset. - Undervoltage on VREF (UVREF). Note that this condition does NOT latch a fault. - A junction temperature > 170°C (OVERTEMP). This condition sets a latched fault. - An undervoltage on the stored charge of the BOOT capacitor (UVBOOT). This condition does NOT set a latched fault. An overtemperature event signals a latched fault, but does not disable any output drivers, regulators, or logic inputs. The user must turn off the A3946 (e.g., force the RESET line low) to prevent damage. The power FETs are protected from inadequate gate drive voltage by undervoltage detectors. Either of the regulator undervoltage faults (UVREG or UVREF) disable both output drivers until both voltages have been restored. The high-side driver is also disabled during a UVBOOT fault condition. Under many operating conditions, both the high-side (GH) and low-side (GL) drivers may be off, allowing the BOOT capacitor to discharge (or never become charged) and create a UVBOOT fault condition, which in turn inhibits the high-side driver and creates a FAULT = 1. This fault is NOT latched. To remove this fault, momentarily turn on GL to charge the BOOT capacitor. Latched faults may be cleared by a low pulse, 1 to $10 \mu s$ wide, on the RESET line. Throughout that pulse (despite a possible UVBOOT), FAULT = 0; also the fault latch is cleared immediately, and remains cleared. If the power is restored (no UVREG or UVREF), and if no OVERTEMP fault exists, then the latched fault remains cleared when the RESET line returns to high. However, FAULT = 1 may still occur because a UVBOOT fault condition may still exist. **Charge Pump**. The A3946 is designed to accommodate a wide range of power supply voltages. The charge pump output, VREG, is regulated to 13 V nominal. In all modes, this regulator is current-limited. When $V_{\rm BB} < 8~V$ , the charge pump operates as a voltage doubler. When $8~V < V_{\rm BB} < 15~V$ , the charge pump operates as a voltage doubler/ PWM, current-controlled, voltage regulator. When $V_{\rm BB} > 15~V$ , the charge pump operates as a PWM, current-controlled, voltage regulator. Efficiency shifts, from 80% at $V_{\rm BB} = 7~V$ , to 20% at $V_{\rm BB} = 50~V$ . CAUTION. Although simple paralleling of VREG supplies from several A3946s may appear to work correctly, such a configuration is NOT recommended. There is no assurance that one of the regulators will not dominate, taking on all of the load and back-biasing the other regulators. (For example, this could occur if a particular regulator has an internal reference voltage that is higher that those of the other regulators, which would force it to regulate at the highest voltage.) **Sleep Mode/Power Up**. In Sleep Mode, all circuits are disabled in order to draw minimum current from VBB. When powering up and leaving Sleep Mode (the RESET line is high), the gate drive outputs stay disabled and a fault remains asserted until VREF and VREG pass their undervoltage thresholds. When powering up, before starting the first bootstrap charge cycle, wait until $t = C_{\rm REG}/4$ (where $C_{\rm REG}$ is in $\mu F$ , and t is in ns) to allow the charge pump to stabilize. When powered-up (not in Sleep Mode), if the RESET line is low for $> 10 \mu s$ , the A3946 may start to enter Sleep Mode ( $V_{REF} < 4 V$ ). In that case, $\sim FAULT = 1$ as long as the RESET line remains low. If the RESET line is open, the A3946 should go into Sleep Mode. However, to ensure that this occurs, the RESET line must be grounded. **Dead Time**. The analog input pin DT sets the delay to turn on the high- or low-side gate outputs. When instructed to turn off, the gate outputs change after an short internal propagation delay (90 ns typical). The dead time controls the time between this turn-off and the turn-on of the appropriate gate. The duration, $t_{\rm DEAD}$ , can be adjusted within the range 350 ns to 6000 ns using the following formula: $$t_{\rm DEAD} = 50 + (R_{\rm DEAD} / 16.7)$$ where $t_{_{DEAD}}$ is in ns, and $R_{_{DEAD}}$ is in $\Omega,$ and should be in the range 5 $k\Omega$ < $R_{_{DEAD}}$ < 100 $k\Omega.$ Do not ground the DT pin. If the DT pin is left open, dead time defaults to $12 \mu s$ . **Control Logic**. Two different methods of control are possible with the A3946. When a resistor is connected from DT to ground, a single-pin PWM scheme is utilized by shorting IN1 with IN2. If a very slow turn-on is required (greater than 6 $\mu$ s), the two input pins can be hooked-up individually to allow the dead times to be as long as needed. The dead time circuit can be disabled by tying the DT pin to VREF. This disables the turn-on delay and allows direct control of each MOSFET gate via two control lines. This is shown in the Control Logic table, on page 2. **Top-Off Charge Pump.** An internal charge pump allows 100% duty cycle operation of the high-side MOSFET. This is a low-current trickle charge pump, and is only operated after a high-side has been signaled to turn on. A small amount of bias current is drawn from the BOOT pin to operate the floating high-side circuit. The top-off charge pump simply provides enough drive to ensure that the gate voltage does not droop due to this bias supply current. The charge required for initial turn-on of the high-side gate must be supplied by bootstrap capacitor charge cycles. This is described in the section Application Information. **VREF.** VREF is used for the internal logic circuitry and is not intended as an external power supply. However, the VREF pin can source up to 4 mA of current. A $0.1~\mu F$ capacitor is needed for decoupling. Fault Response Table | Fault Mode | RESET | ~FAULT | VREG | VREF | GH <sup>1</sup> | GL <sup>1</sup> | |------------------------------------------|--------|--------|------|------|-----------------|-----------------| | No Fault | 1 | 1 | ON | ON | (IL) | (IL) | | BOOT Capacitor Undervoltage <sup>2</sup> | 1 0 ON | | ON | ON | 0 | (IL) | | VREG Undervoltage <sup>3</sup> | 1 | 0 | ON | ON | 0 | 0 | | VREF Undervoltage⁴ | 1 | 0 | OFF | ON | 0 | 0 | | Thermal Shutdown <sup>3</sup> | 1 | 0 | ON | ON | (IL) | (IL) | | Sleep <sup>5</sup> | 0 | 1 | OFF | OFF | High Z | High Z | <sup>&</sup>lt;sup>1</sup>(IL) indicates that the state is determined by the input logic. <sup>&</sup>lt;sup>2</sup>This fault occurs whenever there is an undervoltage on the BOOT capacitor. This fault is not latched. <sup>&</sup>lt;sup>3</sup>These faults are latched. Clear by pulsing RESET = 0. Note that outputs become active as soon as VREG comes out of undervoltage, even though ~FAULT = 0. <sup>&</sup>lt;sup>4</sup>Unspecified VREF undervoltage threshold < 4 V. <sup>&</sup>lt;sup>5</sup>During power supply undervoltage conditions, GH and GL are instructed to be 0 (low). However, with VREG < 4 V, the outputs start to become high impedance (High Z). Refer to the section *Sleep Mode/Power Up*. ## **Application Information** Bootstrap Capacitor Selection. $C_{\scriptsize BOOT}$ must be correctly selected to ensure proper operation of the device. If too large, time is wasted charging the capacitor, with the result being a limit on the maximum duty cycle and PWM frequency. If the capacitor is too small, the voltage drop can be too large at the time the charge is transferred from the C<sub>BOOT</sub> to the MOSFET gate. To keep the voltage drop small: $$Q_{ROOT} >> Q_{GATE}$$ where a factor in the range of 10 to 20 is reasonable. Using 20 as the factor: $Q_{BOOT} = C_{BOOT} \times V_{BOOT} = Q_{GATE} \times 20$ and $C_{\text{BOOT}} = Q_{\text{GATE}} \times 20 / V_{\text{BOOT}}$ The voltage drop on the BOOT pin, as the MOSFET is being turned on, can be approximated by: $$Delta_v = Q_{GATE} / C_{BOOT}$$ For example, given a gate charge, Q<sub>GATE</sub>, of 160 nC, and the typical BOOT pin voltage of 12 V, the value of the Boot capacitor, C<sub>BOOT</sub>, can be determined by: $$C_{POOT} = (160 \text{ nC} \times 20) / 12 \text{ V} \approx 0.266 \mu\text{F}$$ Therefore, a 0.22 µF ceramic (X7R) capacitor can be chosen for the Boot capacitor. In that case, the voltage drop on the BOOT pin, when the high-side MOSFET is turned on, is: Delta $$v = 160 \text{ nC} / 0.22 \mu\text{F} = 0.73 \text{ V}$$ **Bootstrap Charging.** It is good practice to ensure that the high-side bootstrap capacitor is completely charged before a high-side PWM cycle is requested. The time required to charge the capacitor can be approximated by: $$t_{CHARGE} = C_{BOOT} (Delta_v / 100 \text{ mA})$$ At power-up and when the drivers have been disabled for a long time, the bootstrap capacitor can be completely discharged. In this case, Delta v can be considered to be the full high-side drive voltage, 12 V. Otherwise, Delta v is the amount of voltage dropped during the charge transfer, which should be 400 mV or less. The capacitor is charged whenever the S pin is pulled low, via a GL PWM cycle, and current flows from VREG through the internal bootstrap diode circuit to C<sub>POOT</sub>. **Power Dissipation.** For high ambient temperature applications, there may be little margin for on-chip power consumption. Careful attention should be paid to ensure that the operating conditions allow the A3946 to remain in a safe range of junction temperature. The power consumed by the A3946 can be estimated as: where: Pd\_bias = $$V_{BR} \times I_{VBR}$$ , typically 3 mA, and $$\begin{split} &\text{Pd\_cpump} = (2\text{V}_{\text{BB}} - \text{V}_{\text{REG}}) \text{ I}_{\text{AVE}}, \text{ for } \text{V}_{\text{BB}} < 15 \text{ V, or} \\ &\text{Pd\_cpump} = (\text{V}_{\text{BB}} - \text{V}_{\text{REG}}) \text{ I}_{\text{AVE}}, \text{ for } \text{V}_{\text{BB}} > 15 \text{ V,} \end{split}$$ in either case, where $$I_{AVE} = Q_{GATE} \times 2 \times f_{PWM}$$ and $$Pd\_switching\_loss = Q_{GATE} \times V_{REG} \times 2 \times f_{PWM} Ratio,$$ where Ratio = $$10 \Omega / (R_{GATE} + 10 \Omega)$$ . 1.508.853.5000; www.allegromicro.com ## **Application Block Diagrams** Diagram A. Dependent drivers. Unidirectional motor control with braking and dead time. $T_{DEAD} = 1 \mu s$ ; $Q_{TOTAL} = 160 nC$ . Diagram B. Independent drivers. One high-side drive and one low-side drive. Diagram C. Independent drivers. Two low-side drives. ## **Pin-out Diagram** ## LP package #### **Terminal List Table** | Name | Number | Description | |--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VREG | 1 | Gate drive supply. | | CP2 | 2 | Charge pump capacitor, positive side. When not using the charge pump, leave this pin open. | | CP1 | 3 | Charge pump capacitor, negative side. When not using the charge pump, leave this pin open. | | PGND* | 4 | External ground. Internally connected to the power ground. | | GL | 5 | Low-side gate drive output for external MOSFET driver. External series gate resistor can be used to control slew rate seen at the power driver gate, thereby controlling the di/dt and dv/dt of the S pin output. | | S | 6 | Directly connected to the load terminal. The pin is also connected to the negative side of the bootstrap capacitor and negative supply connection for the floating high-side drive. | | GH | 7 | High-side gate drive output for N-channel MOSFET driver. External series gate resistor can be used to control slew rate seen at the power driver gate, thereby controlling the di/dt and dv/dt of the S pin output. | | воот | 8 | High-side connection for bootstrap capacitor, positive supply for the high-side gate drive. | | ~FAULT | 9 | Diagnostic output, open drain. Low during a fault condition. | | IN1 | 10 | Logic control. | | IN2 | 11 | Logic control. | | RESET | 12 | Logic control input. When RESET = 0, the chip is in a very low power sleep mode. | | LGND* | 13 | External ground. Internally connected to the logic ground. | | DT | 14 | Dead Time. Connecting a resistor to GND sets the turn-on delay to prevent shoot-through. Forcing this input high disables the dead time circuit and changes the logic truth table. | | VREF | 15 | 5 V internal reference decoupling terminal. | | VBB | 16 | Supply Input. | | PAD | _ | Exposed thermal pad. Not connected to any pin, but should be externally connected to ground, to reduce noise pickup by the pad. | The PGND pin (4) and LGND pin (13) grounds are NOT internally connected, and both must be connected to ground externally. ### LP Package TSSOP with Exposed Thermal Pad For Reference Only (reference JEDEC MO-153 ABT) Dimensions in millimeters Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown A Terminal #1 mark area A Exposed thermal pad (bottom surface) Reference land pattern layout (reference IPC7351 SOP65P640X110-17M); All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances; when mounting on a multilayer PCB, thermal vias at the exposed thermal pad land can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-5) A3946 ## Half-Bridge Power MOSFET Controller Copyright ©2003-2013 Allegro MicroSystems, LLC Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. For the latest version of this document, visit our website: www.allegromicro.com