# Dual D Flip-Flop with Set and Reset with LSTTL Compatible Inputs

# **High-Performance Silicon-Gate CMOS**

The MC74HCT74A is identical in pinout to the LS74. This device may be used as a level converter for interfacing TTL or NMOS outputs to High Speed CMOS inputs.

This device consists of two D flip–flops with individual Set, Reset, and Clock inputs. Information at a D–input is transferred to the corresponding Q output on the next positive going edge of the clock input. Both Q and  $\overline{Q}$  outputs are available from each flip–flop. The Set and Reset inputs are asynchronous.

#### **Features**

- Output Drive Capability: 10 LSTTL Loads
- TTL NMOS Compatible Input Levels
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 4.5 to 5.5 V
- Low Input Current: 1.0 μA
- In Compliance With the JEDEC Standard No. 7.0 A Requirements
- Chip Complexity: 136 FETs or 34 Equivalent Gates
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant

## **LOGIC DIAGRAM**



| Design Criteria                 | Value | Units |
|---------------------------------|-------|-------|
| Internal Gate Count†            | 34    | ea.   |
| Internal Gate Propagation Delay | 1.5   | ns    |
| Internal Gate Power Dissipation | 5.0   | μW    |
| Speed Power Product             | .0075 | рЈ    |

<sup>†</sup>Equivalent to a two-input NAND gate.



# ON Semiconductor®

http://onsemi.com



# **PIN ASSIGNMENT**

|         |     |    | _                 |
|---------|-----|----|-------------------|
| RESET 1 | 1 • | 14 | □ v <sub>cc</sub> |
| DATA 1  | 2   | 13 | RESET 2           |
| CLOCK 1 | 3   | 12 | DATA 2            |
| SET 1   | 4   | 11 | CLOCK 2           |
| Q1 [    | 5   | 10 | SET 2             |
| Q1 [    | 6   | 9  | ] Q2              |
| GND [   | 7   | 8  | ] Q2              |

## **MARKING DIAGRAM**



A = Assembly Location

WL = Wafer Lot

Y, YY = Year

WW = Work Week

G = Pb-Free Package

## **FUNCTION TABLE**

|     | Inp   | Out           | puts |           |       |
|-----|-------|---------------|------|-----------|-------|
| Set | Reset | Clock         | Data | Q         | Q     |
| L   | Н     | Х             | Χ    | Н         | L     |
| Н   | L     | Χ             | X    | L         | Н     |
| L   | L     | Χ             | X    | H*        | H*    |
| Н   | Н     |               | Н    | Н         | L     |
| Н   | Н     | $\mathcal{L}$ | L    | L         | Н     |
| Н   | Н     | L             | Χ    | No Change |       |
| Н   | Н     | Н             | Χ    | No Change |       |
| Н   | Н     | $\overline{}$ | Χ    | No CI     | nange |

\*Both outputs will remain high as long as Set and Reset are low, but the output states are unpredictable if Set and Reset go high simultaneously.

# ORDERING INFORMATION

See detailed ordering and shipping information on page 3 of this data sheet.

#### **MAXIMUM RATINGS**

| Symbol           | Parameter                                       | Value                         | Unit |
|------------------|-------------------------------------------------|-------------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GND)           | -0.5 to +7.0                  | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)            | -0.5 to V <sub>CC</sub> + 0.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)           | -0.5 to V <sub>CC</sub> + 0.5 | V    |
| I <sub>in</sub>  | DC Input Current, per Pin                       | ±20                           | mA   |
| I <sub>out</sub> | DC Output Current, per Pin                      | ±25                           | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and GND Pins | ±50                           | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air SOIC Package†    | 500                           | mW   |
| T <sub>stg</sub> | Storage Temperature                             | - 65 to + 150                 | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds | 260                           | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

†Derating: SOIC Package: -7 mW/°C from 65° to 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$   $V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{\rm CC}$ ). Unused outputs must be left open.

## **RECOMMENDED OPERATING CONDITIONS**

| Symbol                             | Parameter                                            | Min         | Max             | Unit |
|------------------------------------|------------------------------------------------------|-------------|-----------------|------|
| V <sub>CC</sub>                    | DC Supply Voltage (Referenced to GND)                | 4.5         | 5.5             | V    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | 0           | V <sub>CC</sub> | V    |
| T <sub>A</sub>                     | Operating Temperature, All Package Types             | <b>-</b> 55 | +125            | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time (Figure 1)                  | 0           | 500             | ns   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

## DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                   |                                                                                                  |                      | Gua             | aranteed Li            | imit       |      |
|-----------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------|-----------------|------------------------|------------|------|
| Symbol          | Parameter                                         | Test Conditions                                                                                  | V <sub>CC</sub><br>V | –55 to<br>25°C  | ≤ <b>85</b> ° <b>C</b> | ≤ 125°C    | Unit |
| V <sub>IH</sub> | Minimum High-Level Input<br>Voltage               | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20  \mu\text{A}$          | 4.5<br>5.5           | 2.0<br>2.0      | 2.0<br>2.0             | 2.0<br>2.0 | V    |
| V <sub>IL</sub> | Maximum Low–Level Input<br>Voltage                | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20  \mu\text{A}$          | 4.5<br>5.5           | 0.8<br>0.8      | 0.8<br>0.8             | 0.8<br>0.8 | V    |
| V <sub>OH</sub> | Minimum High-Level Output<br>Voltage              | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu A$                                 | 4.5<br>5.5           | 4.4<br>5.4      | 4.4<br>5.4             | 4.4<br>5.4 | V    |
|                 |                                                   | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 4.0 \text{ mA}$                           | 4.5                  | 3.98            | 3.84                   | 3.7        |      |
| V <sub>OL</sub> | Maximum Low–Level Output<br>Voltage               | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu A$                                 | 4.5<br>5.5           | 0.1<br>0.1      | 0.1<br>0.1             | 0.1<br>0.1 | V    |
|                 |                                                   | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 4.0 \text{ mA}$                           | 4.5                  | 0.26            | 0.33                   | 0.4        |      |
| l <sub>in</sub> | Maximum Input Leakage Current                     | V <sub>in</sub> = V <sub>CC</sub> or GND                                                         | 5.5                  | ± 0.1           | ± 1.0                  | ± 1.0      | μΑ   |
| I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$                                                     | 5.5                  | 2.0             | 20                     | 80         | μΑ   |
| $\Delta I_{CC}$ | Additional Quiescent Supply Current               | V <sub>in</sub> = 2.4 V, Any One Input<br>V <sub>in</sub> = V <sub>CC</sub> or GND, Other Inputs |                      | ≥ <b>-55</b> °C | 25°C                   | to 125°C   |      |
|                 |                                                   | $I_{out} = 0 \mu A$                                                                              | 5.5                  | 2.9             |                        | 2.4        | mA   |

# AC ELECTRICAL CHARACTERISTICS (V<sub>CC</sub> = $5.0~V \pm 10\%$ , C<sub>L</sub> = 50~pF, Input $t_r = t_f = 6.0~ns$ )

|                                        |                                                                                           | Gı             | Guaranteed Limit |         |      |
|----------------------------------------|-------------------------------------------------------------------------------------------|----------------|------------------|---------|------|
| Symbol                                 | Parameter                                                                                 | –55 to<br>25°C | ≤ <b>85</b> °C   | ≤ 125°C | Unit |
| f <sub>max</sub>                       | Maximum Clock Frequency (50% Duty Cycle) (Figures 1 and 4)                                | 30             | 24               | 20      | MHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock to Q or Q (Figures 1 and 4)                              | 24             | 30               | 36      | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Set or Reset to Q or $\overline{\mathbb{Q}}$ (Figures 2 and 4) | 24             | 30               | 36      | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 1 and 4)                              | 15             | 19               | 22      | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                                                 | 10             | 10               | 10      | pF   |

|          |                                                     | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|----------|-----------------------------------------------------|-----------------------------------------|----|
| $C_{PD}$ | Power Dissipation Capacitance (Per Enabled Output)* | 32                                      | pF |

<sup>1.</sup> Used to determine the no–load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .

# **TIMING REQUIREMENTS** (V<sub>CC</sub> = 5.0 V $\pm$ 10%, C<sub>L</sub> = 50 pF, Input $t_r$ = $t_f$ = 6.0 ns)

|                                 |                                                       |      | Guaranteed Limit |            |      |     |      |      |       |
|---------------------------------|-------------------------------------------------------|------|------------------|------------|------|-----|------|------|-------|
|                                 |                                                       |      |                  | 5 to<br>°C | ≤ 85 | 5°C | ≤ 12 | 25°C |       |
| Symbol                          | Parameter                                             | Fig. | Min              | Max        | Min  | Max | Min  | Max  | Units |
| t <sub>su</sub>                 | Minimum Setup Time, Data to Clock                     | 3    | 15               |            | 19   |     | 22   |      | ns    |
| t <sub>h</sub>                  | Minimum Hold Time, Clock to Data                      | 3    | 3                |            | 3    |     | 3    |      | ns    |
| t <sub>rec</sub>                | Minimum Recovery Time, Set or Reset Inactive to Clock | 2    | 6                |            | 8    |     | 9    |      | ns    |
| t <sub>w</sub>                  | Minimum Pulse Width, Clock                            | 1    | 15               |            | 19   |     | 22   |      | ns    |
| t <sub>w</sub>                  | Minimum Pulse Width, Set or Reset                     | 2    | 15               |            | 19   |     | 22   |      | ns    |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times                     | 1    |                  | 500        |      | 500 |      | 500  | ns    |

## **ORDERING INFORMATION**

| Device         | Package                 | Shipping <sup>†</sup> |
|----------------|-------------------------|-----------------------|
| MC74HCT74ADG   | SOIC-14 NB<br>(Pb-Free) | 55 Units / Rail       |
| MC74HCT74ADR2G | SOIC-14 NB<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

# **SWITCHING WAVEFORMS**



Figure 1.



Figure 2.



Figure 3.



\*Includes all probe and jig capacitance

Figure 5.



Figure 4. Expanded Logic Diagram



△ 0.10

SOIC-14 NB CASE 751A-03 ISSUE L

**DATE 03 FEB 2016** 









- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
  - ASME Y14.5M, 1994.
    CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT
- MAXIMUM MATERIAL CONDITION.
  DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS.
- 5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE

|     | MILLIN | IETERS   | INC   | HES   |
|-----|--------|----------|-------|-------|
| DIM | MIN    | MAX      | MIN   | MAX   |
| Α   | 1.35   | 1.75     | 0.054 | 0.068 |
| A1  | 0.10   | 0.25     | 0.004 | 0.010 |
| АЗ  | 0.19   | 0.25     | 0.008 | 0.010 |
| b   | 0.35   | 0.49     | 0.014 | 0.019 |
| D   | 8.55   | 8.75     | 0.337 | 0.344 |
| Е   | 3.80   | 4.00     | 0.150 | 0.157 |
| е   | 1.27   | 1.27 BSC |       | BSC   |
| Н   | 5.80   | 6.20     | 0.228 | 0.244 |
| h   | 0.25   | 0.50     | 0.010 | 0.019 |
| L   | 0.40   | 1.25     | 0.016 | 0.049 |
| M   | 0 °    | 7°       | 0 °   | 7 °   |

# **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code Α = Assembly Location

WL = Wafer Lot Υ = Year WW = Work Week G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator. "G" or microdot " ■". may or may not be present.

# **SOLDERING FOOTPRINT\***



DIMENSIONS: MILLIMETERS

C SEATING PLANE

# **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                                 | PAGE 1 OF 2 |  |  |  |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# SOIC-14 CASE 751A-03 ISSUE L

# DATE 03 FEB 2016

| STYLE 1: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. NO CONNECTION 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. NO CONNECTION 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 2:<br>CANCELLED                                                                                                                                         | STYLE 3: PIN 1. NO CONNECTION 2. ANODE 3. ANODE 4. NO CONNECTION 5. ANODE 6. NO CONNECTION 7. ANODE 8. ANODE 9. ANODE 10. NO CONNECTION 11. ANODE 12. ANODE 13. NO CONNECTION 14. COMMON CATHODE                                                                | STYLE 4: PIN 1. NO CONNECTION 2. CATHODE 3. CATHODE 4. NO CONNECTION 5. CATHODE 6. NO CONNECTION 7. CATHODE 8. CATHODE 9. CATHODE 10. NO CONNECTION 11. CATHODE 12. CATHODE 13. NO CONNECTION 14. COMMON ANODE                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. NO CONNECTION 7. COMMON ANODE 8. COMMON CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 6: PIN 1. CATHODE 2. CATHODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE 7. CATHODE 8. ANODE 9. ANODE 10. ANODE 11. ANODE 12. ANODE 13. ANODE 14. ANODE | STYLE 7: PIN 1. ANODE/CATHODE 2. COMMON ANODE 3. COMMON CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. ANODE/CATHODE 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. COMMON CATHODE 12. COMMON ANODE 13. ANODE/CATHODE 14. ANODE/CATHODE | STYLE 8: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. ANODE/CATHODE 7. COMMON ANODE 8. COMMON ANODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. NO CONNECTION 12. ANODE/CATHODE 13. ANODE/CATHODE 14. COMMON CATHODE |

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                                     | PAGE 2 OF 2 |  |

ON Semiconductor and IN are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative