# USB-Serial Dual Channel (UART/I<sup>2</sup>C/SPI) Bridge with CapSense<sup>®</sup> and BCD #### **Features** - USB 2.0 certified, Full-Speed (12 Mbps) - □ Support for communication driver class (CDC), personal health care device class (PHDC), and vendor device class - □ Battery charger detection (BCD) compliant with USB Battery Charging Specification Rev 1.2 (Peripheral Detect only) - □ Integrated USB termination resistors - Two-channel configurable UART interfaces - □ CY7C65215 supports 2-pin, 4-pin and 6-pin UART interface whereas CY7C65215A supports 2-pin, 4-pin, 6-pin and 8-pin UART interface - □ Data rates up to 3 Mbps - □ 190 bytes each transmit and receive buffer per channel - □ Data format: - 7 or 8 data bits - 1 or 2 stop bits - · No parity, even, odd, mark, or space parity - □ Supports parity, overrun, and framing errors - □ Supports flow control using CTS, RTS, DTR, DSR - □ Supports UART break signal - □ CY7C65215 supports dual channel RS232/RS422 interfaces whereas CY7C65215A supports RS232/RS422/RS485 interfaces - Two-channel configurable SPI interfaces - □ Data rate up to 3 MHz for SPI master and 1 MHz for SPI slave - □ Data width: 4 bits to 16 bits - □ 256 bytes for each transmit and receive buffer per channel - □ Supports Motorola, TI, and National SPI modes - Two-channel configurable I<sup>2</sup>C interfaces - □ Master/slave up to 400 kHz - □ Supports multi-master I<sup>2</sup>C - $\ensuremath{\square}$ 256 bytes for each transmit and receive buffer per channel - CapSense<sup>®</sup> - □ SmartSense™ Auto-Tuning is supported through a Cypress-supplied configuration utility - □ Max CapSense buttons: 8 - ☐ GPIOs linked to CapSense buttons - JTAG interface: JTAG master for code flashing at 400 kHz - General-purpose input/output (GPIO) pins: 17 - Supports unique serial number feature for each device, which fixes the COM port number permanently when USB-Serial Bridge controller as CDC device plugs in - Configuration utility (Windows) to configure the following: - □ Vendor ID (VID), Product ID (PID), and Product and Manufacturer descriptors - □ UART/I<sup>2</sup>C/SPI/JTAG - □ CapSense - Charger detection - □ GPIO - Driver support for VCOM and DLL - □ Windows 10: 32- and 64-bit versions - □ Windows 8.1: 32- and 64-bit versions - □ Windows 8: 32- and 64-bit versions - □ Windows 7: 32- and 64-bit versions - ☐ Windows Vista: 32- and 64-bit versions - □ Windows XP: 32- and 64-bit versions - □ Windows CE - ☐ Mac OS-X: 10.6, and later versions - □ Linux: Kernel version 2.6.35 onwards - □ Android: Gingerbread and later versions - Clocking: Integrated 48-MHz clock oscillator - Supports bus-/self-powered configurations - USB suspend mode for low power - Operating voltage: 1.71 to 5.5 V - Operating temperature: - □ Commercial: 0 °C to 70 °C - □ Industrial: -40 °C to 85 °C - ESD protection: 2.2 kV HBM - RoHS compliant package - ☐ 32-pin QFN (5 × 5 × 1 mm. 0.5 mm pitch) - Ordering part number - □ CY7C65215-32LTXI - □ CY7C65215A-24LTXI ## **Applications** - Medical/healthcare devices - Point-of-Sale (POS) terminals - Test and measurement system - Gaming systems - Set-top box PC-USB interface - Industrial - Networking - Enabling USB connectivity in legacy peripherals #### **USB Compliant** The USB-Serial Dual-Channel Bridge with CapSense and BCD (CY7C65215/CY7C65215A) is fully compliant with the USB 2.0 specification and Battery Charging Specification v1.2, USB-IF Test-ID (TID) 40001521. Cypress Semiconductor Corporation Document Number: 001-81006 Rev. \*M ## CY7C65215 and CY7C65215A Features Comparison Table 1. CY7C65215 and CY7C65215A Features Comparison | Features | CY7C65215 | CY7C65215A | |--------------------|------------------------------------------------------------|------------------------------------------------------------| | UART | Can be configured as Virtual COM port or USB vendor device | Can be configured as Virtual COM port or USB vendor device | | I <sup>2</sup> C | Can be configured as USB vendor device | Can be configured as Virtual COM port or USB vendor device | | SPI | Can be configured as USB vendor device | Can be configured as Virtual COM port or USB vendor device | | RS485 Support | No | Yes | | 8-pin UART Support | No | Yes | | JTAG Support | Yes | No | ## **More Information** Cypress provides a wealth of data at <a href="www.cypress.com">www.cypress.com</a> to help you to select the right device for your design, and to help you to quickly and effectively integrate the device into your design. For a comprehensive list of resources, see the document USB-Serial Bridge Controller Product Overview. - Overview: USB Portfolio, USB Roadmap - USB 2.0 Product Selectors: USB-Serial Bridge Controller, USB to UART Controller (Gen I) - Knowledge Base Articles: Cypress offers a large number of USB knowledge base articles covering a broad range of topics, from basic to advanced level. Recommended knowledge base articles for getting started with USB-Serial Bridge Controller are: - □ KBA85909 Key Features of the Cypress<sup>®</sup> USB-Serial Bridge Controller - □ KBA85920 USB-UART and USB-Serial - □ KBA85921 Replacing FT232R with CY7C65213 USB-UART LP Bridge Controller - □ KBA85913 Voltage supply range for USB-Serial - □ KBA89355 USB-Serial: Cypress Default VID and PID - □ KBA92641 USB-Serial Bridge Controller Managing I/Os using API - □ KBA92442 Non-Standard Baud Rates in USB-Serial Bridge Controllers - □ KBA91366 Binding a USB-Serial Device to a Microsoft® CDC Driver - □ KBA92551 − Testing a USB-Serial Bridge Controller Configured as USB-UART with Linux<sup>®</sup> - □ KBA91299 Interfacing an External I2C Device with the CYUSBS234/236 DVK For a complete list of knowledge base articles, click here. - Code Examples: USB Full-Speed - Development Kits: - □ CYUSBS232, Cypress USB-UART LP Reference Design Kit - CYUSBS234, Cypress USB-Serial (Single Channel Development Kit - □ CYUSBS236, Cypress USB-Serial (Dual Channel) Development Kit - Models: IBIS Cypress USB-Serial (Dual Channel) Development Kit The Cypress USB-Serial (Dual Channel) Development Kit is a complete development resource. It provides a platform to develop and test custom projects. The development kit contains collateral materials for the firmware, hardware, and software aspects of a design. ## **Contents** | 4 | |----| | 4 | | 4 | | 5 | | 6 | | 6 | | 6 | | 6 | | 6 | | 7 | | 7 | | 7 | | 8 | | 9 | | 9 | | 9 | | 9 | | 10 | | 11 | | 12 | | 14 | | 14 | | 14 | | 14 | | 15 | | | | USB Power Configurations | 18 | |---------------------------------------------|----| | USB Bus-Powered Configuration | 18 | | Self-Powered Configuration | 19 | | USB Bus Powered with Variable I/O Voltage | 20 | | Application Examples | 21 | | USB-to-Dual UART Bridge with Battery-Charge | | | Detection | 21 | | USB to RS485 Application | 23 | | CapSense | 24 | | USB to Dual Channel (I2C/SPI) Bridge | 25 | | Ordering Information | 30 | | Ordering Code Definitions | 30 | | Package Information | | | Acronyms | 32 | | Document Conventions | | | Units of Measure | 32 | | Errata | 33 | | Document History Page | 36 | | Sales, Solutions, and Legal Information | 38 | | Worldwide Sales and Design Support | 38 | | Products | | | PSoC® Solutions | 38 | | Cypress Developer Community | 38 | | Toohnical Support | 20 | ## **Block Diagram** ## **Functional Overview** The CY7C65215/CY7C65215A is a Full-Speed USB controller that enables seamless PC connectivity for peripherals with dual-channel serial interfaces such as UART, SPI, and I<sup>2</sup>C. CY7C65215/CY7C65215A also integrates CapSense and BCD, which is compliant with the USB Battery Charging Specification Rev. 1.2. It integrates a voltage regulator, oscillator, and flash memory for storing configuration parameters, offering a cost-effective solution. CY7C65215/CY7C65215A supports bus-powered and self-powered modes, and enables efficient system power management with suspend and remote wake-up signals. It is available in a 32-pin QFN package. ## **USB** and Charger Detect #### USB CY7C65215/CY7C65215A has a built-in USB 2.0 Full-Speed transceiver. The transceiver incorporates the internal USB series termination resistors on the USB data lines and a 1.5-k $\Omega$ pull-up resistor on USBDP. #### Charger Detection CY7C65215/CY7C65215A supports BCD for Peripheral Detect only and complies with the USB Battery Charging Specification Rev. 1.2. It supports the following charging ports: - Standard Downstream Port (SDP): allows the system to draw up to 500 mA current from the host - Charging Downstream Port (CDP): allows the system to draw up to 1.5 A current from the host - Dedicated Charging Port (DCP): allows the system to draw up to 1.5 A of current from the wall charger #### **Serial Communication** CY7C65215/CY7C65215A has two serial communication blocks (SCBs). Each SCB can implement UART, SPI, or an I<sup>2</sup>C interface. A 256-byte buffer is available in both the TX and RX lines. Table 2 shows maximum speed supported on both SCBs when they are configured as UART/I2C/SPI. Table 2. Maximum Speed supported on both SCBs | No. | Configuration | SCB0 Maximum Speed | SCB1 Maximum Speed | |-----|------------------------------------|--------------------------|--------------------------| | 1 | SCB0 = UART, SCB1 = Disabled | 3M (Either TX/RX) | NA | | 2 | SCB0 = I2C Master, SCB1 = Disabled | 400 kHz (Both TX and RX) | NA | | 3 | SCB0 = I2CSlave, SCB1 = Disabled | 400 kHz (Both TX and RX) | NA | | 4 | SCB0 = SPI Master, SCB1 = Disabled | 3M (Both TX and RX) | NA | | 5 | SCB0 = SPI Slave, SCB1 = Disabled | 1M (Both TX and RX) | NA | | 6 | SCB0 = UART, SCB1 = UART | 1M (Either TX/RX) | 1M (Either TX/RX) | | 7 | SCB0 = UART, SCB1 = I2C Master | 1M (Either TX/RX) | 400 kHz (Both TX and RX) | | | SCB0 = I2C Master, SCB1 = UART | | | | 8 | SCB0 = UART, SCB1 = I2C Slave | 1M (Either TX/RX) | 400 kHz (Both TX and RX) | | | SCB0 = I2C slave, SCB1 = UART | | | | 9 | SCB0 = UART, SCB1 = SPI Master | 1M (Either TX/RX) | 1M (Both TX and RX) | | | SCB1 = SPI Master, SCB0 = UART | | | | 10 | SCB0 = UART, SCB1 = SPI Slave | 1M (Either TX/RX) | 1M (Both TX and RX) | | | SCB0 = SPI Slave, SCB1 = UART | | | | 11 | SCB0 = I2C, SCB1 = I2C | 400 kHz (Both TX and RX) | 400 kHz (Both TX and RX) | | 12 | SCB0 = SPI, SCB1 = SPI | 1M (Both TX and RX) | 1M (Both TX and RX) | ## **UART** Interface The UART interface provides asynchronous serial communication with other UART devices operating at speeds of up to 3 Mbps. It supports 7 to 8 data bits, 1 to 2 stop bits, odd, even, mark, space, and no parity. The UART interface supports full duplex communication with a signaling format that is compatible with the standard UART protocol. In CY7C65215, UART pins may be interfaced to industry standard RS232/RS422 transceivers whereas in CY7C65215A these UART pins may be interfaced to RS232/RS422/RS485. CY7C65215/CY7C65215A supports common UART functions such as parity error and frame error. In addition, CY7C65215/CY7C65215A supports baud rates ranging from 300 baud to 3 Mbaud. UART baud rates can be set using the configuration utility. #### Notes: Parity error gets detected when UART transmitter device is configured for odd parity and UART receiver device is configured for even parity. Frame error gets detected when UART transmitter device is configured for 7 bits data width and 1 stop bit, whereas UART receiver device is configured for 8 bit data width and 2 stop bits. ## **UART Flow Control** The CY7C65215/CY7C65215A device supports UART hardware flow control using control signal pairs such as RTS# (Request to Send) / CTS# (Clear to Send) and DTR# (Data Terminal Ready) / DSR# (Data Set Ready). Data flow control is enabled by default. Flow control can be disabled using the configuration utility. The following section describes the flow control signals: #### ■ CTS# (Input) / RTS# (Output) CTS# can pause or resume data transmission over the UART interface. Data transmission can be paused by de-asserting the CTS signal and resumed with CTS# assertion. The pause and resume operation does not affect data integrity. With flow control enabled, receive buffer has a watermark level of 93%. After the data in the receive buffer reaches that level, the RTS# signal is de-asserted, instructing the transmitting device to stop data transmission. The start of data consumption by the application reduces device data backlog. When it reaches the 75% watermark level, the RTS# signal is asserted to resume data reception. #### ■ DSR# (Input) /DTR# (Output) DSR#/DTR# signals are used to establish the communication link with the UART. These signals complement each other in their functionality, similar to CTS# and RTS#. #### SPI Interface The SPI interface supports SPI Master and SPI Slave. This interface supports the Motorola, TI, and National Microwire protocols. The maximum frequency of operation is 3 MHz in SPI master mode and 1 MHz in SPI slave mode. It can support transaction sizes ranging from 4 bits to 16 bits in length, SPI slave supports 4 bits to 8 bits and 12 bits to 16 bits data width at 1 MHz operation. Whereas, it supports 9 bits,10 bits and 11 bits data width operation at 500 kHz operation (for more details, refer to USB to Dual Channel (I2C/SPI) Bridge on page 25). ## P<sup>2</sup>C Interface The I<sup>2</sup>C interface implements full multi-master/slave modes and supports up to 400 kHz. The configuration utility tool is used to set the I<sup>2</sup>C address in slave mode. This tool enables only even slave addresses. For further details on protocol, refer to the NXP I<sup>2</sup>C specification rev5. #### **Notes** - I<sup>2</sup>C ports are not tolerant of higher voltages and cannot be hot-swapped or powered up independently from the rest of the I<sup>2</sup>C system. - The minimum fall time of the SCL is met (as per NXP I2C specification Rev. 5) when V<sub>DDD</sub> is between 1.71 V and 3.0 V. When V<sub>DDD</sub> is within the range of 3.0 V to 3.6 V, it is recommended to add a 50 pF capacitor on the SCL signal. #### CapSense CapSense functionality is supported on all the GPIO pins. Any GPIO pin can be configured as a sense pin (CS0–CS7) using the configuration utility. When implementing CapSense functionality, the GPIO\_0 pin (configured as the modulator capacitor - Cmod) should be connected to ground through a 2.2-nF capacitor (see Figure 12 on page 24). CY7C65215/CY7C65215A supports SmartSense auto-tuning of CapSense parameters and does not require manual tuning. SmartSense auto-tuning compensates for printed circuit board (PCB) variations and device process variations. Optionally, any GPIO pin can be configured as a Cshield and connected to the shield of the CapSense button as shown in Figure 12 on page 24. The shield prevents false triggering of buttons due to water droplets and guarantees CapSense operation (sensors respond to finger touch). GPIOs can be linked to CapSense buttons to indicate the presence of a finger. CapSense functionality can be configured using configuration utility. CY7C65215/CY7C65215A supports up to eight CapSense buttons. For more information on CapSense, refer to Getting Started with CapSense. ## JTAG Interface CY7C65215/CY7C65215A supports a 5-pin JTAG in master mode for code flashing at 400 kHz. **Note:** When JTAG is enabled, other interfaces in the CY7C65215/CY7C65215A device cannot be used. #### **GPIO** Interface CY7C65215/CY7C65215A has 17 GPIOs. A maximum of 17 GPIOs are available for configuration if one 2-pin (I<sup>2</sup>C/2-pin UART) serial interface is implemented. The configuration utility allows configuration of the GPIO pins. The configurable options are as follows: ■ TRISTATE: GPIO tristated ■ DRIVE 1: Output static 1 ■ DRIVE 0: Output static 0 ■ POWER#: Power control for bus power designs ■ TXLED#: Drives LED during USB transmit ■ RXLED#: Drives LED during USB receive ■ TX or RX LED#: Drives LED during USB transmit or receive GPIO can be configured to drive LED at 8-mA drive strength. ■ BCD0/BCD1: Two-pin output to indicate the type of USB charger ■ BUSDETECT: Connects VBUS pin for USB host detection ■ CS0–CS7: CapSense button input (Sense pin) ■ CSout0-CSout3: Indicates which CapSense button is pressed ■ Cmod: External modulator capacitor that connects a 2.2-nF capacitor (±10%) to ground (GPIO\_0 only) ■ Cshield: Shield for waterproofing ## Memory CY7C65215/CY7C65215A has a 512-byte flash. The flash is used to store the USB parameters such as VID/PID, serial number, Product, and Manufacturer Descriptors, which can be programmed by the configuration utility. #### System Resources #### Power System CY7C65215/CY7C65215A supports the USB Suspend mode to control power usage. CY7C65215/CY7C65215A operates in bus-powered or self-powered modes over a range of 3.15 to 5.5 V. #### Clock System CY7C65215/CY7C65215A has a fully integrated clock and does not require any external components. The clock system is responsible for providing clocks to all subsystems. #### Internal 48-MHz Oscillator The internal 48-MHz oscillator is the primary source of internal clocking in CY7C65215/CY7C65215A. #### Internal 32-kHz Oscillator The internal 32-kHz oscillator is primarily used to generate clocks for peripheral operation in the USB Suspend mode. #### Reset The reset block ensures reliable power-on reset and brings the device back to the default known state. The nXRES (active low) pin can be used by external devices to reset the CY7C65215/CY7C65215A. #### Suspend and Resume The CY7C65215/CY7C65215A device asserts the SUSPEND pin when the USB bus enters the suspend state. This helps in meeting the stringent suspend current requirement of the USB 2.0 specification, while using the device in bus-powered mode. The device will resume from the suspend state under any of the following conditions: - 1. Any activity is detected on the USB bus - 2. The WAKEUP pin is asserted to generate remote wakeup to the host ## **WAKEUP** The WAKEUP pin is used to generate a remote wakeup signal on the USB bus. The remote wakeup signal is sent only if the host enables this feature through the SET\_FEATURE request. The device communicates support for the remote wakeup to the host through the configuration descriptor during the USB enumeration process. The CY7C65215/CY7C65215A device allows enabling/disabling and polarity of the remote wakeup feature through the configuration utility. #### **Software** Cypress delivers a complete set of software drivers and the configuration utility to enable product configuration during system development. #### Drivers for Linux Operating Systems Cypress provides a User Mode USB driver library (*libcyusb-serial.so*) that abstracts vendor commands for the UART interface and provides a simplified API interface to the user applications. This library makes use of the standard open source libUSB library to enable the USB communication. The Cypress serial library supports the USB plug-and-play feature using the Linux 'udev' mechanism. CY7C65215/CY7C65215A supports the standard USB CDC UART class driver, which is bundled with the Linux kernel. #### Android Support The CY7C65215/CY7C65215A solution includes an Android Java class—CyUsbSerial.java—which exposes a set of interface functions to communicate with the device. ## Drivers for Mac OSx Cypress delivers a dynamically linked shared library (CyUSBSerial.dylib) based on libUSB, which enables communication to the CY7C65215/CY7C65215A device. In addition, the CY7C65215 device also supports the native Mac OSx CDC UART driver, and CY7C65215A supports native Mac OSx CDC UART/SPI/I2C driver. #### Drivers for Windows Operating Systems For Windows operating systems (XP, Vista, Win7, Win8, and Win8.1), Cypress delivers a User Mode dynamically linked library—CyUSBSerial DLL—that abstracts vendor-specific interface of CY7C65215/CY7C65215A devices and provides convenient APIs to the user. It provides interface APIs for vendor-specific UART/SPI/I2C and class-specific APIs for PHDC. USB-Serial Bridge Controller works with the Windows-standard USB CDC class driver, when either CY7C65215 is configured as CDC USB to UART device or when CY7C65215A is configured as CDC USB to UART/SPI/I2C device. A virtual COM port driver—CyUSBSerial.sys—is also delivered, which implements the USB CDC class driver. The Cypress Windows drivers are Windows hardware certification kit-compliant. These drivers are bound to device through WU (Windows Update) services. Cypress drivers also support Windows plug-and-play and power management and USB Remote Wake-up. #### Windows-CE support The CY7C65215/CY7C65215A solution includes a CDC UART driver library for Windows-CE platforms. #### **Device Configuration Utility (Windows Only)** A Windows-based configuration utility is available to configure various device initialization parameters. This graphical user application provides an interactive interface to define the various boot parameters stored in the device flash. This utility allows the user to save a user-selected configuration to text or xml formats. It also allows users to load a selected configuration from text or xml formats. The configuration utility allows the following operations: - View current device configuration - Select and configure UART/I2C/SPI, CapSense, battery charging, and GPIOs - Configure USB VID, PID, and string descriptors - Save or Load configuration You can download the free configuration utility and drivers from www.cypress.com. ## **Internal Flash Configuration** The internal flash memory can be used to store the configuration parameters shown in the following table. A free configuration utility is provided to configure the parameters listed in the table to meet application specific requirements over USB interface. The configuration utility can be downloaded from <a href="https://www.cypress.com/go/usbserial">www.cypress.com/go/usbserial</a>. Table 3. Internal Flash Configuration for both CY7C65215 and CY7C65215A | Manufacturer string Cypress Can be configured with any string up to 64 characters USB-Serial (Dual Channel) Can be configured with any string up to 64 characters Serial string Power mode Bus powered Can be configured with any string up to 64 characters Can be configured with any string up to 64 characters Can be configured to bus-powered or self-powered mode Max current draw 100 mA Can be configured to any value from 0 to 500 mA. Based on this, the configuration descriptor will be updated. Remote wakeup Enabled Can be disabled. Remote wakeup is initiated by asserting WAKEUP pin | Parameter | Default Value | Description | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------| | USB Product ID (PID) Manufacturer string Cypress Can be configured with any string up to 64 characters Product string Serial string Product string Serial string Can be configured with any string up to 64 characters Serial string Can be configured with any string up to 64 characters Serial string Can be configured with any string up to 64 characters Can be configured with any string up to 64 characters Can be configured to bus-powered or self-powered mode Max current draw 100 mA Can be configured to bus-powered or self-powered mode Max current draw 100 mA Can be configured to any value from 0 to 500 mA. Based on this, the configuration descriptor will be updated. Can be disabled. Remote wakeup is initiated by asserting WAKEUP pin USB interface protocol CDC Can be configured to function in CDC, PHDC, or Cypress vendor class Charger detect is disabled by default. When BCD is enabled, three of the GPIOs must be configured for BCD GPIO_0 TXLED# GPIO_1 RXLED# GPIO_2 DSR#_0 GPIO_3 RTS#_0 GPIO_4 CTS#_0 GPIO_5 TxL_0 GPIO_6 POWER# GPIO_1 TXD_1 GPIO_1 GPIO_1 GPIO_1 GPIO_1 TXD_1 GPIO_1 GPIO_1 GPIO_1 TXD_1 GPIO_1 GPIO_1 GPIO_1 TXD_1 GPIO_1 GPIO_1 GPIO_1 TXLED# GPIO_1 GPIO_1 GPIO_1 TXLED# GPIO_1 GPIO_1 TXLED# GPIO_1 GPIO_1 GPIO_1 TXLED# TXLED# GPIO_1 GPIO_1 TXLED# GPIO_1 TXLED# GPIO_1 GPIO_1 TXLED# GPIO_1 GPIO_1 TXLED# | | | USB Configuration | | Manufacturer string Product string USB-Serial (Dual Channel) Serial string Power mode Max current draw Max current draw USB interface protocol BCD GPIO_0 GPIO_1 GPIO_2 GPIO_2 GPIO_6 GPIO_6 GPIO_1 TXD_1 GPIO_1 GP | USB Vendor ID (VID) | 0x04B4 | Default Cypress VID. Can be configured to customer VID | | Product string Serial string Serial string Power mode Bus powered Can be configured with any string up to 64 characters Can be configured to bus-powered or self-powered mode Max current draw 100 mA Can be configured to bus-powered or self-powered mode Can be configured to any value from 0 to 500 mA. Based on this, the configuration descriptor will be updated. Remote wakeup Enabled Can be disabled. Remote wakeup is initiated by asserting WAKEUP pin USB interface protocol CDC Can be configured to function in CDC, PHDC, or Cypress vendor class BCD Disabled Charger detect is disabled by default. When BCD is enabled, three of the GPIOs must be configured for BCD GPIO_0 TXLED# GPIO_1 RXLED# GPIO_2 DSR#_0 GPIO_3 RTS#_0 GPIO_4 GPIO_8 RXD_0 GPIO_9 DTR#_0 GPIO_9 DTR#_0 GPIO_10 RXD_1 GPIO_11 TXD_1 GPIO_11 TXD_1 GPIO_11 TXD_1 GPIO_12 RTS#_1 GPIO_13 CTS#_1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_16 TRISTATE GPIO_17 TRISTATE | USB Product ID (PID) | 0x0005 | Default Cypress PID. Can be configured to customer PID | | Serial string Power mode Bus powered Can be configured with any string up to 64 characters Power mode Max current draw 100 mA Can be configured to bus-powered or self-powered mode Can be configured to any value from 0 to 500 mA. Based on this, the configuration descriptor will be updated. Remote wakeup Enabled Can be disabled. Remote wakeup is initiated by asserting WAKEUP pin USB interface protocol CDC Can be configured to function in CDC, PHDC, or Cypress vendor class BCD Disabled Charger detect is disabled by default. When BCD is enabled, three of the GPlOs must be configured for BCD GPIO_0 TXLED# GPIO_1 RXLED# GPIO_2 DSR#_0 GPIO_3 RTS#_0 GPIO_3 RTS#_0 GPIO_5 TXD_0 GPIO_6 POWER# GPIO_7 TRISTATE GPIO_8 RXD_0 GPIO_9 DTR#_0 GPIO_10 RXD_1 GPIO_11 TXD_1 GPIO_11 TXD_1 GPIO_12 RTS#_1 GPIO_13 CTS#_1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_15 DTR#_1 GPIO_15 TRISTATE GPIO_16 TRISTATE GPIO_16 TRISTATE GPIO_17 TRISTATE GPIO_17 TRISTATE GPIO_18 TRISTATE GPIO_19 GPIO_19 TRISTATE GPIO_19 TRISTATE GPIO_19 GPIO_10 TRISTATE GPIO_11 TXD_1 GPIO_11 TXD_1 GPIO_11 TXD_1 GPIO_12 RTS#_1 GPIO_13 TXB_11 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_15 TRISTATE | Manufacturer string | Cypress | Can be configured with any string up to 64 characters | | Power mode Bus powered Max current draw 100 mA Can be configured to bus-powered or self-powered mode Can be configured to any value from 0 to 500 mA. Based on this, the configuration descriptor will be updated. Can be disabled. Remote wakeup is initiated by asserting WAKEUP pin USB interface protocol CDC Can be configured to function in CDC, PHDC, or Cypress vendor class BCD Disabled Charger detect is disabled by default. When BCD is enabled, three of the GPIOs must be configured for BCD GPIO_0 TXLED# GPIO_1 RXLED# GPIO_2 DSR#_0 GPIO_3 RTS#_0 GPIO_5 TXD_0 GPIO_6 GPIO_6 GPIO_7 TRISTATE GPIO_8 RXD_0 GPIO_9 DTR#_0 GPIO_10 RXD_1 GPIO_11 TXD_1 GPIO_11 TXD_1 GPIO_12 RTS#_1 GPIO_12 RTS#_1 GPIO_13 CTS#_1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_17 TRISTATE GPIO_17 TRISTATE GPIO_18 GPIO_19 TRISTATE GPIO_19 GPIO_19 TRISTATE GPIO_19 GPIO_10 TRISTATE GPIO_11 TXD_1 GPIO_11 TXD_1 GPIO_12 RTS#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE | Product string | USB-Serial (Dual Channel) | Can be configured with any string up to 64 characters | | Max current draw Remote wakeup Enabled Can be configured to any value from 0 to 500 mA. Based on this, the configuration descriptor will be updated. Can be disabled. Remote wakeup is initiated by asserting WAKEUP pin Can be disabled. Remote wakeup is initiated by asserting WAKEUP pin Can be configured to any value from 0 to 500 mA. Based on this, the configuration descriptor will be updated. Can be configured to any value from 0 to 500 mA. Based on this, the configuration descriptor will be updated. Can be configured to any value from 0 to 500 mA. Based on this, the configuration descriptor will be updated. Can be configured to any value from 0 to 500 mA. Based on this, the configuration was configured to any value from 0 to 500 mA. Based on this, the configuration descriptor will be updated. Can be configured to any value from 0 to 500 mA. Based on this, the configuration of the problem. Can be configured to any value from 0 to 500 mA. Based on this, the configuration descriptor will be updated. Can be configured to any value from 0 to 500 mA. Based on this, the configuration of the problem. Gan be configured to any value from 0 to 500 mA. Based on this, the configuration of the problem. Gan be configured to function in CDC, PHDC, or Cypress vendor class GPIO_1 | Serial string | | Can be configured with any string up to 64 characters | | Remote wakeup Enabled Can be disabled. Remote wakeup is initiated by asserting WAKEUP pin USB interface protocol CDC Can be configured to function in CDC, PHDC, or Cypress vendor class Charger detect is disabled by default. When BCD is enabled, three of the GPIOs must be configured for BCD GPIO_0 TXLED# GPIO_1 RXLED# GPIO_2 DSR#_0 GPIO_3 RTS#_0 GPIO_4 CTS#_0 GPIO_5 TXD_0 GPIO_6 POWER# GPIO_7 TRISTATE GPIO_8 RxD_0 GPIO_10 RXD_1 GPIO_11 TXD_1 GPIO_11 TXD_1 GPIO_12 RTS#_1 GPIO_12 RTS#_1 GPIO_13 CTS#1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_15 DTR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_16 TRISTATE GPIO_17 TRISTATE GPIO_18 RTS#_1 GPIO_19 TXD_1 GPIO_19 TXD_1 GPIO_10 RXD_1 GPIO_11 TXD_1 GPIO_12 RTS#_1 GPIO_13 CTS#1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE | Power mode | Bus powered | Can be configured to bus-powered or self-powered mode | | CDC | Max current draw | 100 mA | Can be configured to any value from 0 to 500 mA. Based on this, the configuration descriptor will be updated. | | Charger detect is disabled by default. When BCD is enabled, three of the GPIOs must be configured for BCD | Remote wakeup | Enabled | Can be disabled. Remote wakeup is initiated by asserting WAKEUP pin | | GPIOs must be configured for BCD GPIO_0 TXLED# GPIO_1 RXLED# GPIO_2 DSR#_0 GPIO_3 RTS#_0 GPIO_4 CTS#_0 GPIO_5 TXD_0 GPIO_6 POWER# GPIO_7 TRISTATE GPIO_8 RXD_0 GPIO_9 DTR#_0 GPIO_10 RXD_1 GPIO_11 TXD_1 GPIO_11 TXD_1 GPIO_12 RTS#_1 GPIO_12 RTS#_1 GPIO_13 CTS#1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_16 TRISTATE GPIO_17 TRISTATE GPIO_18 RXD_1 GPIO_19 TXD_1 GPIO_19 TXD_1 GPIO_10 RXD_1 GPIO_11 TXD_1 GPIO_11 TXD_1 GPIO_12 RTS#_1 GPIO_13 CTS#1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_17 TRISTATE | USB interface protocol | CDC | Can be configured to function in CDC, PHDC, or Cypress vendor class | | GPIO_0 TXLED# GPIO_1 RXLED# GPIO_2 DSR#_0 GPIO_3 RTS#_0 GPIO_4 CTS#_0 GPIO_5 TxD_0 GPIO_6 POWER# GPIO_7 TRISTATE GPIO_8 RxD_0 GPIO_9 DTR#_0 GPIO_10 RxD_1 GPIO_11 TxD_1 GPIO_12 RTS#_1 GPIO_12 RTS#_1 GPIO_13 CTS#1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_16 TRISTATE GPIO_17 TRISTATE | BCD | Disabled | | | GPIO_1 RXLED# GPIO_2 DSR#_0 GPIO_3 RTS#_0 GPIO_4 CTS#_0 GPIO_5 TxD_0 GPIO_6 POWER# GPIO_7 TRISTATE GPIO_8 RxD_0 GPIO_9 DTR#_0 GPIO_10 RxD_1 GPIO_11 TxD_1 GPIO_12 RTS#_1 GPIO_12 RTS#_1 GPIO_13 CTS#1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_16 TRISTATE GPIO_17 TRISTATE | | | GPIO Configuration | | GPIO_2 DSR#_0 GPIO_3 RTS#_0 GPIO_4 CTS#_0 GPIO_5 TxD_0 GPIO_6 POWER# GPIO_7 TRISTATE GPIO_8 RxD_0 GPIO_9 DTR#_0 GPIO_10 RxD_1 GPIO_11 TxD_1 GPIO_12 RTS#_1 GPIO_13 CTS#1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_16 TRISTATE GPIO_17 TRISTATE | GPIO_0 | TXLED# | | | GPIO_3 RTS#_0 GPIO_4 CTS#_0 GPIO_5 TxD_0 GPIO_6 POWER# GPIO_7 TRISTATE GPIO_8 RxD_0 GPIO_9 DTR#_0 GPIO_10 RxD_1 GPIO_11 TxD_1 GPIO_12 RTS#_1 GPIO_13 CTS#1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_16 TRISTATE GPIO_17 TRISTATE | GPIO_1 | RXLED# | | | GPIO_4 CTS#_0 GPIO_5 TxD_0 GPIO_6 POWER# GPIO_7 TRISTATE GPIO_8 RxD_0 GPIO_9 DTR#_0 GPIO_10 RxD_1 GPIO_11 TxD_1 GPIO_12 RTS#_1 GPIO_13 CTS#1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_17 TRISTATE | GPIO_2 | DSR#_0 | | | GPIO_5 TxD_0 GPIO_6 POWER# GPIO_7 TRISTATE GPIO_8 RxD_0 GPIO_9 DTR#_0 GPIO_10 RxD_1 GPIO_11 TxD_1 GPIO_12 RTS#_1 GPIO_13 CTS#1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_17 TRISTATE GPIO_17 TRISTATE | GPIO_3 | RTS#_0 | | | GPIO_6 POWER# GPIO_7 TRISTATE GPIO_8 RxD_0 GPIO_9 DTR#_0 GPIO_10 RxD_1 GPIO_11 TxD_1 GPIO_12 RTS#_1 GPIO_13 CTS#1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_17 TRISTATE GPIO_17 TRISTATE | GPIO_4 | CTS#_0 | | | GPIO_7 TRISTATE GPIO_8 RxD_0 GPIO_9 DTR#_0 GPIO_10 RxD_1 GPIO_11 TxD_1 GPIO_12 RTS#_1 GPIO_13 CTS#1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_17 TRISTATE GPIO_17 TRISTATE | GPIO_5 | TxD_0 | | | GPIO_8 RxD_0 GPIO_9 DTR#_0 GPIO_10 RxD_1 GPIO_11 TxD_1 GPIO_12 RTS#_1 GPIO_13 CTS#1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_17 TRISTATE | GPIO_6 | POWER# | | | GPIO_9 DTR#_0 GPIO can be configured as shown in Table 18 on page 17. GPIO_10 RxD_1 GPIO_11 TxD_1 GPIO_12 RTS#_1 GPIO_13 CTS#1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_17 TRISTATE | GPIO_7 | TRISTATE | | | GPIO_10 RxD_1 GPIO_11 TxD_1 GPIO_12 RTS#_1 GPIO_13 CTS#1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_17 TRISTATE | GPIO_8 | RxD_0 | | | GPIO_11 TxD_1 GPIO_12 RTS#_1 GPIO_13 CTS#1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_17 TRISTATE | GPIO_9 | DTR#_0 | GPIO can be configured as shown in Table 18 on page 17. | | GPIO_12 RTS#_1 GPIO_13 CTS#1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_17 TRISTATE | GPIO_10 | RxD_1 | | | GPIO_13 CTS#1 GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_17 TRISTATE | GPIO_11 | TxD_1 | | | GPIO_14 DSR#_1 GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_17 TRISTATE | GPIO_12 | RTS#_1 | | | GPIO_15 DTR#_1 GPIO_16 TRISTATE GPIO_17 TRISTATE | GPIO_13 | CTS#1 | | | GPIO_16 TRISTATE GPIO_17 TRISTATE | GPIO_14 | DSR#_1 | | | GPIO_17 TRISTATE | GPIO_15 | DTR#_1 | | | | GPIO_16 | TRISTATE | | | GPIO_18 TRISTATE | GPIO_17 | TRISTATE | | | | GPIO_18 | TRISTATE | | ## **Electrical Specifications** ## **Absolute Maximum Ratings** Exceeding maximum ratings <sup>[1]</sup> may shorten the useful life of the device. V<sub>GPIO</sub> .....V<sub>DDD</sub> + 0.5 V Static discharge voltage ESD protection levels: ■ 2.2-kV HBM per JESD22-A114 #### **Operating Conditions** ## **Device Level Specifications** All specifications are valid for $-40~^{\circ}\text{C} \le T_A \le 85~^{\circ}\text{C}$ , $T_J \le 100~^{\circ}\text{C}$ , and 1.71 V to 5.50 V, except where noted. ## Table 4. DC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |------------------|-----------------------------------|------|------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>BUS</sub> | V <sub>BUS</sub> supply voltage | 3.15 | 3.30 | 3.45 | V | Set and configure correct voltage | | | | 4.35 | 5.00 | 5.25 | V | range using the configuration utility for V <sub>BUS</sub> . | | $V_{DDD}$ | V <sub>DDD</sub> supply voltage | 1.71 | 1.80 | 1.89 | V | Used to set I/O and core voltage. | | | | 2.0 | 3.3 | 5.5 | V | Set and configure correct voltage range using the configuration utility for V <sub>DDD</sub> . | | V <sub>CCD</sub> | Output voltage (for core logic) | _ | 1.80 | _ | V | Do not use this supply to drive external device. | | | | | | | | • 1.71 V ≤ V <sub>DDD</sub> ≤ 1.89 V: Short the V <sub>CCD</sub> pin with the V <sub>DDD</sub> pin | | | | | | | | <ul> <li>V<sub>DDD</sub> &gt; 2 V – connect a 1-μF<br/>capacitor (Cefc) between the<br/>V<sub>CCD</sub> pin and ground</li> </ul> | | Cefc | External regulator voltage bypass | 1.00 | 1.30 | 1.60 | μF | X5R ceramic or better | | I <sub>DD1</sub> | Operating supply current | - | 13 | 18 | mA | USB 2.0 FS, UART at 1 Mbps<br>single channel,<br>no GPIO switching at<br>V <sub>BUS</sub> = 5 V, V <sub>DDD</sub> = 5 V | | I <sub>DD2</sub> | USB Suspend supply current | _ | 5 | _ | μА | Does not include current through<br>a pull-up resistor on USBDP.<br>In USB suspend mode, the D+<br>voltage can go up to a maximum<br>of 3.8 V. | ## Table 5. AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-----------|------------------------------|-----|-----|-----|-------|--------------------| | Zout | USB driver output impedance | 28 | _ | 44 | Ω | | | Twakeup | Wakeup from USB Suspend mode | _ | 25 | _ | μs | | #### Note <sup>1.</sup> Usage above the absolute maximum conditions may cause permanent damage to the device. Exposure to Absolute Maximum conditions for extended periods of time may affect device reliability. When used below Absolute Maximum conditions but above normal operating conditions the device may not operate to specification. **GPIO** ## Table 6. GPIO DC Specification | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |--------------------------------|--------------------------------------------------|-------------------------|-----|------------------------|-------|-----------------------------------------------------------| | V <sub>IH</sub> <sup>[2]</sup> | Input voltage high threshold | $0.7 \times V_{DDD}$ | - | - | V | CMOS Input | | $V_{IL}$ | Input voltage low threshold | _ | - | $0.3 \times V_{DDD}$ | V | CMOS Input | | V <sub>IH</sub> <sup>[2]</sup> | LVTTL input, V <sub>DDD</sub> < 2.7 V | 0.7 × V <sub>DDD</sub> | - | - | V | | | $V_{IL}$ | LVTTL input, V <sub>DDD</sub> < 2.7 V | _ | - | 0.3 × V <sub>DDD</sub> | V | | | V <sub>IH</sub> <sup>[2]</sup> | LVTTL input, V <sub>DDD</sub> ≥ 2.7 V | 2 | - | - | V | | | $V_{IL}$ | LVTTL input, V <sub>DDD</sub> ≥ 2.7 V | _ | - | 0.8 | V | | | V <sub>OH</sub> | CMOS output voltage high level | V <sub>DDD</sub> – 0.4 | - | _ | V | I <sub>OH</sub> = 4 mA,<br>V <sub>DDD</sub> = 5 V ± 10% | | V <sub>OH</sub> | CMOS output voltage high level | V <sub>DDD</sub> – 0.6 | - | _ | V | I <sub>OH</sub> = 4 mA,<br>V <sub>DDD</sub> = 3.3 V ± 10% | | V <sub>OH</sub> | CMOS output voltage high level | V <sub>DDD</sub> – 0.5 | - | _ | V | I <sub>OH</sub> = 1 mA,<br>V <sub>DDD</sub> = 1.8 V ± 5% | | V <sub>OL</sub> | CMOS output voltage low level | _ | - | 0.4 | V | I <sub>OL</sub> = 8 mA,<br>V <sub>DDD</sub> = 5 V ± 10% | | V <sub>OL</sub> | CMOS output voltage low level | _ | - | 0.6 | V | I <sub>OL</sub> = 8 mA,<br>V <sub>DDD</sub> = 3.3 V ± 10% | | V <sub>OL</sub> | CMOS output voltage low level | _ | - | 0.6 | V | I <sub>OL</sub> = 4 mA,<br>V <sub>DDD</sub> = 1.8 V ± 5% | | Rpullup | Pull-up resistor | 3.5 | 5.6 | 8.5 | kΩ | | | Rpulldown | Pull-down resistor | 3.5 | 5.6 | 8.5 | kΩ | | | I <sub>IL</sub> | Input leakage current (absolute value) | _ | - | 2 | nA | 25 °C, V <sub>DDD</sub> = 3.0 V | | C <sub>IN</sub> | Input capacitance | _ | - | 7 | pF | | | Vhysttl | Input hysteresis LVTTL; V <sub>DDD</sub> > 2.7 V | 25 | 40 | - | mV | | | Vhyscmos | Input hysteresis CMOS | 0.05 × V <sub>DDD</sub> | - | - | mV | | ## Table 7. GPIO AC Specification | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |------------------------|------------------------|-----|-----|-----|-------|---------------------------------------------------| | T <sub>RiseFast1</sub> | Rise Time in Fast mode | 2 | _ | 12 | ns | V <sub>DDD</sub> = 3.3 V/ 5.5 V,<br>Cload = 25 pF | | T <sub>FallFast1</sub> | Fall Time in Fast mode | 2 | _ | 12 | ns | V <sub>DDD</sub> = 3.3 V/ 5.5 V,<br>Cload = 25 pF | | T <sub>RiseSlow1</sub> | Rise Time in Slow mode | 10 | _ | 60 | ns | V <sub>DDD</sub> = 3.3 V/ 5.5 V,<br>Cload = 25 pF | | T <sub>FallSlow1</sub> | Fall Time in Slow mode | 10 | _ | 60 | ns | V <sub>DDD</sub> = 3.3 V/ 5.5 V,<br>Cload = 25 pF | | T <sub>RiseFast2</sub> | Rise Time in Fast mode | 2 | _ | 20 | ns | V <sub>DDD</sub> = 1.8 V, Cload = 25 pF | | T <sub>FallFast2</sub> | Fall Time in Fast mode | 20 | _ | 100 | ns | V <sub>DDD</sub> = 1.8 V, Cload = 25 pF | | T <sub>RiseSlow2</sub> | Rise Time in Slow mode | 2 | _ | 20 | ns | V <sub>DDD</sub> = 1.8 V, Cload = 25 pF | | T <sub>FallSlow2</sub> | Fall Time in Slow mode | 20 | _ | 100 | ns | V <sub>DDD</sub> = 1.8 V, Cload = 25 pF | Note 2. $V_{IH}$ must not exceed $V_{DDD}$ + 0.2 V. ## nXRES ## Table 8. nXRES DC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-----------------|------------------------------|------------------------|-----|----------------------|-------|--------------------| | V <sub>IH</sub> | Input voltage high threshold | 0.7 × V <sub>DDD</sub> | - | _ | V | | | V <sub>IL</sub> | Input voltage low threshold | _ | - | $0.3 \times V_{DDD}$ | V | | | Rpullup | Pull-up resistor | 3.5 | 5.6 | 8.5 | kΩ | | | C <sub>IN</sub> | Input capacitance | _ | 5 | _ | pF | | | Vhysxres | Input voltage hysteresis | _ | 100 | _ | mV | | ## Table 9. nXRES AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-------------|-------------------|-----|-----|-----|-------|--------------------| | Tresetwidth | Reset pulse width | 1 | - | _ | μs | | ## Table 10. UART AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-------------------|---------------|-----|-----|------|-------|-------------------------------------------| | F <sub>UART</sub> | UART bit rate | 0.3 | _ | 3000 | | Single SCB: TX + RX<br>Dual SCB: TX or RX | Document Number: 001-81006 Rev. \*M Page 11 of 38 ## **SPI Specifications** Figure 1. SPI Master Timing SPI Master Timing for CPHA = 0 (Refer to Table 17) SPI Master Timing for CPHA = 1 (Refer to Table 17) SSN (Input) SCK TSSELSCK (CPOL=0, Input) SCK (CPOL=1, Input) ⊬ T<sub>DSO</sub> → T<sub>HSO</sub> **MISO** MSB LSB (Output) $\mathsf{T}_{\mathsf{DMI}}$ MOSI LSB MSB (Input) Figure 2. SPI Slave Timing SPI Slave Timing for CPHA = 1 (Refer to Table 17) ## Table 11. SPI AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |----------------------|----------------------------------------------------------------------|-----|-----|-------|-------|-------------------------------------------| | F <sub>SPI</sub> | SPI operating frequency<br>(Master/Slave) | - | _ | 3 | MHz | Single SCB: TX + RX<br>Dual SCB: TX or RX | | WL <sub>SPI</sub> | SPI word length | 4 | _ | 16 | bits | | | SPI Master Mod | le | | | | | | | T <sub>DMO</sub> | MOSI valid after SClock driving edge | _ | _ | 15 | ns | | | T <sub>DSI</sub> | MISO valid before SClock capturing edge | 20 | _ | - | ns | | | T <sub>HMO</sub> | Previous MOSI data hold time with respect to capturing edge at slave | 0 | _ | - | ns | | | SPI Slave Mode | ) | | ' | | | | | T <sub>DMI</sub> | MOSI valid before Sclock Capturing edge | 40 | _ | - | ns | | | T <sub>DSO</sub> | MISO valid after Sclock driving edge | _ | _ | 104.4 | ns | | | T <sub>HSO</sub> | Previous MISO data hold time | 0 | _ | - | ns | | | T <sub>SSELSCK</sub> | SSEL valid to first SCK valid edge | 100 | - | - | ns | | ## I<sup>2</sup>C Specifications ## Table 12. I<sup>2</sup>C AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |------------------|----------------------------|-----|-----|-----|-------|--------------------| | F <sub>I2C</sub> | I <sup>2</sup> C frequency | 1 | _ | 400 | kHz | | ## JTAG Specifications ## Table 13. JTAG AC Specifications | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |------------|-----------------------------------|-----|-----|-----|-------|--------------------| | $F_{JTAG}$ | JTAG operating frequency (master) | - | _ | 400 | kHz | Code flashing | ## **CapSense Specifications** ## Table 14. CapSense AC Specifications | Parameter | Parameter Description | | Тур | Max | Units | Details/Conditions | |-----------|------------------------------------|------|-----|------|-------|---------------------------------------------------------------------------------| | $V_{CSD}$ | Voltage range of operation | 1.71 | _ | 5.50 | V | | | SNR | Ratio of counts of finger to noise | 5 | _ | _ | | Sensor capacitance range of 9 to 35 pF; finger capacitance ≥ 0.1 pF sensitivity | ## **Flash Memory Specifications** ## **Table 15. Flash Memory Specifications** | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |-----------|--------------------------------------------------------------------|-------|-----|-----|--------|--------------------| | Fend | Flash endurance | 100 K | _ | _ | cycles | | | Fret | Flash retention. T <sub>A</sub> ≤ 85 °C, 10 K program/erase cycles | 10 | _ | _ | years | | # **Pin Description** | Pin <sup>[3]</sup> | Type | Name | | Default | Description | | | |--------------------|----------|--------|---------|----------|----------------------------------------------------------------------------------------------------|--|--| | 1 | Power | VD | DD | _ | Supply to the device core and Interface, 1.71 to 5.5 V | | | | 2 | SCB/GPIO | SCB0_0 | GPIO_8 | RxD_0 | GPIO/SCB0. See Table 16 and Table 18 on page 17 | | | | 3 | SCB/GPIO | SCB0_5 | GPIO_9 | DTR#_0 | GPIO/SCB0. See Table 16 and Table 18 on page 17 | | | | 4 | Power | VSSD | | _ | Digital Ground | | | | 5 | SCB/GPIO | SCB1_0 | GPIO_10 | RxD_1 | GPIO/SCB1. See Table 17 and Table 18 on page 17 | | | | 6 | SCB/GPIO | SCB1_1 | GPIO_11 | TxD_1 | GPIO/SCB1. See Table 17 and Table 18 on page 17 | | | | 7 | SCB/GPIO | SCB1_2 | GPIO_12 | RTS#_1 | GPIO/SCB1. See Table 17 and Table 18 on page 17 | | | | 8 | SCB/GPIO | SCB1_3 | GPIO_13 | CTS#_1 | GPIO/SCB1. See Table 17 and Table 18 on page 17 | | | | 9 | SCB/GPIO | SCB1_4 | GPIO_14 | DSR#_1 | GPIO/SCB1. See Table 17 and Table 18 on page 17 | | | | 10 | SCB/GPIO | SCB1_5 | GPIO_15 | DTR#_1 | GPIO/SCB1. See Table 17 and Table 18 on page 17 | | | | 11 | Output | SUSF | PEND | _ | Indicates device in suspend mode. Can be configured as active low/high using configuration utility | | | | 12 | Input | WAK | EUP | _ | Wakeup device from suspend mode. Can be configured as active low/high using configuration utility | | | | 13 | GPIO | GPIC | D_16 | TRISTATE | GPIO. See Table 18 on page 17 | | | | 14 | USBIO | USBDP | | - | USB Data Signal Plus, integrates termination resistor and 1.5-l pull up resistor | | | | 15 | USBIO | USE | BDM | _ | USB Data Signal Minus, integrates termination resistor | | | | 16 | Power | VC | CD | _ | Regulated supply, connect to 1-µF cap or 1.8 V | | | | 17 | Power | VS | SD | _ | Digital Ground | | | | 18 | nXRES | nXF | RES | _ | Chip reset, active low. Can be left unconnected or have a pull-up resistor connected if not used. | | | | 19 | Power | VB | US | _ | VBUS Supply, 3.15 V to 5.25 V | | | | 20 | Power | VS | SD | _ | Digital Ground | | | | 21 | GPIO | GPIC | )_17 | TRISTATE | GPIO. See Table 18 on page 17 | | | | 22 | GPIO | GPIC | D_18 | TRISTATE | GPIO. See Table 18 on page 17 | | | | 23 | Power | VD | DD | _ | Supply to the device core and Interface, 1.71 to 5.5 V | | | | 24 | Power | VS | SA | _ | Analog Ground | | | | 25 | GPIO | GPI | 0_0 | TXLED# | GPIO. See Table 18 on page 17 | | | | 26 | GPIO | GPI | 0_1 | RXLED# | GPIO. See Table 18 on page 17 | | | | 27 | SCB/GPIO | SCB0_1 | GPIO_2 | DSR#_0 | GPIO/SCB0. See Table 16 and Table 18 on page 17 | | | | 28 | SCB/GPIO | SCB0_2 | GPIO_3 | RTS#_0 | GPIO/SCB0. See Table 16 and Table 18 on page 17 | | | | 29 | SCB/GPIO | SCB0_3 | GPIO_4 | CTS#_0 | GPIO/SCB0. See Table 16 and Table 18 on page 17 | | | | 30 | SCB/GPIO | SCB0_4 | GPIO_5 | TxD_0 | GPIO/SCB0. See Table 16 and Table 18 on page 17 | | | | 31 | GPIO | GPI | 0_6 | POWER# | GPIO. See Table 18 on page 17 | | | | 32 | GPIO | GPI | 0_7 | TRISTATE | GPIO. See Table 18 on page 17 | | | Note 3. Any pin acting as an Input pin should not be left unconnected. Figure 3. 32-Pin QFN Pinout Table 16. Serial Communication Block (SCB0) Configuration | Pin | Serial Port 0 | Mode 0* | Mode 1 | Mode 2 | Mode 3 | Mode 4 | Mode 5 | Mode 6 | |------|---------------|------------|------------|------------|------------|------------|-------------------------|------------------------| | FIII | Serial Port o | 6-pin UART | 4-pin UART | 2-pin UART | SPI Master | SPI Slave | I <sup>2</sup> C Master | I <sup>2</sup> C Slave | | 2 | SCB0_0 | RxD_0 | RxD_0 | RxD_0 | GPIO_8 | GPIO_8 | GPIO_8 | GPIO_8 | | 27 | SCB0_1 | DSR#_0 | GPIO_2 | GPIO_2 | SSEL_OUT_0 | SSEL_IN_0 | GPIO_2 | GPIO_2 | | 28 | SCB0_2 | RTS#_0 | RTS#_0 | GPIO_3 | MISO_IN_0 | MISO_OUT_0 | SCL_OUT_0 | SCL_IN_0 | | 29 | SCB0_3 | CTS#_0 | CTS#_0 | GPIO_4 | MOSI_OUT_0 | MOSI_IN_0 | SDA_0 | SDA_0 | | 30 | SCB0_4 | TxD_0 | TxD_0 | TxD_0 | SCLK_OUT_0 | SCLK_IN_0 | GPIO_5 | GPIO_5 | | 3 | SCB0_5 | DTR#_0 | GPIO_9 | GPIO_9 | GPIO_9 | GPIO_9 | GPIO_9 | GPIO_9 | <sup>\*</sup>Note: Device configured in Mode 0 as default. Other modes can be configured through Cypress-supplied configuration utility. Table 17. Serial Communication Block (SCB1) Configuration | | | Mode 0* | Mode 1 | Mode 2 | Mode 3 | Mode 4 | Mode 5 | Mode 6 | Mode 7 | |-----|---------------|---------------|---------------|---------------|------------|------------|-------------------------|------------------------|----------------| | Pin | Serial Port 1 | 6-pin<br>UART | 4-pin<br>UART | 2-pin<br>UART | SPI Master | SPI Slave | I <sup>2</sup> C Master | I <sup>2</sup> C Slave | JTAG<br>Master | | 5 | SCB1_0 | RxD_1 | RxD_1 | RxD_1 | MISO_IN_1 | MISO_OUT_1 | SCL_OUT_1 | SCL_IN_1 | TDO | | 6 | SCB1_1 | TxD_1 | TxD_1 | TxD_1 | MOSI_OUT_1 | MOSI_IN_1 | SDA_1 | SDA_1 | TDI | | 7 | SCB1_2 | RTS#_1 | RTS#_1 | GPIO_12 | SSEL_OUT_1 | SSEL_IN_1 | GPIO_12 | GPIO_12 | TMS | | 8 | SCB1_3 | CTS#_1 | CTS#_1 | GPIO_13 | SCLK_OUT_1 | SCLK_IN_1 | GPIO_13 | GPIO_13 | TCK | | 9 | SCB1_4 | DSR#_1 | GPIO_14 | GPIO_14 | GPIO_14 | GPIO_14 | GPIO_14 | GPIO_14 | TRST# | | 10 | SCB1_5 | DTR#_1 | GPIO_15 <sup>\*</sup>Note: Device configured in Mode 0 as default. Other modes can be configured via Cypress-supplied configuration utility. Table 18. GPIO Configuration | GPIO Configuration Option | Description | |---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TRISTATE | I/O tristated | | DRIVE 1 | Output static 1 | | DRIVE 0 | Output static 0 | | POWER# | This output is used to control power to an external logic via switch to cut power off during unconfigured USB device and USB suspend. 0 - USB device in Configured state 1 - USB device in Unconfigured state or during USB suspend mode | | TXLED# | Drives LED during USB transmit | | RXLED# | Drives LED during USB receive | | TX or RX LED# | Drives LED during USB transmit or receive | | BCD0<br>BCD1 | Configurable battery charger detect pins to indicate type of USB charger (SDP, CDP, or DCP) Configuration example: 00 - Draw up to 100 mA (Unconfigured state) 01 - SDP (up to 500 mA) 10 - CDP/DCP (up to 1.5 A) 11 - Suspend (up to 2.5 mA) This truth table can be configured using the configuration utility | | BUSDETECT | VBUS detection. Connect VBUS to this pin via resistor network for VBUS detection when using BCD feature (refer to page 20). | | CS0, CS1, CS2, CS3, CS4, CS5, CS6, CS7 | CapSense button input (Max up to 8) | | CSout0, CSout1, CSout2, CSout3 | Indicates which CapSense button is pressed | | Cmod<br>(Available on GPIO_0 only) | External modulator capacitor, connect a 2.2 nF capacitor (±10%) to ground | | Cshield (optional) | Shield for waterproofing | | Note: These signal options can be configured on a | ny of the available GPIO pins using Cypress-supplied configuration utility. | ## **USB Power Configurations** The following section describes possible USB power configurations for the CY7C65215/CY7C65215A. Refer to the Pin Description on page 15 for signal details. #### **USB Bus-Powered Configuration** Figure 4 shows an example of the CY7C65215/CY7C65215A in a bus-powered design. VBUS is connected directly to the CY7C65215/CY7C65215A because it has an internal regulator. The USB bus-powered system must comply with the following requirements: - The system should not draw more than 100 mA prior to USB enumeration (Unconfigured state). - The system should not draw more than 2.5 mA during USB Suspend mode. - A high-power bus-powered system (can draw more than 100 mA when operational) must use POWER# (configured over GPIO) to keep the current consumption below 100 mA prior to USB enumeration, and 2.5 mA during USB Suspend state. - The system should not draw more than 500 mA from the USB host. The configuration descriptor in the CY7C65215/CY7C65215A flash should be updated to indicate bus power and the maximum current required by the system using the configuration utility. Figure 4. Bus-Powered Configuration ## **Self-Powered Configuration** Figure 5 shows an example of CY7C65215/CY7C65215A in a self-powered design. In this configuration: - VBUS is powered from USB VBUS. VBUS pin is also used to detect USB connection. - VDDD is powered from an external power supply. When VBUS is present, CY7C65215/CY7C65215A enables an internal, 1.5-k $\Omega$ pull-up resistor on USBDP. When VBUS is absent (USB host is powered down), CY7C65215/CY7C65215A removes the 1.5-k $\Omega$ pull-up resistor on USBDP, and this ensures no current flows from the USBDP to the USB host via a 1.5-k $\Omega$ pull-up resistor, to comply with USB 2.0 specification. When reset is asserted to CY7C65215, all the I/O pins are tristated Using the configuration utility, the configuration descriptor in the CY7C65215/CY7C65215A flash should be updated to indicate that it is self-powered. Figure 5. Self-Powered Configuration ## **USB Bus Powered with Variable I/O Voltage** Figure 6 shows CY7C65215/CY7C65215A in a bus-powered system with variable I/O voltage. A low dropout (LDO) regulator is used to supply 1.8 V or 3.3 V (using a jumper switch) the input of which is 5 V from VBUS. Another jumper switch is used to select 1.8/3.3 V or 5 V from VBUS for the VDDD pin of CY7C65215/CY7C65215A. This allows I/O voltage and supply to external logic to be selected among 1.8 V, 3.3 V, or 5 V. The USB bus-powered system must comply with the following: ■ The system should not draw more than 100 mA prior to USB enumeration (Unconfigured state). - The system should not draw more than 2.5 mA during USB Suspend mode. - A high-power bus-powered system (can draw more than 100 mA when operational) must use POWER# (configured over GPIO) to keep the current consumption below 100 mA prior to USB enumeration and 2.5 mA during USB Suspend state. Figure 6. USB Bus-Powered with 1.8 V, 3.3 V, or 5 V Variable I/O Voltage [4] #### Note <sup>4. 1.71</sup> V ≤ VDDD ≤ 1.89 V - Short VCCD pin with VDDD pin; VDDD > 2 V - connect a 1-μF decoupling capacitor to the VCCD pin. ## Application Examples The following section provides CY7C65215/CY7C65215A application examples. ## USB-to-Dual UART Bridge with Battery-Charge Detection CY7C65215/CY7C65215A can connect any embedded system, with a serial port, to a host PC through USB. CY7C65215/CY7C65215A enumerates as a dual COM port on the host PC. SUSPEND is connected to the MCU to indicate USB suspend or USB Unconfigured and the WAKEUP pin is used to wake up CY7C65215/CY7C65215A, which in turn issues a remote wakeup to the USB host. GPIO1 and GPIO0 are configured as RXLED# and TXLED# to drive two LEDs indicating data receive and transmit respectively. CY7C65215/CY7C65215A implements the battery charger detection functionality based on the USB Battery Charging Specification Rev 1.2. Battery-operated bus power systems must comply with the following conditions: - The system can be powered from the battery (if not discharged) and be operational if VBUS is not connected or powered down. - The system should not draw more than 100 mA from the VBUS prior to USB enumeration and USB Suspend mode. - The system should not draw more than 500 mA for SDP and 1.5 A for CDP/DCP To comply with the first requirement, VBUS from the USB host is connected to the battery charger CY7C65215/CY7C65215A as shown in Figure 7. When VBUS connected, CY7C65215/CY7C65215A initiates battery charger detection and indicates the type of USB charger over BCD0 and BCD1. If the USB charger is SDP or CDP, CY7C65215/CY7C65215A enables a 1.5-K pull-up resistor on the USBDP for Full-Speed enumeration. When VBUS is disconnected CY7C65215/CY7C65215A indicates absence of the USB charger over BCD0 and BCD1, and removes the 1.5-K pull-up resistor on USBDP. Removing this resistor ensures no current flows from the supply to the USB host through the USBDP, to comply with the USB 2.0 specification. To comply with the second and third requirements, two signals (BCD0 and BCD1) are configured over GPIO to communicate the type of USB host charger and the amount of current it can draw from the battery charger. The BCD0 and BCD1 signals can be configured using the configuration utility. Figure 7. USB to Dual UART Bridge with Battery Charge Detection<sup>[5]</sup> SYS RTS# 1 RTSout RTSin GPIO\_12 / SCB1\_2 19 **VBUS** VBUS OVE **■**14 CTS# RS232 GPIO\_13 / SCB1\_3 USBDP CTSout Level USBDM D-TXD 1 6 GPIO\_11 / SCB1\_1 TXDout Convertor **TXDin** GND RXD 1 GPIO 10 / SCB1 0 RXDin RXDout USB CONNECTOR XRES TXLED# 25 GPIO 0 RXLED# 26 GPIO 1 16 VBUS VDDD VCCD VSSD /SSD VSSD 1 uF 24 | 20 | 17 | 4 0.1 uF 0.1 uF 5. Add a 100 K pull-down resistor on the $V_{BUS}$ pin for quick discharge. In a battery charger system.a 9-V spike on the VBUS is possible. The CY7C65215/CY7C65215A VBUS pin is intolerant to voltage above 6 V. In the absence of over-voltage protection (OVP) on the VBUS line, VBUS should be connected to BUSDETECT (GPIO configured) using the resistive network and the output of battery charger to the VBUS pin of CY7C65215/CY7C65215A, as shown in the following figure. When VBUS and VDDD are at the same voltage potential, VBUS can be connected to GPIO using a series resistor (Rs). This is shown in Figure 8. If there is a charger failure and VBUS becomes 9 V, then the $10\text{-k}\Omega$ resistor plays two roles. It reduces the amount of current flowing into the forward biased diodes in the GPIO, and it reduces the voltage seen on the pad. Figure 8. GPIO VBUS Detection, VBUS = VDDD When VBUS > VDDD, a resistor voltage divider is necessary to reduce the voltage from VBUS down to VDDD for the GPIO sensing the VBUS voltage. This is shown in the following figure. The resistors should be sized as follows: $$R2/(R1 + R2) = VDDD/VBUS$$ The first condition limits the voltage and current for the charger failure situation, as described in the previous paragraph, while the second condition allows for normal-operation VBUS detection. Figure 9. GPIO VBUS Detection, VBUS > VDDD ## **USB to RS485 Application** CY7C7C65215 can be configured as dual USB to UART interface. This UART interface operates at TTL level and it can be converted to RS485 interface using a GPIO and any half duplex RS485 transceiver IC (to convert TTL level to RS485 level) as shown in following figure. This GPIO (TXD Enable) enables and disables the RS485 transceiver IC based on availability of character in UART buffer of CY7C65215A. This GPIO can be configured using USB-Serial Configuration utility. Figure 11 shows timing diagram of this GPIO. RS485 is a multi-drop network – that is, many devices can communicate with each other over a single two-wire cable connection. The RS485 cable requires to be terminated at each end of the cable. Links are provided to allow the cable to be terminated if the device is physically positioned at either end of the cable. Figure 10. USB-to-RS485 Bridge Figure 11. RS485 GPIO (TXDEN) Timing Diagram ## CapSense In Figure 12 CY7C65215/CY7C65215A is configured to support six CapSense buttons. Three GPIOs (CSout0, CSout1, and CSout2) are configured to indicate which CapSense button is pressed by the finger. It also implements a 2-pin UART on SCB0 and a 4-pin UART on SCB1. A 2.2-nF (10%) capacitor (Cmod) must be connected on the GPIO\_0 pin for proper CapSense operation. Optionally, the GPIO\_7 pin is configured as Cshield and connected to the shield of the CapSense (pin 2 of Watershield jumper) as shown in Figure 12. The shield prevents false triggering of buttons due to water droplets and guarantees CapSense operation (sensors respond to finger touch). For further information on CapSense, refer to Getting Started with CapSense. Figure 12. CapSense Schematic ## USB to Dual Channel (I<sup>2</sup>C/SPI) Bridge In Figure 13, CY7C65215/CY7C65215A is configured as a USB-to-Dual Channel (I<sup>2</sup>C/SPI) Bridge. GPIO1 and GPIO0 are configured as RXLED# and TXLED# to drive two LEDs indicating data USB receive and transmit respectively. Figure 13. USB-to-I<sup>2</sup>C/SPI Bridge #### I<sup>2</sup>C The CY7C65215/CY7C65215A $I^2C$ can be configured as a Master or Slave using the configuration utility. CY7C65215/CY7C65215A supports $I^2C$ data rates up to 100 kbps in the standard mode (SM) and 400 kbps in the fast mode (FM). In the master mode, SCL is output from CY7C65215/CY7C65215A. In the slave mode, SCL is input to CY7C65215/CY7C65215A. The I<sup>2</sup>C slave address for CY7C65215/CY7C65215A can be configured using the configuration utility. The SDA data line is bi-directional in the master and slave modes. The drive modes of the SCL and SDA port pins are always open drain. Refer to the NXP I<sup>2</sup>C specification for further details on protocol. ## SPI The CY7C65215/CY7C65215A SPI can be configured as a Master or Slave using the configuration utility. CY7C65215/CY7C65215A supports SPI master frequency up to 3 MHz and SPI slave frequency up to 1 MHz. It can support transaction sizes ranging from 4 bits to 16 bits, which can be configured using the configuration utility. In the master mode, SCLK, MOSI and SSEL lines act as output and MISO acts as an input. In the slave mode, SCL SCLK, MOSI, and SSEL lines act as input and MISO acts as an output. CY7C65215/CY7C65215A supports three versions of the SPI protocol: - Motorola This is the original SPI protocol. - Texas Instruments A variation of the original SPI protocol in which data frames are identified by a pulse on the SSEL line. - National Semiconductors A half-duplex variation of the original SPI protocol. #### Motorola The original SPI protocol is defined by Motorola. It is a full-duplex protocol: transmission and reception occur at the same time. A single (full-duplex) data transfer follows these steps: The master selects a slave by driving its SSEL line to '0'. Next, it drives data on its MOSI line and it drives a clock on its SCLK line. The slave uses the edges of the transmitted clock to capture the data on the MOSI line. The slave drives data on its MISO line. The master captures the data on the MISO line. The process is repeated for all the bits in the data transfer. Multiple data transfers may happen without the SSEL line changing from '0' to '1' and back from '1' to '0' in between the individual transfers. As a result, slaves must keep track of the progress of data transfers to separate individual transfers. When not transmitting data, the SSEL line is '1' and SCLK is typically off. The Motorola SPI protocol has four different modes that determine how data is driven and captured on the MOSI and MISO lines. These modes are determined by clock polarity (CPOL) and clock phase (CPHA). Clock polarity determines the value of the SCLK line when not transmitting data: - CPOL is '0': SCLK is '0' when not transmitting data. - CPOL is '1': SCLK is '1' when not transmitting data. Clock phase determines when data is driven and captured. It is dependent on the value of CPOL: Table 19. SPI Protocol Modes | Mode | CPOL | СРНА | Description | |------|------|------|-------------------------------------------------------------------------------------| | 0 | 0 | 0 | Data is driven on a falling edge of SCLK. Data is captured on a rising edge of SCLK | | 1 | 0 | 1 | Data is driven on a rising edge of SCLK. Data is captured on a falling edge of SCLK | | 2 | 1 | 0 | Data is driven on a rising edge of SCLK. Data is captured on a falling edge of SCLK | | 3 | 1 | 1 | Data is driven on a falling edge of SCLK. Data is captured on a rising edge of SCLK | Figure 14. Driving and Capturing of MOSI/MISO Data as a Function of CPOL and CPHA Figure 15. Single 8-bit Data Transfer and Two Successive 8-bit Data Transfers in Mode 0 (CPOL is '0', CPHA is '0') #### **Texas Instruments** The Texas Instruments' SPI protocol redefines the use of the SSEL signal. It uses the signal to indicate the start of a data transfer, rather than a low, active slave-select signal. The start of a transfer is indicated by a high, active pulse of a single-bit transfer period. This pulse may occur one cycle before the transmission of the first data bit, or may coincide with the transmission of the first data bit. The transmitted clock SCLK is a free-running clock. The TI SPI protocol only supports mode 1 (CPOL is '0' and CPHA is '1'): data is driven on a rising edge of SCLK and data is captured on a falling edge of SCLK. The following figure illustrates a single 8-bit data transfer and two successive 8-bit data transfers. The SSEL pulse precedes the first data bit. Note how the SSEL pulse of the second data transfer coincides with the last data bit of the first data transfer. The following figure illustrates a single 8-bit data transfer and two successive 8-bit data transfers. The SSEL pulse coincides with the first data bit. #### **National Semiconductors** The National Semiconductors' SPI protocol is a half-duplex protocol. Rather than transmission and reception occurring at the same time, transmission and reception take turns (transmission happens before reception). A single "idle" bit transfer period separates transmission from reception. **Note:** Successive data transfers are NOT separated by an "idle" bit transfer period. The transmission data transfer size and reception data transfer size may differ. The National Semiconductors' SPI protocol only supports mode 0: data is driven on a falling edge of SCLK and data is captured on a rising edge of SCLK. The following figure illustrates a single data transfer and two successive data transfers. In both cases, the transmission data transfer size is 8 bits and the reception transfer size is 4 bits. The above figure defines MISO and MOSI as undefined when the lines are considered idle (not carrying valid information). It will drive the outgoing line values to '0' during idle time (to satisfy the requirements of specific master devices (NXP LPC17xx) and specific slave devices (MicroChip EEPROM)). # **Ordering Information** Table 20 lists the CY7C65215/CY7C65215A key package features and ordering codes. For more information, contact your local sales representative. Table 20. Key Features and Ordering Information | Package | Ordering Code | Operating Range | |---------------------------------------------------------------------------------|--------------------|-----------------| | 32-pin QFN (5 × 5 × 1 mm, 0.5 mm pitch) (Pb-free) | CY7C65215-32LTXI | Industrial | | 32-pin QFN (5 $\times$ 5 $\times$ 1 mm, 0.5 mm pitch) (Pb-free) – Tape and Reel | CY7C65215-32LTXIT | Industrial | | 32-pin QFN (5 × 5 × 1 mm, 0.5 mm pitch) (Pb-free) | CY7C65215A-32LTXI | Industrial | | 32-pin QFN (5 $\times$ 5 $\times$ 1 mm, 0.5 mm pitch) (Pb-free) – Tape and Reel | CY7C65215A-32LTXIT | Industrial | ## **Ordering Code Definitions** ## **Package Information** The package currently planned to be supported is the 32-pin QFN. Figure 16. 32-pin QFN 5 × 5 × 1.0 mm LT32B 3.5 × 3.5 EPAD (Sawn) Table 21. Package Characteristics | Parameter | Description | Min | Тур | Max | Units | |----------------|-------------------------------|-----|-----|-----|-------| | T <sub>A</sub> | Operating ambient temperature | -40 | 25 | 85 | °C | | THJ | Package $\theta_{JA}$ | _ | 19 | _ | °C/W | Table 22. Solder Reflow Peak Temperature | Package | Maximum Peak Temperature | Maximum Time at Peak Temperature | |------------|--------------------------|----------------------------------| | 32-pin QFN | 260 °C | 30 seconds | Table 23. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-2 | Package | MSL | |------------|-------| | 32-pin QFN | MSL 3 | ## **Acronyms** ## Table 24. Acronyms Used in this Document | Acronym | Description | |------------------|---------------------------------------------| | BCD | battery charger detection | | CDC | communication driver class | | CDP | charging downstream port | | DCP | dedicated charging port | | DLL | dynamic link library | | ESD | electrostatic discharge | | GPIO | general purpose input/output | | НВМ | human-body model | | I <sup>2</sup> C | inter-integrated circuit | | MCU | Microcontroller Unit | | OSC | oscillator | | PHDC | personal health care device class | | PID | Product Identification | | SCB | serial communication block | | SCL | I2C Serial Clock | | SDA | I2C Serial Data | | SDP | Standard Downstream Port | | SIE | serial interface engine | | SPI | serial peripheral interface | | VCOM | virtual communication port | | USB | Universal Serial Bus | | UART | universal asynchronous receiver transmitter | | VID | Vendor Identification | ## **Document Conventions** ## **Units of Measure** Table 25. Units of Measure | Symbol | Unit of Measure | |--------|-------------------------------------------| | °C | degree Celsius | | DMIPS | dhrystone million instructions per second | | kΩ | kilo-ohm | | KB | kilobyte | | kHz | kilohertz | | kV | kilovolt | | Mbps | megabits per second | | MHz | megahertz | | mm | millimeter | | V | volt | ## **Errata** This section describes the errata for the CY7C65215/CY7C65215A USB-Serial family. Details include errata trigger conditions, scope of impact, and available workaround. Contact your local Cypress Sales Representative if you have questions. ## **Part Numbers Affected** | Part Number | Device Characteristics | |-------------|------------------------| | CY7C65215 | All Variants | | CY7C65215A | All Variants | #### **Qualification Status** Production ## **Errata Summary** The following table defines the errata applicability to available USB-Serial devices. | Items | Affected Part<br>Number | Fix Status | |-----------------------------------------------------------------------------------------------------|-------------------------|---------------------| | [1] The measured I2C Master clock (SCL) frequency is different from the configured clock frequency. | CY7C65215 | Fixed in CY7C65215A | | [2] Data loss during SPI communication at data rate of 3 Mbps. | CY7C65215 | Fixed in CY7C65215A | | [3] USB-Serial as I2C Master reads one extra byte of data than requested by the USB Host. | CY7C65215 | Fixed in CY7C65215A | | [4] JTAG on SCB1 cannot simultaneously operate with I2C/SPI/UART on SCB0. | CY7C65215<br>CY7C65215A | No Fix | | [5] I2C Reads are slower when USB-Serial is configured as I2C Master. | CY7C65215<br>CY7C65215A | Workaround Provided | | [6] USB-Serial does not report UART Frame Errors. | CY7C65215<br>CY7C65215A | No Fix | | [7] USB-Serial does not report MARK or SPACE Parity errors. | CY7C65215<br>CY7C65215A | No Fix | | 1. The measured I <sup>2</sup> C Master clock (SCL) frequency is different from the configured clock frequency. | | |-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------| | Problem Definition | The measured I <sup>2</sup> C clock frequency is 20 percent less than the configured SCL frequency | | Parameters Affected | NA NA | | Trigger Condition(s) | NA NA | | Scope of Impact | I <sup>2</sup> C read and write operations will be slower than the configured rate | | Workaround | No workaround | | Fix Status | Fixed in CY7C65215A | | 2. Data loss during SPI communication at data rate of 3 Mbps. | | |---------------------------------------------------------------|---------------------------------------------------------------------| | Problem Definition | Data loss is observed when using SPI at data rate of 3 Mbps | | Parameters Affected | NA NA | | Trigger Condition(s) | Data rate of 3 Mbps triggers the data loss during SPI communication | | Scope of Impact | Data loss will be observed at 3 Mbps during SPI communication | | Workaround | No workaround | | Fix Status | Fixed in CY7C65215A | | 3. USB-Serial as I <sup>2</sup> C Master reads one extra byte of data than requested by the USB Host. | | |-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Problem Definition | USB-Serial configured as an I <sup>2</sup> C Master reads an extra byte of data than requested from an I <sup>2</sup> C Slave. However, only the requested number of bytes are returned to the USB host | | Parameters Affected | NA NA | | Trigger Condition(s) | No specific trigger condition. An extra byte of data is read from the slave by the master on every I <sup>2</sup> C read | | Scope of Impact | I <sup>2</sup> C slave may enter an unrecoverable state and hold the SCL line indefinitely, eventually resulting in data loss | | Workaround | No workaround | | Fix Status | Fixed in CY7C65215A | | 4. JTAG on SCB1 cannot simultaneously operate with I <sup>2</sup> C/SPI/UART on SCB0. | | | |---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Problem Definition | SCB0 stops functioning when SCB1 configured as JTAG is in operation | | | Parameters Affected | NA | | | Trigger Condition(s) | Simultaneous operation of JTAG on SCB1 and I <sup>2</sup> C/SPI/UART on SCB0 causes SCB0 to stop functioning | | | Scope of Impact | JTAG cannot be simultaneously used along with I <sup>2</sup> C/SPI/UART on SCB0. There will not be any functional impact while using JTAG and I <sup>2</sup> C/SPI/UART on SCB0 if both are not operated simultaneously. | | | Workaround | No workaround | | | Fix Status | No fix available | | | 5. I <sup>2</sup> C Reads are slower when USB-Serial is configured as I <sup>2</sup> C Master. | | | |------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Problem Definition | $I^2C$ reads done by USB-Serial configured as $I^2C$ Master are observed to be slower. This is because of significant delay between the $I^2C$ read initiation and the reception of data from the $I^2C$ Slave. | | | READ | READ INITIATION DATA RETURNED FROM THE SLAVE | | | Device (Slave) Address (7 bits) S A6 A5 A4 A3 A2 A1 A0 START R/W: | DELAY Sr A6 A5 A4 A3 A2 A1 A0 1 A D7 D6 D5 D4 D3 D2 D1 D0 NA P Repeated STARTI R/W = 1 ACK NACK STOP | | | Parameters Affected | NA | | | Trigger Condition(s) | No specific trigger condition. The delay is observed between every I <sup>2</sup> C Read initiation from the master and reception of slave data | | | Scope of Impact | I <sup>2</sup> C read operations from the master are slower. | | | Workaround | KBA227320 mentions the steps needed to be taken for reducing this delay. | | | Fix Status | No fix. Workaround is proven. | | | 6. USB-Serial does not report UART Frame Errors. | | |--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | Problem Definition | USB-Serial does not report UART Frame Errors while receiving UART data when the number of stop bits is set as 1. | | Parameters Affected | NA NA | | Trigger Condition(s) | USB-Serial fails to report a UART Frame error when the number of stop bits is set as 1. It correctly reports the error when the stop bits is not 1 | | Scope of Impact | No impact | | Workaround | No workaround. In general, applications using UART will have to include checksum or CRC in the data to ensure frame integrity. | | Fix Status | No fix | | 7. USB-Serial does not report MARK or SPACE Parity errors. | | | | | |------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Problem Definition | ition USB-Serial does not report UART Parity error while receiving the data when configured for MARK SPACE parity. | | | | | Parameters Affected | NA | | | | | Trigger Condition(s) | USB Serial fails to report UART Parity errors while receiving data when configured for MARK or SPACE parity. Note that USB-Serial detects parity errors when configured for ODD or EVEN parity settings. | | | | | Scope of Impact | No impact | | | | | Workaround | No workaround. In general, applications using UART will have to include checksum or CRC in the data to ensure frame integrity. | | | | | Fix Status | No fix | | | | # **Document History Page** | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | |----------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | *G | 4287738 | SAMT | 02/21/2014 | Updated Ordering Information (Updated part numbers). | | *H | 4430603 | MVTA | 07/11/2014 | Updated Features. Updated Functional Overview: Updated JTAG Interface: Updated description. Updated Software: Updated Drivers for Windows Operating Systems: Updated description. Updated Electrical Specifications: Updated Device Level Specifications: Updated Table 4: Updated details in "Details/Conditions" column of V <sub>BUS</sub> and V <sub>DDD</sub> parameters Updated typical and maximum values of I <sub>DD1</sub> parameter. Updated details in "Details/Conditions" column of I <sub>DD1</sub> parameter. Updated details in "Details/Conditions" column of I <sub>DD1</sub> parameter. Updated Table 5: Removed F1 and F2 parameters and their details. Updated GPIO: Updated GPIO: Updated details in "Description" column of V <sub>OH</sub> and V <sub>OL</sub> parameters. Updated Pin Description: Updated Table 17: Updated details in "Mode 7" column of pin 6 and pin 7. Updated USB Power Configurations: Updated Self-Powered Configuration: Updated Figure 5. Updated Application Examples: Updated CapSense: Updated Figure 12. Completing Sunset Review. | | * | 4807404 | RRSH | 06/23/2015 | Updated Features. Updated Serial Communication: Updated UART Interface: Updated description. Updated I2C Interface: Updated description. Updated System Resources: Updated Power System: Updated description. Updated Internal 32-kHz Oscillator: Updated description. Updated description. Updated description. Updated description. Updated description. Updated description. Updated Software: Updated Drivers for Windows Operating Systems: Updated description. Updated Windows-CE support: Updated description. Updated | # **Document History Page** (continued) | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | |------------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | *I (cont.) | 4807404 | RRSH | 06/23/2015 | Updated Pin Description: Updated details in "Description" column of pin 19. Updated Application Examples: Updated USB to Dual Channel (I2C/SPI) Bridge: Updated description. Updated to new template. Completing Sunset Review. | | *J | 5063358 | MVTA | 12/24/2015 | Updated Document Title to read as "CY7C65215/CY7C65215A, USB-Seria Dual Channel (UART/I <sup>2</sup> C/SPI) Bridge with CapSense® and BCD". Included details of CY7C65215A part number in all instances across the document. Updated Features: Updated description. Added CY7C65215 and CY7C65215A Features Comparison. Added CY7C65215 and CY7C65215A Features Comparison. Added More Information. Updated Fentional Overview: Updated Serial Communication: Added Table 2. Updated description. Updated description. Updated UART Interface: Updated description. Updated SPI Interface: Updated description. Updated SPI Interface: Updated description. Updated SPI Interface: Updated Operating Conditions: Updated Operating Conditions: Updated Operating Conditions: Updated Device Level Specifications: Updated Table 4: Changed maximum value of V <sub>BUS</sub> parameter from 5.5 V to 5.25 V. Updated details in "Details/Conditions" column corresponding to I <sub>DD2</sub> parameter. Updated Pin Description: Updated Pin Description: Updated details in "Description" column corresponding to VBUS pin. Updated USB Power Configurations: Updated USB Bus-Powered Configuration: Updated Figure 4. Updated Figure 4. Updated Figure 5. Updated Figure 6. Updated Figure 6. Updated Figure 7. Added USB to RS485 Application. Updated Figure 7. Added USB to RS485 Application. Updated Figure 12. Updated Figure 13. Updated Figure 13. Updated Ordering Information: Updated Figure 13. Updated Ordering Information: Updated Figure 13. Updated Ordering Information: Updated Ordering Information: Updated Ordering Information: Updated Ordering Information: Updated Ordering Information: Updated Ordering Information: Updated Ordering Code Definitions. | | *K | 5726562 | GNKK | 05/04/2017 | Updated the Cypress logo and copyright information. | | *L | 6105566 | JEGA | 03/21/2018 | Changed "Tube" to "Tray" in Ordering Code Definitions. | | *M | 6585729 | ANNR | 06/11/2019 | Added Errata. Updated Sales, Solutions, and Legal Information. | ## Sales, Solutions, and Legal Information ## **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. cypress.com/usb cypress.com/wireless #### **Products** USB Controllers Wireless Connectivity Arm® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch ## PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU ## **Cypress Developer Community** Community | Projects | Video | Blogs | Training | Components ## **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2012-2019. This document is the property of Cypress Semiconductor Corporation and its subsidiaries ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATALOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security Breach"). Cypress disclaims any liability relating to any Security Breach, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any Security Breach. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. "High-Risk Device" means any device or system whose failure could cause personal injury, death, or properly damage. Examples of High-Risk Devices are weapons, nuclear installations, surgical implants, and other medical devices. "Critical Component" means any component of Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 001-81006 Rev. \*M Revised June 11, 2019 Page 38 of 38