#### **Features** - Economical, fifth-generation line interface solution for VoIP processors and SoCs - Dual Channel Architecture - Single port 4-wire interface control (ZSI) - Compatible with numerous VoIP processors and SoC solutions - Less expensive isolation than multi-port control - Simplifies board routing - VoicePath SDK and VP-API-II Software available to implement FXS functions - VeriVoice Professional Test Suite Software - Comprehensive subscriber loop testing, including Telcordia GR-909-CORE / TIA-1063 diagnostic testing - · Industry leading advanced test software - VeriVoice Manufacturing Test Package (VVMT) - Facilitates factory testing and calibration of assembled boards - High Voltage Tracking Ringing capability - Minimized power dissipation in all states - 5 REN - Up to 140-V<sub>PK</sub> open circuit ringing - Programmable DC offset - Adaptive ringing power management - Low cost, 2-Layer PCB Reference Designs - Complete Wideband BORSCHT functionality - Worldwide Programmability - Per channel Narrowband or Wideband operation ### **Applications** - DSL Residential Gateways and Integrated Access Devices (IADs) - Cable Embedded Multimedia Terminal Adapters (eMTAs) - PON Single Family Units (SFU) - Fiber-to-the-premise (FTTX) solutions Document ID# 147601 Version 2 October 2013 | Ordering Information | | | | | | | | |-------------------------|------------------------------------------|--------------------------|--------------------|--|--|--|--| | Device OPN | Device Type | Package | Packing | | | | | | Le9672WQCT<br>Le9672WQC | SLIC, 150V-Tracker<br>SLIC, 150V-Tracker | 56-pin QFN<br>56-pin QFN | Tape & Ree<br>Tray | | | | | These Green packages meet RoHS Directive 2002/95/EC of the European Council to minimize the environmental impact of electrical equipment. ## Description The miSLIC<sup>TM</sup> Line Circuits together with a VoIP processor or SoC, provides an economical turn-key solution for derived voice applications. The miSLIC devices are controlled by a VoIP processor or SoC through a simple, single serial interface. The dual channel Le9672 miSLIC device uses individual Tracking Battery power supplies capable of up to $140\text{-V}_{PK}$ high voltage ringing combined with high efficiency to minimize power dissipation in all states. The dual channel Le9672 features wideband clarity and complete BORSCHT functionality. Manufacturing self test and subscriber line diagnostics are available features. All AC, DC, and power parameters are programmable making the Le9672 device suitable for any application requiring SLIC functionality. Figure 1 - Le9672 Block Diagram # **Selected Electrical Specifications** | Description | Symbol | Test Conditions | Min | Тур | Max | Unit | |----------------------------------------|---------------------|-------------------------------|-------|-----|-------|----------------| | Ambient Temperature, under Bias | T <sub>A</sub> | | -40 | | +85 | °C | | Digital and Analog Supply Voltages | DVDD, AVDD | | 3.135 | 3.3 | 3.465 | $V_{DC}$ | | Host Port Interface Supply Voltage | VDDHPI | | 1.71 | 3.3 | DVDD | $V_{DC}$ | | Battery Voltage | | Active states | -150 | | -12 | $V_{DC}$ | | Line Current | ILA | | 18 | 25 | 49 | mA | | Ringing Voltage | V <sub>RING</sub> | | | | 140 | V <sub>P</sub> | | Two-Wire Return Loss | R <sub>L</sub> | 200 to 3400 Hz | | 30 | | dB | | Longitudinal Balance | | 1 kHz | | 58 | | dB | | Device Power Consumption (Per Channel) | | Flyback switcher | | | | | | Shutdown | P <sub>D</sub> | Switchers off | | 6 | | | | Disconnect | | | | 23 | | | | Low Power Idle Mode | | On-Hook | | 43 | | | | Idle | | On-Hook | | 85 | | mW | | | | OHT | | 194 | | | | Active | | Off-Hook, 300 Ω,<br>ILA=25 mA | | 435 | | | | Ringing | | 65 V <sub>RMS</sub> , 3REN | | 480 | | | | Device Power Dissipation, Continuous | P <sub>D(max)</sub> | T <sub>A</sub> = 85°C | | 2 | | W | | Junction to Ambient Thermal Resistance | $\theta_{JA}$ | | | 27 | | °C/W | # **Device Pinout** #### RINGD2 CPR RSVD RSVD RSVD RSN1 RSN2 AVDD AVDD 2 RTV1 RTV2 3 VREF 4 39 IREF IHL1 38 IHL2 TAC1 TAC2 RAC1 RAC2 TDC1 TDC2 RDC1 RDC2 LFC1 33 SWVSY 32 SWVSZ SWCMPY SWCMPZ SWISY SWISZ I/O2<sub>2</sub>/ VS2 UDDSW WDDSW SWOUTZ SWNOTZ SWNOTZ SWNOTZ ZSYNC ZMNOSI ZOLK DVDDHPI RSYD RSYD # **Package Drawings** #### **Related Collateral** - Le9662 Shared Battery Dual miSLIC™ Line Circuit Preliminary Data Sheet, Document ID# 146852 - Le9672 Tracking Battery Dual miSLIC™ Line Circuit Preliminary Data Sheet, Document ID# 146853