# NX3P1108 # Logic controlled high-side power switch Rev. 2 — 20 June 2018 Product data sheet ### 1. General description The NX3P1108 is a high-side load switch which features a low ON resistance P-channel MOSFET that supports more than 1.5 A of continuous current. It has an integrated output discharge resistor to discharge the output capacitance when disabled. Designed for operation from 0.9 V to 3.6 V, it is used in power domain isolation applications to reduce power dissipation and extend battery life. The enable logic includes integrated logic level translation making the device compatible with lower voltage processors and controllers. The NX3P1108 is ideal for portable, battery operated applications due to low ground current and ultra-low OFF-state current. #### 2. Features and benefits - Wide supply voltage range from 0.9 V to 3.6 V - Very low ON resistance: - 34 mΩ at a supply voltage of 3.3 V - High noise immunity - Low OFF-state leakage current (2.0 μA maximum) - 1.2 V control logic at a supply voltage of 3.6 V - High current handling capability (1.5 A continuous current) - Internal output discharge resistor - Turn-on slew rate limiting - ESD protection: - HBM JESD22-A114F Class 3A exceeds 4000 V - CDM AEC-Q100-011 revision B exceeds 500 V - Specified from -40 °C to +85 °C ### 3. Applications - Cell phone - Digital cameras and audio devices - Portable and battery-powered equipment #### Logic controlled high-side power switch ### 4. Ordering information Table 1. Ordering information | Type number | Package | | | | | | |-------------|-------------------|--------|-------------------------------------------------------------------------------------------------------|-----------|--|--| | | Temperature range | Name | Description | Version | | | | NX3P1108UK | −40 °C to +85 °C | WLCSP4 | wafer level chip-scale package; 4 bumps; 0.97 mm x 0.97 mm x 0.54 mm body (backside coating included) | SOT1376-2 | | | ## 5. Marking #### Table 2. Marking codes | Type number | Marking code | |-------------|--------------| | NX3P1108UK | xB | ## 6. Functional diagram ### 7. Pinning information ### 7.1 Pinning #### Logic controlled high-side power switch ### 7.2 Pin description Table 3. Pin description | Symbol | Pin | Description | |--------|-----|----------------------------| | VOUT | A1 | output voltage | | GND | B1 | ground (0 V) | | VIN | A2 | input voltage | | EN | B2 | enable input (active HIGH) | ### 8. Functional description #### Table 4. Function table [1] | Input EN | Switch | |----------|------------| | L | switch OFF | | Н | switch ON | <sup>[1]</sup> H = HIGH voltage level; L = LOW voltage level. ### 9. Limiting values Table 5. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | | Min | Max | Unit | |---------------------|------------------------------|-----------------------------------------------------------------|-----|------|---------------------|------| | VI | input voltage | input EN | [1] | -0.5 | +4.0 | V | | | | input VIN | [2] | -0.5 | +4.0 | V | | V <sub>SW</sub> | switch voltage | output VOUT | [2] | -0.5 | V <sub>I(VIN)</sub> | V | | I <sub>IK</sub> | input clamping current | input EN: $V_{I(EN)} < -0.5 \text{ V}$ | | -50 | - | mA | | I <sub>SK</sub> | switch clamping current | input VIN: $V_{I(VIN)} < -0.5 \text{ V}$ | | -50 | - | mA | | | | output VOUT: V <sub>O(VOUT)</sub> < -0.5 V | | -50 | - | mA | | | | output VOUT: V <sub>O(VOUT)</sub> > V <sub>I(VIN)</sub> + 0.5 V | | - | 50 | mA | | I <sub>SW</sub> | switch current | V <sub>SW</sub> > -0.5 V | | - | ±1500 | mA | | T <sub>j(max)</sub> | maximum junction temperature | | | -40 | +125 | °C | | T <sub>stg</sub> | storage temperature | | | -65 | +150 | °C | | P <sub>tot</sub> | total power dissipation | | [3] | - | 300 | mW | <sup>[1]</sup> The minimum input voltage rating may be exceeded if the input current rating is observed. <sup>[2]</sup> The minimum and maximum switch voltage ratings may be exceeded if the switch clamping current rating is observed. <sup>[3]</sup> The (absolute) maximum power dissipation depends on the junction temperature Tj. Higher power dissipation is allowed in conjunction with lower ambient temperatures. The conditions to determine the specified values are T<sub>amb</sub> = 85 °C and the use of a two layer PCB. NX3P1108 **NXP Semiconductors** #### Logic controlled high-side power switch ### 10. Recommended operating conditions #### Table 6. **Recommended operating conditions** | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|---------------------|------------|-----|-----|------| | $V_{I}$ | input voltage | | 0.9 | 3.6 | V | | T <sub>amb</sub> | ambient temperature | | -40 | +85 | °C | #### 11. Thermal characteristics #### Thermal characteristics Table 7. | Symbol | Parameter | Conditions | | Тур | Unit | |----------------------|---------------------------------------------|------------|--------|-----|------| | R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | | [1][2] | 84 | K/W | - [1] The overall R<sub>th(i-a)</sub> can vary depending on the board layout. To minimize the effective R<sub>th(i-a)</sub>, all pins must have a solid connection to larger Cu layer areas for example, to the power and ground layer. In multi-layer PCB applications, use the second layer to create a large heat spreader area right below the device. If this layer is either ground or power, connect it with several vias to the top layer connected to the device ground or supply. Try not to use any solder-stop varnish under the chip. - Rely on the measurement data given for a rough estimation of the $R_{th(j-a)}$ in your application. The actual $R_{th(j-a)}$ value may vary in applications using different layer stacks and layouts ### 12. Static characteristics #### Static characteristics Table 8. $V_{I(VIN)} = 0.9 \text{ V to } 3.6 \text{ V, unless otherwise specified; Voltages are referenced to GND (ground = 0 V).}$ | Symbol Parameter | | Conditions | | T <sub>amb</sub> = 25 °C | | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$ | | Unit | |---------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--------------------------|-----|-------------------------------------------------------------------|------|------| | | | | | Тур | Max | Min | Max | | | $V_{IH}$ | HIGH-level | EN input | | | | | | | | | input voltage | V <sub>I(VIN)</sub> = 0.9 V to 1.1 V | - | - | - | 0.8 | - | V | | | | V <sub>I(VIN)</sub> = 1.1 V to 1.3 V | - | - | - | 1.0 | - | V | | | | V <sub>I(VIN)</sub> = 1.3 V to 1.8 V | - | - | - | 1.1 | - | V | | | | V <sub>I(VIN)</sub> = 1.8 V to 3.6 V | - | - | - | 1.1 | - | V | | $V_{IL}$ | LOW-level | EN input | | | | | | | | | input voltage | V <sub>I(VIN)</sub> = 0.9 V to 1.1 V | - | - | - | - | 0.2 | V | | | | V <sub>I(VIN)</sub> = 1.1 V to 1.3 V | - | - | - | - | 0.3 | V | | | | V <sub>I(VIN)</sub> = 1.3 V to 1.8 V | - | - | - | - | 0.4 | V | | | | V <sub>I(VIN)</sub> = 1.8 V to 3.6 V | - | - | - | - | 0.45 | V | | I <sub>I</sub> | input leakage<br>current | $V_{I(EN)} = 0 \text{ V or } 3.6 \text{ V}$ | - | 0.1 | - | - | 1 | μΑ | | I <sub>GND</sub> | ground current | V <sub>I(EN)</sub> = 0 V or 3.6 V; VOUT open;<br>see <u>Figure 5</u> and <u>Figure 6</u> | - | - | - | -2 | - | μΑ | | I <sub>S(OFF)</sub> | OFF-state<br>leakage<br>current | $\begin{split} &V_{I(VIN)} = 3.6 \text{ V; } V_{I(EN)} = GND; \\ &V_{I(VOUT)} = GND; \text{ see } \frac{Figure \ 10}{\text{and } \frac{Figure \ 11}{\text{odd}}} \end{split}$ | - | 0.1 | - | - | 2.0 | μΑ | | R <sub>dch</sub> | discharge resistance | VOUT output; V <sub>I(VIN)</sub> = 3.3 V | - | 120 | - | - | - | Ω | #### Logic controlled high-side power switch ### 12.1 Graphs - $V_{I(EN)} = V_{I(VIN)}$ . - (1) $V_{I(VIN)} = 3.6 \text{ V}.$ - (2) $V_{I(VIN)} = 3.3 \text{ V}.$ - (3) $V_{I(VIN)} = 1.2 \text{ V}.$ - (4) $V_{I(VIN)} = 0.9 \text{ V}.$ Fig 5. Waveform showing the ground current versus temperature $$V_{I(EN)} = V_{I(VIN)}$$ . - (1) $T_{amb} = -40 \, ^{\circ}C$ - (2) $T_{amb} = 25 \, ^{\circ}C$ . - (3) $T_{amb} = 85 \, ^{\circ}C$ . Fig 6. Waveform showing the ground current versus input voltage on pin VIN - $V_{I(EN)} = 1.2 V$ - (1) $V_{I(VIN)} = 3.6 \text{ V}.$ - (2) $V_{I(VIN)} = 3.3 \text{ V}.$ - (3) $V_{I(VIN)} = 1.2 \text{ V}.$ - (4) $V_{I(VIN)} = 0.9 \text{ V}.$ Fig 7. Waveform showing the ground current versus temperature - $V_{I(EN)} = 1.2 \text{ V}$ - (1) $T_{amb} = -40 \, ^{\circ}C$ . - (2) $T_{amb} = 85 \, ^{\circ}C$ . - (3) $T_{amb} = 25 \, ^{\circ}C$ . Fig 8. Waveform showing the ground current versus input voltage on pin VIN #### Logic controlled high-side power switch - (1) $T_{amb} = -40 \, ^{\circ}C$ . - (2) $T_{amb} = 85 \, ^{\circ}C$ . - (3) $T_{amb} = 25 \, ^{\circ}C$ . Fig 9. Waveform showing the ground current versus input voltage on pin EN - $V_{I(EN)} = GND.$ - (1) $V_{I(VIN)} = 3.6 \text{ V}.$ - (2) $V_{I(VIN)} = 3.3 \text{ V}.$ - (3) $V_{I(VIN)} = 1.2 \text{ V}.$ - (4) $V_{I(VIN)} = 0.9 \text{ V}.$ Fig 10. Waveforms showing the OFF-state leakage current versus temperature #### Logic controlled high-side power switch - (1) $T_{amb} = -40 \, ^{\circ}C$ . - (2) $T_{amb} = 25 \, ^{\circ}C$ . - (3) $T_{amb} = 85 \, ^{\circ}C$ . Fig 11. Waveforms showing the OFF-state leakage current versus input voltage on pin VIN #### 12.2 ON resistance Table 9. ON resistance At recommended operating conditions; voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | T <sub>amb</sub> | = −40 °C to + | ⊦85 °C | Unit | |-----------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------|--------|------| | | | | Min | Typ[1] | Max | | | R <sub>ON</sub> | ON resistance | V <sub>I(EN)</sub> = V <sub>I(VIN)</sub> ; I <sub>LOAD</sub> = 200 mA;<br>see <u>Figure 12</u> , <u>Figure 13</u> and<br><u>Figure 14</u> | | | | | | | | V <sub>I(VIN)</sub> = 0.9 V | - | 105 | 140 | mΩ | | | | V <sub>I(VIN)</sub> = 1.2 V | - | 68 | 81 | mΩ | | | | V <sub>I(VIN)</sub> = 1.5 V | - | 55 | 65 | mΩ | | | | V <sub>I(VIN)</sub> = 1.8 V | - | 50 | 55 | mΩ | | | | V <sub>I(VIN)</sub> = 2.5 V | - | 40 | 44 | mΩ | | | | V <sub>I(VIN)</sub> = 3.3 V | - | 34 | 40 | mΩ | [1] Typical values are measured at $T_{amb}$ = 25 °C. 7 of 16 #### Logic controlled high-side power switch #### 12.3 ON resistance test circuit and waveforms $V_{I(EN)} = V_{I(VIN)}$ ; $I_{LOAD} = 200 \text{ mA}$ - (1) $T_{amb} = -40 \, ^{\circ}C$ . - (2) $T_{amb} = 25 \, ^{\circ}C$ . - (3) $T_{amb} = 85 \, ^{\circ}C$ . Fig 14. Waveform showing the ON resistance versus input voltage #### Logic controlled high-side power switch ### 13. Dynamic characteristics Table 10. Dynamic characteristics At recommended operating conditions; voltages are referenced to GND (ground = 0 V); for test circuit see Figure 16. | Symbol | Parameter | Conditions | 7 | T <sub>amb</sub> = 25 °C | | | |------------------|--------------------|------------------------------|-----|--------------------------|-----|----| | | | | Min | Тур | Max | | | t <sub>en</sub> | enable time | EN to VOUT; see Figure 15 | | | | | | | | V <sub>I(VIN)</sub> = 1.8 V | - | 120 | - | μS | | | | $V_{I(VIN)} = 3.3 \text{ V}$ | - | 70 | - | μS | | t <sub>dis</sub> | disable time | EN to VOUT; see Figure 15 | | | | | | | | V <sub>I(VIN)</sub> = 1.8 V | - | 1.5 | - | μS | | | | $V_{I(VIN)} = 3.3 \text{ V}$ | - | 1.5 | - | μS | | t <sub>on</sub> | turn-on time | EN to VOUT; see Figure 15 | | | | | | | | V <sub>I(VIN)</sub> = 1.8 V | - | 220 | - | μS | | | | $V_{I(VIN)} = 3.3 \text{ V}$ | - | 150 | - | μS | | t <sub>off</sub> | turn-off time | EN to VOUT; see Figure 15 | | | | | | | | V <sub>I(VIN)</sub> = 1.8 V | - | 25 | - | μS | | | | $V_{I(VIN)} = 3.3 \text{ V}$ | - | 22.5 | - | μS | | t <sub>TLH</sub> | LOW to HIGH output | VOUT; see Figure 15 | | | | | | | transition time | V <sub>I(VIN)</sub> = 1.8 V | - | 100 | - | μS | | | | $V_{I(VIN)} = 3.3 \text{ V}$ | - | 80 | - | μS | | t <sub>THL</sub> | HIGH to LOW output | VOUT; see Figure 15 | | | | | | | transition time | V <sub>I(VIN)</sub> = 1.8 V | - | 23.5 | - | μS | | | | $V_{I(VIN)} = 3.3 \text{ V}$ | - | 21 | - | μS | #### 13.1 Waveform and test circuits #### Logic controlled high-side power switch Table 11. Measurement points | Supply voltage | EN Input | Output | | | |---------------------|------------------|---------------------|---------------------|--| | V <sub>I(VIN)</sub> | V <sub>M</sub> | V <sub>X</sub> | $V_{Y}$ | | | 0.9 V to 3.6 V | $0.5 \times V_I$ | $0.9 \times V_{OH}$ | $0.1 \times V_{OH}$ | | Test data is given in Table 12. Definitions test circuit: R<sub>L</sub> = Load resistance. $C_L$ = Load capacitance including jig and probe capacitance. V<sub>EXT</sub> = External voltage for measuring switching times. Fig 16. Test circuit for measuring switching times Table 12. Test data | Supply voltage | EN Input | Load | | | |------------------|----------------|----------------|-------|--| | V <sub>EXT</sub> | V <sub>I</sub> | C <sub>L</sub> | $R_L$ | | | 0.9 V to 3.6 V | 3.3 V | 0.1 μF | 500 Ω | | Fig 17. Waveform showing the enable time Fig 18. Waveform showing the enable time #### Logic controlled high-side power switch Logic controlled high-side power switch ### 14. Package outline DIMENSIONS (mm are the original dimensions) | UNIT | | Α | A <sub>1</sub> | A <sub>2</sub> | b | D | E | е | > | w | у | |------|-------------------|------|----------------|-------------------------|------|---|----------------------|-----|------|-------|------| | mm | MAX<br>NOM<br>MIN | 0.54 | 0.23 | 0.335<br>0.310<br>0.285 | 0.32 | | 1.00<br>0.97<br>0.94 | 0.5 | 0.02 | 0.015 | 0.03 | NOTE: Backside coating 40 um Fig 21. Package outline WLCSP4 (SOT1376-2) ### Logic controlled high-side power switch ### 15. Abbreviations #### Table 13. Abbreviations | Acronym | Description | |---------|---------------------------------------------------| | CDM | Charged Device Model | | ESD | ElectroStatic Discharge | | НВМ | Human Body Model | | MOSFET | Metal-Oxide Semiconductor Field Effect Transistor | ## 16. Revision history #### Table 14. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | |----------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------|--------------| | NX3P1108 v.2 | 20180620 | Product data sheet | 201804021F01 | NX3P1108 v.1 | | Modifications: | <ul> <li>Figure 21 "Package outline WLCSP4 (SOT1376-2)": Parameter A1 min/nom/max changed<br/>from 0.21/0.24/0.27 to 0.20/0.23/0.26.</li> </ul> | | | | | NX3P1108 v.1 | 20130109 | Product data sheet | - | - | 13 of 16 #### Logic controlled high-side power switch ### 17. Legal information #### 17.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions". - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 17.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 17.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. NX3P1108 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2018. All rights reserved. #### Logic controlled high-side power switch **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. **Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. #### 17.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. #### 18. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com ### Logic controlled high-side power switch ### 19. Contents | 1 | General description | |------|--------------------------------------------| | 2 | Features and benefits | | 3 | Applications | | 4 | Ordering information | | 5 | Marking | | 6 | Functional diagram 2 | | 7 | Pinning information | | 7.1 | Pinning | | 7.2 | Pin description | | 8 | Functional description 3 | | 9 | Limiting values | | 10 | Recommended operating conditions 4 | | 11 | Thermal characteristics 4 | | 12 | Static characteristics 4 | | 12.1 | Graphs | | 12.2 | ON resistance | | 12.3 | ON resistance test circuit and waveforms 8 | | 13 | Dynamic characteristics 9 | | 13.1 | Waveform and test circuits 9 | | 14 | Package outline | | 15 | Abbreviations | | 16 | Revision history | | 17 | Legal information 14 | | 17.1 | Data sheet status | | 17.2 | Definitions | | 17.3 | Disclaimers | | 17.4 | Trademarks15 | | 18 | Contact information | | 19 | Contents | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.