## **Features** - Utilizes the AVR® RISC Architecture - AVR High-performance and Low-power RISC Architecture - 118 Powerful Instructions Most Single Clock Cycle Execution - 32 x 8 General Purpose Working Registers - Up to 8 MIPS Throughput at 8 MHz - Data and Nonvolatile Program Memory - 4K/8K Bytes of In-System Programmable Flash Endurance: 1,000 Write/Erase Cycles - 256/512 Bytes of SRAM - 256/512 Bytes of In-System Programmable EEPROM Endurance: 100,000 Write/Erase Cycles - Programming Lock for Flash Program and EEPROM Data Security - Peripheral Features - One 8-bit Timer/Counter with Separate Prescaler - One 16-bit Timer/Counter with Separate Prescaler Compare, Capture Modes and Dual 8-, 9- or 10-bit PWM - On-chip Analog Comparator - Programmable Watchdog Timer with On-chip Oscillator - Programmable Serial UART - Master/Slave SPI Serial Interface - Special Microcontroller Features - Low-power Idle and Power Down Modes - External and Internal Interrupt Sources - Specifications - Low-power, High-speed CMOS Process Technology - Fully Static Operation - Power Consumption at 4 MHz, 3V, 25°C - Active: 3.0 mA - Idle Mode: 1.0 mA - Power Down Mode: <1 μA - I/O and Packages - 32 Programmable I/O Lines - 40-pin PDIP, 44-pin PLCC and TQFP - · Operating Voltages - 2.7 6.0V (AT90S4414-4 and AT90S8515-4) - 4.0 6.0V (AT90S4414-8 and AT90S8515-8) - Speed Grades - 0 4 MHz (AT90S4414-4 and AT90S8515-4) - 0 8 MHz (AT90S4414-8 and AT90S8515-8) # **Pin Configurations** 8-bit **AVR**® Microcontroller with 4K/8K bytes In-System Programmable Flash AT90S4414 AT90S8515 # **Description** The AT90S4414/AT90S8515 is a low-power CMOS 8-bit microcontroller based on the AVR RISC architecture. By executing powerful instructions in a single clock cycle, the AT90S4414/8515 achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed. # **Block Diagram** Figure 1. The AT90S4414/8515 Block Diagram The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers. The AT90S4414/8515 provides the following features: 4K/8K bytes of In-System Programmable Flash, 256/512 bytes EEPROM, 256/512 bytes SRAM, 32 general purpose I/O lines, 32 general purpose working registers, flexible timer/counters with compare modes, internal and external interrupts, a programmable serial UART, programmable Watchdog Timer with internal oscillator, an SPI serial port and two software selectable power saving modes. The Idle Mode stops the CPU while allowing the SRAM, timer/counters, SPI port and interrupt system to continue functioning. The power down mode saves the register contents but freezes the oscillator, disabling all other chip functions until the next external interrupt or hardware reset. The device is manufactured using Atmel's high density nonvolatile memory technology. The on-chip in-system programmable Flash allows the program memory to be reprogrammed in-system through an SPI serial interface or by a conventional nonvolatile memory programmer. By combining an enhanced RISC 8-bit CPU with In-System Programmable Flash on a monolithic chip, the Atmel AT90S4414/8515 is a powerful microcontroller that provides a highly flexible and cost effective solution to many embedded control applications. The AT90S4414/8515 AVR is supported with a full suite of program and system development tools including: C compilers, macro assemblers, program debugger/simulators, in-circuit emulators, and evaluation kits. # Comparison Between AT90S4414 and AT90S8515 The AT90S4414 has 4K bytes of In-System Programmable Flash, 256 bytes of EEPROM and 256 bytes of internal SRAM. The AT90S8515 has 8K bytes of In-System Programmable Flash, 512 bytes of EEPROM and 512 bytes of internal SRAM. Table 1 summarizes the different memory sizes for the two devices. Table 1. Memory Size Summary | Part | Flash | EEPROM | SRAM | |-----------|----------|-----------|-----------| | AT90S4414 | 4K bytes | 256 bytes | 256 bytes | | AT90S8515 | 8K bytes | 512 bytes | 512 bytes | # **Pin Descriptions** VCC Supply voltage **GND** Ground ## Port A (PA7..PA0) Port A is an 8-bit bidirectional I/O port. Port pins can provide internal pull-up resistors (selected for each bit). The Port A output buffers can sink 20mA and can drive LED displays directly. When pins PA0 to PA7 are used as inputs and are externally pulled low, they will source current if the internal pull-up resistors are activated. The Port A pins are tri-stated when a reset condition becomes active, even if the clock is not active. Port A serves as Multiplexed Address/Data input/output when using external SRAM. ## Port B (PB7..PB0) Port B is an 8-bit bidirectional I/O port with internal pull-up resistors. The Port B output buffers can sink 20 mA. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not active. Port B also serves the functions of various special features of the AT90S4414/8515 as listed on page 58. ### Port C (PC7..PC0) Port C is an 8-bit bidirectional I/O port with internal pull-up resistors. The Port C output buffers can sink 20 mA. As inputs, Port C pins that are externally pulled low will source current if the pull-up resistors are activated. The Port C pins are tri-stated when a reset condition becomes active, even if the clock is not active. Port C also serves as Address output when using external SRAM. ### Port D (PD7..PD0) Port D is an 8-bit bidirectional I/O port with internal pull-up resistors. The Port D output buffers can sink 20 mA. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tri-stated when a reset condition becomes active, even if the clock is not active. Port D also serves the functions of various special features of the AT90S4414/8515 as listed on page 64. #### **RESET** Reset input. A low level on this pin for more than 50 ns will generate a reset, even if the clock is not running. Shorter pulses are not guaranteed to generate a reset. #### XTAL1 Input to the inverting oscillator amplifier and input to the internal clock operating circuit. #### XTAL 2 Output from the inverting oscillator amplifier #### **ICP** ICP is the input pin for the Timer/Counter1 Input Capture function. #### OC1B OC1B is the output pin for the Timer/Counter1 Output CompareB function ## **ALE** ALE is the Address Latch Enable used when the External Memory is enabled. The ALE strobe is used to latch the low-order address (8 bits) into an address latch during the first access cycle, and the AD0-7 pins are used for data during the second access cycle. ## **Crystal Oscillator** XTAL1 and XTAL2 are input and output, respectively, of an inverting amplifier which can be configured for use as an on-chip oscillator, as shown in Figure 2. Either a quartz crystal or a ceramic resonator may be used. To drive the device from an external clock source, XTAL2 should be left unconnected while XTAL1 is driven as shown in Figure 3. Figure 2. Oscillator Connections Note: When using the MCU Oscillator as a clock for an external device, an HC buffer should be connected as indicated in the figure. Figure 3. External Clock Drive Configuration ## **Architectural Overview** The fast-access register file concept contains $32 \times 8$ -bit general purpose working registers with a single clock cycle access time. This means that during one single clock cycle, one ALU (Arithmetic Logic Unit) operation is executed. Two operands are output from the register file, the operation is executed, and the result is stored back in the register file - in one clock cycle. Six of the 32 registers can be used as three 16-bits indirect address register pointers for Data Space addressing - enabling efficient address calculations. One of the three address pointers is also used as the address pointer for the constant table look up function. These added function registers are the 16-bits X-register, Y-register and Z-register. The ALU supports arithmetic and logic functions between registers or between a constant and a register. Single register operations are also executed in the ALU. Figure 4 shows the AT90S4414/8515 AVR RISC microcontroller architecture. In addition to the register operation, the conventional memory addressing modes can be used on the register file as well. This is enabled by the fact that the register file is assigned the 32 lowermost Data Space addresses (\$00 - \$1F), allowing them to be accessed as though they were ordinary memory locations. The I/O memory space contains 64 addresses for CPU peripheral functions as Control Registers, Timer/Counters, A/D-converters, and other I/O functions. The I/O Memory can be accessed directly, or as the Data Space locations following those of the register file, \$20 - \$5F. The AVR uses a Harvard architecture concept - with separate memories and buses for program and data. The program memory is executed with a two stage pipeline. While one instruction is being executed, the next instruction is pre-fetched from the program memory. This concept enables instructions to be executed in every clock cycle. The program memory is in-system programmable Flash memory. With the relative jump and call instructions, the whole 2K/4K address space is directly accessed. Most AVR instructions have a single 16-bit word format. Every program memory address contains a 16- or 32-bit instruction. During interrupts and subroutine calls, the return address program counter (PC) is stored on the stack. The stack is effectively allocated in the general data SRAM, and consequently the stack size is only limited by the total SRAM size and the usage of the SRAM. All user programs must initialize the SP in the reset routine (before subroutines or interrupts are executed). The 16-bit stack pointer SP is read/write accessible in the I/O space. The 256/512 bytes data SRAM can be easily accessed through the five different addressing modes supported in the AVR architecture. The memory spaces in the AVR architecture are all linear and regular memory maps. Figure 4. The AT90S4414/8515 AVR RISC Architecture A flexible interrupt module has its control registers in the I/O space with an additional global interrupt enable bit in the status register. All the different interrupts have a separate interrupt vector in the interrupt vector table at the beginning of the program memory. The different interrupts have priority in accordance with their interrupt vector position. The lower the interrupt vector address the higher the priority. Figure 5. Memory Maps # **General Purpose Register File** Figure 6 shows the structure of the 32 general purpose working registers in the CPU. Figure 6. AVR CPU General Purpose Working Registers All the register operating instructions in the instruction set have direct and single cycle access to all registers. The only exception is the five constant arithmetic and logic instructions SBCI, SUBI, CPI, ANDI and ORI between a constant and a register and the LDI instruction for load immediate constant data. These instructions apply to the second half of the registers in the register file - R16..R31. The general SBC, SUB, CP, AND and OR and all other operations between two registers or on a single register apply to the entire register file. As shown in Figure 6, each register is also assigned a data memory address, mapping them directly into the first 32 locations of the user Data Space. Although not being physically implemented as SRAM locations, this memory organization provides great flexibility in access of the registers, as the X,Y and Z registers can be set to index any register in the file. #### X-Register, Y-Register And Z-Register The registers R26..R31 have some added functions to their general purpose usage. These registers are address pointers for indirect addressing of the Data Space. The three indirect address registers X, Y and Z are defined as: Figure 7. X, Y and Z Registers In the different addressing modes these address registers have functions as fixed displacement, automatic increment and decrement (see the descriptions for the different instructions). # **ALU - Arithmetic Logic Unit** The high-performance AVR ALU operates in direct connection with all the 32 general purpose working registers. Within a single clock cycle, ALU operations between registers in the register file are executed. The ALU operations are divided into three main categories - arithmetic, logical and bit-functions. # **In-System Programmable Flash Program Memory** The AT90S4414/8515 contains 4K/8K bytes on-chip In-System Programmable Flash memory for program storage. Since all instructions are 16-or 32-bit words, the Flash is organized as 2K x 16/4K x 16. The Flash memory has an endurance of at least 1000 write/erase cycles. The AT90S4414/8515 Program Counter (PC) is 11/12 bits wide, thus addressing the 2048/4096 program memory addresses. See page 77 for a detailed description on Flash data downloading. See page 10 for the different program memory addressing modes. # **SRAM Data Memory - Internal and External** The following figure shows how the AT90S4414/8515 SRAM Memory is organized: Figure 8. SRAM Organization | Register File | Data Address Space | |---------------|--------------------------------| | R0 | \$0000 | | R1 | \$0001 | | R2 | \$0002 | | | | | R29 | \$001D | | R30 | \$001E | | R31 | \$001F | | I/O Registers | | | \$00 | \$0020 | | \$01 | \$0021 | | \$02 | \$0022 | | | | | \$3D | \$005D | | \$3E | \$005E | | \$3F | \$005F | | | Internal SRAM | | | \$0060 | | | \$0061 | | | ** | | | \$015E/\$025E | | | <b>\$</b> 015F/ <b>\$</b> 025F | | | External SRAM | | | \$0160/\$0260 | | | \$0161/\$0261 | | | *** | | | \$FFFE | | | \$FFFF | The lower 352/608 Data Memory locations address the Register file, the I/O Memory and the internal data SRAM. The first 96 locations address the Register File + I/O Memory, and the next 256/512 locations address the internal data SRAM. An optional external data SRAM can be placed in the same SRAM memory space. This SRAM will occupy the location following the internal SRAM and up to as much as 64K - 1, depending on SRAM size. When the addresses accessing the data memory space exceeds the internal data SRAM locations, the external data SRAM is accessed using the same instructions as for the internal data SRAM access. When the internal data space is accessed, the read and write strobe pins ( $\overline{\text{RD}}$ and $\overline{\text{WR}}$ ) are inactive during the whole access cycle. External SRAM operation is enabled by setting the SRE bit in the MCUCR register. See page 27 for details. Accessing external SRAM takes one additional clock cycle per byte compared to access of the internal SRAM. This means that the commands LD, ST, LDS, STS, PUSH and POP take one additional clock cycle. If the stack is placed in external SRAM, interrupts, subroutine calls and returns take two clock cycles extra because the two-byte program counter is pushed and popped. When external SRAM interface is used with wait state, two additional clock cycles is used per byte. This has the following effect: Data transfer instructions take two extra clock cycles, whereas interrupt, subroutine calls and returns will need four clock cycles more than specified in the instruction set manual. The five different addressing modes for the data memory cover: Direct, Indirect with Displacement, Indirect, Indirect with Pre-Decrement and Indirect with Post-Increment. In the register file, registers R26 to R31 feature the indirect addressing pointer registers. The direct addressing reaches the entire data space. The Indirect with Displacement mode features a 63 address locations reach from the base address given by the Y or Z-register. When using register indirect addressing modes with automatic pre-decrement and post-increment, the address registers X, Y and Z are decremented and incremented. The 32 general purpose working registers, 64 I/O registers, the 256/512 bytes of internal data SRAM, and the 64K bytes of optional external data SRAM in the AT90S4414/8515 are all accessible through all these addressing modes. See the next section for a detailed description of the different addressing modes. # **Program and Data Addressing Modes** The AT90S4414/8515 AVR RISC microcontroller supports powerful and efficient addressing modes for access to the program memory (Flash) and data memory (SRAM, Register File and I/O Memory). This section describes the different addressing modes supported by the *AVR* architecture. In the figures, OP means the operation code part of the instruction word. To simplify, not all figures show the exact location of the addressing bits. # Register Direct, Single Register RD Figure 9. Direct Single Register Addressing The operand is contained in register d (Rd). ## Register Direct, Two Registers Rd and Rr Figure 10. Direct Register Addressing, two registers Operands are contained in register r (Rr) and d (Rd). The result is stored in register d (Rd). ## I/O Direct Figure 11. I/O Direct Addressing Operand address is contained in 6 bits of the instruction word. n is the destination or source register address. ## **Data Direct** Figure 12. Direct Data Addressing A 16-bit Data Address is contained in the 16 LSBs of a two-word instruction. Rd/Rr specify the destination or source register. ## **Data Indirect with Displacement** Figure 13. Data Indirect with Displacement Operand address is the result of the Y or Z-register contents added to the address contained in 6 bits of the instruction word. ## **Data Indirect** Figure 14. Data Indirect Addressing Operand address is the contents of the X, Y or the Z-register. ## **Data Indirect with Pre-decrement** Figure 15. Data Indirect Addressing with Pre-decrement The X, Y or the Z-register is decremented before the operation. Operand address is the decremented contents of the X, Y or the Z-register. ## **Data Indirect with Post-increment** Figure 16. Data Indirect Addressing with Post-increment The X, Y or the Z-register is incremented after the operation. Operand address is the content of the X, Y or the Z-register prior to incrementing. # **Constant Addressing Using the LPM Instruction** Figure 17. Code Memory Constant Addressing Constant byte address is specified by the Z-register contents. The 15 MSBs select word address (0 - 2K/4K), the LSB selects low byte if cleared (LSB = 0) or high byte if set (LSB = 1). ### Indirect Program Addressing, IJMP and ICALL Figure 18. Indirect Program Memory Addressing Program execution continues at address contained by the Z-register (i.e. the PC is loaded with the contents of the Z-register). # Relative Program Addressing, RJMP and RCALL Figure 19. Relative Program Memory Addressing Program execution continues at address PC + k + 1. The relative address k is -2048 to 2047. # **EEPROM Data Memory** The AT90S4414/8515 contains 256/512 bytes of data EEPROM memory. It is organized as a separate data space, in which single bytes can be read and written. The EEPROM has an endurance of at least 100,000 write/erase cycles. The access between the EEPROM and the CPU is described on page 39 specifying the EEPROM address registers, the EEPROM data register, and the EEPROM control register. For the SPI data downloading, see page 77 for a detailed description. # **Memory Access Times and Instruction Execution Timing** This section describes the general access timing concepts for instruction execution and internal memory access. The AVR CPU is driven by the System Clock $\emptyset$ , directly generated from the external clock crystal for the chip. No internal clock division is used. Figure 20 shows the parallel instruction fetches and instruction executions enabled by the Harvard architecture and the fast-access register file concept. This is the basic pipelining concept to obtain up to 1 MIPS per MHz with the corresponding unique results for functions per cost, functions per clocks, and functions per power-unit. Figure 20. The Parallel Instruction Fetches and Instruction Executions Figure 21 shows the internal timing concept for the register file. In a single clock cycle an ALU operation using two register operands is executed, and the result is stored back to the destination register. Figure 21. Single Cycle ALU Operation The internal data SRAM access is performed in two System Clock cycles as described in Figure 22. Figure 22. On-chip Data SRAM Access Cycles See "Interface to External SRAM" on page 53 for a description of the access to the external SRAM. # I/O Memory The I/O space definition of the AT90S4414/8515 is shown in the following table: **Table 2.** AT90S4414/8515 I/O Space | Address Hex | Name | Function | |-------------|--------|----------------------------------------------------| | \$3F (\$5F) | SREG | Status Register | | \$3E (\$5E) | SPH | Stack Pointer High | | \$3D (\$5D) | SPL | Stack Pointer Low | | \$3B (\$5B) | GIMSK | General Interrupt Mask register | | \$3A (\$5A) | GIFR | General Interrupt Flag Register | | \$39 (\$59) | TIMSK | Timer/Counter Interrupt Mask register | | \$38 (\$58) | TIFR | Timer/Counter Interrupt Flag register | | \$35 (\$55) | MCUCR | MCU general Control Register | | \$33 (\$53) | TCCR0 | Timer/Counter0 Control Register | | \$32 (\$52) | TCNT0 | Timer/Counter0 (8-bit) | | \$2F (\$4F) | TCCR1A | Timer/Counter1 Control Register A | | \$2E (\$4E) | TCCR1B | Timer/Counter1 Control Register B | | \$2D (\$4D) | TCNT1H | Timer/Counter1 High Byte | | \$2C (\$4C) | TCNT1L | Timer/Counter1 Low Byte | | \$2B (\$4B) | OCR1AH | Timer/Counter1 Output Compare Register A High Byte | | \$2A (\$4A) | OCR1AL | Timer/Counter1 Output Compare Register A Low Byte | | \$29 (\$49) | OCR1BH | Timer/Counter1 Output Compare Register B High Byte | | \$28 (\$48) | OCR1BL | Timer/Counter1 Output Compare Register B Low Byte | | \$25 (\$45) | ICR1H | T/C 1 Input Capture Register High Byte | | \$24 (\$44) | ICR1L | T/C 1 Input Capture Register Low Byte | | \$21 (\$41) | WDTCR | Watchdog Timer Control Register | | \$1F (\$3E) | EEARH | EEPROM Address Register High Byte (AT90S8515) | | \$1E (\$3E) | EEARL | EEPROM Address Register Low Byte | | \$1D (\$3D) | EEDR | EEPROM Data Register | | \$1C (\$3C) | EECR | EEPROM Control Register | | \$1B (\$3B) | PORTA | Data Register, Port A | | \$1A (\$3A) | DDRA | Data Direction Register, Port A | | \$19 (\$39) | PINA | Input Pins, Port A | | \$18 (\$38) | PORTB | Data Register, Port B | | \$17 (\$37) | DDRB | Data Direction Register, Port B | | \$16 (\$36) | PINB | Input Pins, Port B | | \$15 (\$35) | PORTC | Data Register, Port C | | \$14 (\$34) | DDRC | Data Direction Register, Port C | | \$13 (\$33) | PINC | Input Pins, Port C | **Table 2.** AT90S4414/8515 I/O Space (Continued) | Address Hex | Name | Function | |-------------|-------|-----------------------------------------------| | \$12 (\$32) | PORTD | Data Register, Port D | | \$11 (\$31) | DDRD | Data Direction Register, Port D | | \$10 (\$30) | PIND | Input Pins, Port D | | \$0F (\$2F) | SPDR | SPI I/O Data Register | | \$0E (\$2E) | SPSR | SPI Status Register | | \$0D (\$2D) | SPCR | SPI Control Register | | \$0C (\$2C) | UDR | UART I/O Data Register | | \$0B (\$2B) | USR | UART Status Register | | \$0A (\$2A) | UCR | UART Control Register | | \$09 (\$29) | UBRR | UART Baud Rate Register | | \$08 (\$28) | ACSR | Analog Comparator Control and Status Register | Note: Reserved and unused locations are not shown in the table All AT90S4414/8515 I/Os and peripherals are placed in the I/O space. The I/O locations are accessed by the IN and OUT instructions transferring data between the 32 general purpose working registers and the I/O space. I/O registers within the address range \$00 - \$1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions. Refer to the instruction set chapter for more details. When using the I/O specific commands IN, OUT the I/O addresses \$00 - \$3F must be used. When addressing I/O registers as SRAM, \$20 must be added to this address. All I/O register addresses throughout this document are shown with the SRAM address in parentheses. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written. Some of the status flags are cleared by writing a logical one to them. Note that the CBI and SBI instructions will operate on all bits in the I/O register, writing a one back into any flag read as set, thus clearing the flag. The CBI and SBI instructions work with registers \$00 to \$1F only. The I/O and peripherals control registers are explained in the following chapters. ## Status Register - SREG The AVR status register - SREG - at I/O space location \$3F (\$5F) is defined as: ## • Bit 7 - I: Global Interrupt Enable The global interrupt enable bit must be set (one) for the interrupts to be enabled. The individual interrupt enable control is then performed in separate control registers. If the global interrupt enable bit is cleared (zero), none of the interrupts are enabled independent of the individual interrupt enable settings. The I-bit is cleared by hardware after an interrupt has occurred, and is set by the RETI instruction to enable subsequent interrupts. #### • Bit 6 - T: Bit Copy Storage The bit copy instructions BLD (Bit LoaD) and BST (Bit STore) use the T bit as source and destination for the operated bit. A bit from a register in the register file can be copied into T by the BST instruction, and a bit in T can be copied into a bit in a register in the register file by the BLD instruction. #### . Bit 5 - H: Half Carry Flag The half carry flag H indicates a half carry in some arithmetic operations. See the Instruction Set Description for detailed information. #### Bit 4 - S: Sign Bit, S = N ⊕ V The S-bit is always an exclusive or between the negative flag N and the two's complement overflow flag V. See the Instruction Set Description for detailed information. #### • Bit 3 - V: Two's Complement Overflow Flag The two's complement overflow flag V supports two's complement arithmetics. See the Instruction Set Description for detailed information. #### • Bit 2 - N: Negative Flag The negative flag N indicates a negative result after the different arithmetic and logic operations. See the Instruction Set Description for detailed information. #### · Bit 1 - Z: Zero Flag The zero flag Z indicates a zero result after the different arithmetic and logic operations. See the Instruction Set Description for detailed information. #### · Bit 0 - C: Carry Flag The carry flag C indicates a carry in an arithmetic or logic operation. See the Instruction Set Description for detailed information. Note that the status register is not automatically stored when entering an interrupt routine and restored when returning from an interrupt routine. This must be handled by software. #### Stack Pointer - SP The general AVR 16-bit Stack Pointer is effectively built up of two 8-bit registers in the I/O space locations \$3E (\$5E) and \$3D (\$5D). As the AT90S4414/8515 supports up to 64 kB external SRAM, all 16-bits are used. | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |---------------|------|------|------|------|------|------|-----|-----|-----| | \$3E (\$5E) | SP15 | SP14 | SP13 | SP12 | SP11 | SP10 | SP9 | SP8 | SPH | | \$3D (\$5D) | SP7 | SP6 | SP5 | SP4 | SP3 | SP2 | SP1 | SP0 | SPL | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Read/Write | R/W | | | R/W | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | The Stack Pointer points to the data SRAM stack area where the Subroutine and Interrupt Stacks are located. This Stack space in the data SRAM must be defined by the program before any subroutine calls are executed or interrupts are enabled. The stack pointer must be set to point above \$60. The Stack Pointer is decremented by one when data is pushed onto the Stack with the PUSH instruction, and it is decremented by two when an address is pushed onto the Stack with subroutine calls and interrupts. The Stack Pointer is incremented by one when data is popped from the Stack with the POP instruction, and it is incremented by two when an address is popped from the Stack with return from subroutine RET or return from interrupt RETI. ## Reset and Interrupt Handling The AT90S4414/8515 provides 12 different interrupt sources. These interrupts and the separate reset vector, each have a separate program vector in the program memory space. All interrupts are assigned individual enable bits which must be set (one) together with the I-bit in the status register in order to enable the interrupt. The lowest addresses in the program memory space are automatically defined as the Reset and Interrupt vectors. The complete list of vectors is shown in Table 3. The list also determines the priority levels of the different interrupts. The lower the address the higher is the priority level. RESET has the highest priority, and next is INT0 - the External Interrupt Request 0 etc. Table 3. Reset and Interrupt Vectors | Vector No. | Program Address | Source | Interrupt Definition | |------------|-----------------|--------------|---------------------------------------------------| | 1 | \$000 | RESET | External Reset, Power-on Reset and Watchdog Reset | | 2 | \$001 | INT0 | External Interrupt Request 0 | | 3 | \$002 | INT1 | External Interrupt Request 1 | | 4 | \$003 | TIMER1 CAPT | Timer/Counter1 Capture Event | | 5 | \$004 | TIMER1 COMPA | Timer/Counter1 Compare Match A | | 6 | \$005 | TIMER1 COMPB | Timer/Counter1 Compare Match B | | 7 | \$006 | TIMER1 OVF | Timer/Counter1 Overflow | | 8 | \$007 | TIMER0, OVF | Timer/Counter0 Overflow | | 9 | \$008 | SPI, STC | Serial Transfer Complete | | 10 | \$009 | UART, RX | UART, Rx Complete | | 11 | \$00A | UART, UDRE | UART Data Register Empty | | 12 | \$00B | UART, TX | UART, Tx Complete | | 13 | \$00C | ANA_COMP | Analog Comparator | # The most typical and general program setup for the Reset and Interrupt Vector Addresses are: | Address | Labels | Code | | Comments | |---------|--------|---------------------------------------------------|----------------|---------------------------------| | \$000 | | rjmp | RESET | ; Reset Handler | | \$001 | | rjmp | EXT_INTO | ; IRQ0 Handler | | \$002 | | rjmp | EXT_INT1 | ; IRQ1 Handler | | \$003 | | rjmp | TIM1_CAPT | ; Timerl Capture Handler | | \$004 | | rjmp | TIM1_COMPA | ; Timer1 CompareA Handler | | \$005 | | rjmp | TIM1_COMPB | ; Timerl CompareB Handler | | \$006 | | rjmp | TIM1_OVF | ; Timer1 Overflow Handler | | \$007 | | rjmp | TIMO_OVF | ; TimerO Overflow Handler | | \$008 | | rjmp | SPI_STC | ; SPI Transfer Complete Handler | | \$009 | | rjmp | UART_RXC | ; UART RX Complete Handler | | \$00a | | rjmp | UART_DRE | ; UDR Empty Handler | | \$00b | | rjmp | UART_TXC | ; UART TX Complete Handler | | \$00c | | rjmp | ANA_COMP | ; Analog Comparator Handler | | ; | | | | | | \$00d | MAIN: | ldi r1 | 6, high (RAME) | ND); Main program start | | \$00e | | out SP | H,r16 | | | \$00f | | ldi r1 | 6, low (RAMENI | 0) | | \$010 | | out SP | L,r16 | | | \$011 | | <instr< td=""><td>&gt; xxx</td><td></td></instr<> | > xxx | | | | | | | | | | | | | | #### **Reset Sources** The AT90S4414/8515 has three sources of reset: - Power-On Reset. The MCU is reset when the supply voltage is below the power-on reset threshold (V<sub>POT</sub>). - External Reset. The MCU is reset when a low level is present on the RESET pin for more than 50 ns. - Watchdog Reset. The MCU is reset when the Watchdog timer period expires and the Watchdog is enabled. During reset, all I/O registers are then set to their initial values, and the program starts execution from address \$000. The instruction placed in address \$000 must be an RJMP - relative jump - instruction to the reset handling routine. If the program never enables an interrupt source, the interrupt vectors are not used, and regular program code can be placed at these locations. The circuit diagram in Figure 23 shows the reset logic. Table 4 defines the timing and electrical parameters of the reset circuitry. Figure 23. Reset Logic Table 4. Reset Characteristics | Symbol | Parameter | Min | Тур | Max | Units | |---------------------------------|------------------------------------------------|-----|-----|---------------------|-------| | V <sub>POT</sub> <sup>(1)</sup> | Power-on Reset Threshold Voltage (rising) | 0.8 | 1.2 | 1.6 | ٧ | | | Power-on Reset Threshold Voltage (falling) | 0.2 | 0.4 | 0.6 | ٧ | | V <sub>RST</sub> | RESET Pin Threshold Voltage | - | - | 0.9 V <sub>CC</sub> | V | | t <sub>TOUT</sub> | Reset Delay Time-out Period FSTRT Unprogrammed | 11 | 16 | 21 | ms | | t <sub>TOUT</sub> | Reset Delay Time-out Period FSTRT Programmed | 1.0 | 1.1 | 1.2 | ms | Notes: 1. The Power-on Reset will not work unless the supply voltage has been below V<sub>POT</sub> (falling). The user can select the start-up time according to typical oscillator start-up. The number of WDT oscillator cycles used for each time-out is shown in Table 5. The frequency of the watchdog oscillator is voltage dependent as shown in "Typical Characteristics" on page 86. Table 5. Number of Watchdog Oscillator Cycles | FSTRT Time-out at V <sub>CC</sub> = 5V | | Number of WDT cycles | | | |----------------------------------------|---------|----------------------|--|--| | Programmed | 1.1 ms | 1K | | | | Unprogrammed | 16.0 ms | 16K | | | #### **Power-on Reset** A Power-on Reset (POR) circuit ensures that the device is reset from power-on. As shown in Figure 23, an internal timer clocked from the Watchdog timer oscillator prevents the MCU from starting until after a certain period after $V_{CC}$ has reached the Power-on Threshold voltage - $V_{POT}$ , regardless of the $V_{CC}$ rise time (see Figure 24). The FSTRT Fuse bit in the Flash can be programmed to give a shorter start-up time if a ceramic resonator or any other fast-start oscillator is used to clock the MCU. If the build-in start-up delay is sufficient, $\overline{RESET}$ can be connected to $V_{CC}$ directly or via an external pull-up resistor. By holding the pin low for a period after $V_{CC}$ has been applied, the Power-on Reset period can be extended. Refer to Figure 25 for a timing example on this. Figure 24. MCU Start-up, RESET Tied to V<sub>CC</sub>. Figure 25. MCU Start-up, RESET Controlled Externally #### **External Reset** An external reset is generated by a low level on the $\overline{\text{RESET}}$ pin. Reset pulses longer than 50 ns will generate a reset, even if the clock is not running. Shorter pulses are not guaranteed to generate a reset. When the applied signal reaches the Reset Threshold Voltage - $V_{RST}$ on its positive edge, the delay timer starts the MCU after the Time-out period $t_{TOUT}$ has expired. Figure 26. External Reset During Operation ## **Watchdog Reset** When the Watchdog times out, it will generate a short reset pulse of 1 XTAL cycle duration. On the falling edge of this pulse, the delay timer starts counting the Time-out period $t_{TOUT}$ . Refer to page 38 for details on operation of the Watchdog. Figure 27. Watchdog Reset During Operation ### Interrupt Handling The AT90S4414/8515 has two 8-bit Interrupt Mask control registers; GIMSK - General Interrupt Mask register and TIMSK - Timer/Counter Interrupt Mask register. When an interrupt occurs, the Global Interrupt Enable I-bit is cleared (zero) and all interrupts are disabled. The user software can set (one) the I-bit to enable nested interrupts. The I-bit is set (one) when a Return from Interrupt instruction - RETI - is executed. For Interrupts triggered by events that can remain static (e.g. the Output Compare register1 matching the value of Timer/Counter1) the interrupt flag is set when the event occurs. If the interrupt flag is cleared and the interrupt condition persists, the flag will not be set until the event occurs the next time. When the Program Counter is vectored to the actual interrupt vector in order to execute the interrupt handling routine, hardware clears the corresponding flag that generated the interrupt. Some of the interrupt flags can also be cleared by writing a logic one to the flag bit position(s) to be cleared. If an interrupt condition occurs when the corresponding interrupt enable bit is cleared (zero), the interrupt flag will be set and remembered until the interrupt is enabled, or the flag is cleared by software. If one or more interrupt conditions occur when the global interrupt enable bit is cleared (zero), the corresponding interrupt flag(s) will be set and remembered until the global interrupt enable bit is set (one), and will be executed by order of priority. Note that external level interrupt does not have a flag, and will only be remembered for as long as the interrupt condition is active. ### **General Interrupt Mask Register - GIMSK** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|------|------|---|---|---|---|---|---|-------| | \$3B (\$5B) | INT1 | INT0 | - | - | - | - | - | - | GIMSK | | Read/Write | R/W | R/W | R | R | R | R | R | R | | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### • Bit 7 - INT1: External Interrupt Request 1 Enable When the INT1 bit is set (one) and the I-bit in the Status Register (SREG) is set (one), the external pin interrupt is enabled. The Interrupt Sense Control1 bits 1/0 (ISC11 and ISC10) in the MCU general Control Register (MCUCR) defines whether the external interrupt is activated on rising or falling edge of the INT1 pin or level sensed. Activity on the pin will cause an interrupt request even if INT1 is configured as an output. The corresponding interrupt of External Interrupt Request 1 is executed from program memory address \$002. See also "External Interrupts". ### • Bit 6 - INT0: External Interrupt Request 0 Enable When the INT0 bit is set (one) and the I-bit in the Status Register (SREG) is set (one), the external pin interrupt is enabled. The Interrupt Sense Control0 bits 1/0 (ISC01 and ISC00) in the MCU general Control Register (MCUCR) defines whether the external interrupt is activated on rising or falling edge of the INT0 pin or level sensed. Activity on the pin will cause an interrupt request even if INT0 is configured as an output. The corresponding interrupt of External Interrupt Request 0 is executed from program memory address \$001. See also "External Interrupts." ## • Bits 5..0 - Res: Reserved bits These bits are reserved bits in the AT90S4414/8515 and always read as zero. ## General Interrupt Flag Register - GIFR | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|-------|-------|---|---|---|---|---|---|------| | \$3A (\$5A) | INTF1 | INTF0 | - | - | - | - | - | - | GIFR | | Read/Write | R/W | R/W | R | R | R | R | R | R | _ | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### • Bit 7 - INTF1: External Interrupt Flag1 When an event on the INT1 pin triggers an interrupt request, INTF1 becomes set (one). If the I-bit in SREG and the INT1 bit in GIMSK are set (one), the MCU will jump to the interrupt vector at address \$002. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing a logical one to it. #### • Bit 6 - INTF0: External Interrupt Flag0 When an event on the INT0 pin triggers an interrupt request, INTF0 becomes set (one). If the I-bit in SREG and the INT0 bit in GIMSK are set (one), the MCU will jump to the interrupt vector at address \$001. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing a logical one to it. #### · Bits 5..0 - Res: Reserved bits These bits are reserved bits in the AT90S4414/8515 and always read as zero. #### Timer/counter Interrupt Mask Register - TIMSK | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|-------|--------|--------|---|--------|---|-------|---|-------| | \$39 (\$59) | TOIE1 | OCIE1A | OCIE1B | - | TICIE1 | - | TOIE0 | - | TIMSK | | Read/Write | R/W | R/W | R/W | R | R/W | R | R/W | R | | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### • Bit 7 - TOIE1: Timer/Counter1 Overflow Interrupt Enable When the TOIE1 bit is set (one) and the I-bit in the Status Register is set (one), the Timer/Counter1 Overflow interrupt is enabled. The corresponding interrupt (at vector \$006) is executed if an overflow in Timer/Counter1 occurs, i.e., when the TOV1 bit is set in the Timer/Counter Interrupt Flag Register - TIFR. #### • Bit 6 - OCE1A: Timer/Counter1 Output CompareA Match Interrupt Enable When the OCIE1A bit is set (one) and the I-bit in the Status Register is set (one), the Timer/Counter1 CompareA Match interrupt is enabled. The corresponding interrupt (at vector \$004) is executed if a CompareA match in Timer/Counter1 occurs, i.e., when the OCF1A bit is set in the Timer/Counter Interrupt Flag Register - TIFR. #### • Bit 5 - OCIE1B: Timer/Counter1 Output CompareB Match Interrupt Enable When the OCIE1B bit is set (one) and the I-bit in the Status Register is set (one), the Timer/Counter1 CompareB Match interrupt is enabled. The corresponding interrupt (at vector \$005) is executed if a CompareB match in Timer/Counter1 occurs, i.e., when the OCF1B bit is set in the Timer/Counter Interrupt Flag Register - TIFR. #### • Bit 4 - Res: Reserved bit This bit is a reserved bit in the AT90S4414/8515 and always reads zero. ## • Bit 3 - TICIE1: Timer/Counter1 Input Capture Interrupt Enable When the TICIE1 bit is set (one) and the I-bit in the Status Register is set (one), the Timer/Counter1 Input Capture Event Interrupt is enabled. The corresponding interrupt (at vector \$003) is executed if a capture-triggering event occurs on pin 31, ICP, i.e., when the ICF1 bit is set in the Timer/Counter Interrupt Flag Register - TIFR. #### · Bit 2 - Res: Reserved bit This bit is a reserved bit in the AT90S4414/8515 and always reads zero. #### • Bit 1 - TOIE0: Timer/Counter0 Overflow Interrupt Enable When the TOIE0 bit is set (one) and the I-bit in the Status Register is set (one), the Timer/Counter0 Overflow interrupt is enabled. The corresponding interrupt (at vector \$007) is executed if an overflow in Timer/Counter0 occurs, i.e., when the TOV0 bit is set in the Timer/Counter Interrupt Flag Register - TIFR. #### · Bit 0 - Res: Reserved bit This bit is a reserved bit in the AT90S4414/8515 and always reads zero. #### Timer/Counter Interrupt Flag Register - TIFR | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|------|-------|-------|---|------|---|------|---|------| | \$38 (\$58) | TOV1 | OCF1A | OCIFB | - | ICF1 | - | TOV0 | - | TIFR | | Read/Write | R/W | R/W | R/W | R | R/W | R | R/W | R | • | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### • Bit 7 - TOV1: Timer/Counter1 Overflow Flag The TOV1 is set (one) when an overflow occurs in Timer/Counter1. TOV1 is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, TOV1 is cleared by writing a logic one to the flag. When the I-bit in SREG, and TOIE1 (Timer/Counter1 Overflow Interrupt Enable), and TOV1 are set (one), the Timer/Counter1 Overflow Interrupt is executed. In PWM mode, this bit is set when Timer/Counter1 changes counting direction at \$0000. #### • Bit 6 - OCF1A: Output Compare Flag 1A The OCF1A bit is set (one) when compare match occurs between the Timer/Counter1 and the data in OCR1A - Output Compare Register 1A. OCF1A is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, OCF1A is cleared by writing a logic one to the flag. When the I-bit in SREG, and OCIE1A (Timer/Counter1 Compare match InterruptA Enable), and the OCF1A are set (one), the Timer/Counter1 Compare A match Interrupt is executed. ### • Bit 5 - OCF1B: Output Compare Flag 1B The OCF1B bit is set (one) when compare match occurs between the Timer/Counter1 and the data in OCR1B - Output Compare Register 1B. OCF1B is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, OCF1B is cleared by writing a logic one to the flag. When the I-bit in SREG, and OCIE1B (Timer/Counter1 Compare match InterruptB Enable), and the OCF1B are set (one), the Timer/Counter1 Compare B match Interrupt is executed. #### · Bit 4 - Res: Reserved bit This bit is a reserved bit in the AT90S4414/8515 and always reads zero. #### • Bit 3 - ICF1: - Input Capture Flag 1 The ICF1 bit is set (one) to flag an input capture event, indicating that the Timer/Counter1 value has been transferred to the input capture register - ICR1. ICF1 is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, ICF1 is cleared by writing a logic one to the flag. When the SREG I-bit, and TICIE1 (Timer/Counter1 Input Capture Interrupt Enable), and ICF1 are set (one), the Timer/Counter1 Capture Interrupt is executed. ## • Bit 2 - Res: Reserved bit This bit is a reserved bit in the AT90S4414/8515 and always reads zero. ## • Bit 1 - TOV: Timer/Counter0 Overflow Flag The bit TOV0 is set (one) when an overflow occurs in Timer/Counter0. TOV0 is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, TOV0 is cleared by writing a logic one to the flag. When the SREG I-bit, and TOIE0 (Timer/Counter0 Overflow Interrupt Enable), and TOV0 are set (one), the Timer/Counter0 Overflow interrupt is executed. #### • Bit 0 - Res: Reserved bit This bit is a reserved bit in the AT90S4414/8515 and always reads zero. ## **External Interrupts** The external interrupts are triggered by the INT1 and INT0 pins. Observe that, if enabled, the interrupts will trigger even if the INT0/INT1 pins are configured as outputs. This feature provides a way of generating a software interrupt. The external interrupts can be triggered by a falling or rising edge or a low level. This is set up as indicated in the specification for the MCU Control Register - MCUCR. When the external interrupt is enabled and is configured as level triggered, the interrupt will trigger as long as the pin is held low. The external interrupts are set up as described in the specification for the MCU Control Register - MCUCR. ## **Interrupt Response Time** The interrupt execution response for all the enabled AVR interrupts is 4 clock cycles minimum. 4 clock cycles after the interrupt flag has been set, the program vector address for the actual interrupt handling routine is executed. During this 4 clock cycle period, the Program Counter (2 bytes) is pushed onto the Stack, and the Stack Pointer is decremented by 2. The vector is normally a relative jump to the interrupt routine, and this jump takes 2 clock cycles. If an interrupt occurs during execution of a multi-cycle instruction, this instruction is completed before the interrupt is served. A return from an interrupt handling routine (same as for a subroutine call routine) takes 4 clock cycles. During these 4 clock cycles, the Program Counter (2 bytes) is popped back from the Stack, the Stack Pointer is incremented by 2, and the I flag in SREG is set. When the AVR exits from an interrupt, it will always return to the main program and execute one more instruction before any pending interrupt is served. Note that the Status Register - SREG - is not handled by the AVR hardware, neither for interrupts nor for subroutines. For the interrupt handling routines requiring a storage of the SREG, this must be performed by user software. For Interrupts triggered by events that can remain static (E.g. the Output Compare Register1 A matching the value of Timer/Counter1) the interrupt flag is set when the event occurs. If the interrupt flag is cleared and the interrupt condition persists, the flag will not be set until the event occurs the next time. Note that an external level interrupt will only be remembered for as long as the interrupt condition is active. ## **MCU Control Register - MCUCR** The MCU Control Register contains control bits for general MCU functions. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|-----|-----|-----|-----|-------|-------|-------|-------|-------| | \$35 (\$55) | SRE | SRW | SE | SM | ISC11 | ISC10 | ISC01 | ISC00 | MCUCR | | Read/Write | R/W • | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bit 7 - SRE: External SRAM Enable When the SRE bit is set (one), the external data SRAM is enabled, and the pin functions AD0-7 (Port A), A8-15 (Port C), $\overline{\text{WR}}$ and $\overline{\text{RD}}$ (Port D) are activated as the alternate pin functions. Then the SRE bit overrides any pin direction settings in the respective data direction registers. See "The SRAM Data Memory - Internal and External" for description of the External SRAM pin functions. When the SRE bit is cleared (zero), the external data SRAM is disabled, and the normal pin and data direction settings are used. #### • Bit 6 - SRW: External SRAM Wait State When the SRW bit is set (one), a one cycle wait state is inserted in the external data SRAM access cycle. When the SRW bit is cleared (zero), the external data SRAM access is executed with the normal three-cycle scheme. See Figure 43: External Data SRAM Memory Cycles without Wait State and Figure 44: External Data SRAM Memory Cycles with Wait State. #### • Bit 5 - SE: Sleep Enable The SE bit must be set (one) to make the MCU enter the sleep mode when the SLEEP instruction is executed. To avoid the MCU entering the sleep mode unless it is the programmers purpose, it is recommended to set the Sleep Enable SE bit just before the execution of the SLEEP instruction. ### • Bit 4 - SM: Sleep Mode This bit selects between the two available sleep modes. When SM is cleared (zero), Idle Mode is selected as Sleep Mode. When SM is set (one), Power Down mode is selected as sleep mode. For details, refer to the paragraph "Sleep Modes" below. #### • Bit 3, 2 - ISC11, ISC10: Interrupt Sense Control 1 bit 1 and bit 0 The External Interrupt 1 is activated by the external pin INT1 if the SREG I-flag and the corresponding interrupt mask in the GIMSK is set. The level and edges on the external INT1 pin that activate the interrupt are defined in the following table: Table 6. Interrupt 1 Sense Control | ISC11 | ISC10 | Description | |-------|-------|----------------------------------------------------------| | 0 | 0 | The low level of INT1 generates an interrupt request. | | 0 | 1 | Reserved | | 1 | 0 | The falling edge of INT1 generates an interrupt request. | | 1 | 1 | The rising edge of INT1 generates an interrupt request. | Note: When changing the ISC11/ISC10 bits, INT1 must be disabled by clearing its Interrupt Enable bit in the GIMSK Register. Otherwise an interrupt can occur when the bits are changed. #### • Bit 1, 0 - ISC01, ISC00: Interrupt Sense Control 0 bit 1 and bit 0 The External Interrupt 0 is activated by the external pin INT0 if the SREG I-flag and the corresponding interrupt mask is set. The level and edges on the external INT0 pin that activate the interrupt are defined in the following table: Table 7. Interrupt 0 Sense Control | ISC01 | ISC00 | Description | |-------|-------|----------------------------------------------------------| | 0 | 0 | The low level of INT0 generates an interrupt request. | | 0 | 1 | Reserved | | 1 | 0 | The falling edge of INT0 generates an interrupt request. | | 1 | 1 | The rising edge of INT0 generates an interrupt request. | Note: When changing the ISC01/ISC00 bits, INT0 must be disabled by clearing its Interrupt Enable bit in the GIMSK Register. Otherwise an interrupt can occur when the bits are changed. The value on the INTn pin is sampled before detecting edges. If edge interrupt is selected, pulses with a duration longer than one CPU clock period will generate an interrupt. Shorter pulses are not guaranteed to generate an interrupt. If low level interrupt is selected, the low level must be held until the completion of the currently executing instruction to generate an interrupt. If enabled, a level triggered interrupt will generate an interrupt request as long as the pin is held low. # **Sleep Modes** To enter the sleep modes, the SE bit in MCUCR must be set (one) and a SLEEP instruction must be executed. If an enabled interrupt occurs while the MCU is in a sleep mode, the MCU awakes, executes the interrupt routine, and resumes execution from the instruction following SLEEP. The contents of the register file, SRAM and I/O memory are unaltered. If a reset occurs during sleep mode, the MCU wakes up and executes from the Reset vector. #### **Idle Mode** When the SM bit is cleared (zero), the SLEEP instruction forces the MCU into the Idle Mode stopping the CPU but allowing Timer/Counters, Watchdog and the interrupt system to continue operating. This enables the MCU to wake up from external triggered interrupts as well as internal ones like Timer Overflow interrupt and watchdog reset. If wakeup from the Analog Comparator interrupt is not required, the analog comparator can be powered down by setting the ACD-bit in the Analog Comparator Control and Status register - ACSR. This will reduce power consumption in Idle Mode. When the MCU wakes up from Idle mode, the CPU starts program execution immediately. #### **Power Down Mode** When the SM bit is set (one), the SLEEP instruction forces the MCU into the Power Down Mode. In this mode, the external oscillator is stopped, while the external interrupts and the Watchdog (if enabled) continue operating. Only an external reset, a watchdog reset (if enabled), an external level interrupt on INT0 or INT1, can wake up the MCU. Note that when a level triggered interrupt is used for wake-up from power down, the low level must be held for a time longer than the reset delay time-out period $t_{TOLIT}$ . Otherwise, the MCU will fail to wake up. # Timer/Counters The AT90S4414/8515 provides two general purpose Timer/Counters - one 8-bit T/C and one 16-bit T/C. The Timer/Counters have individual prescaling selection from the same 10-bit prescaling timer. Both Timer/Counters can either be used as a timer with an internal clock timebase or as a counter with an external pin connection which triggers the counting. ## **Timer/Counter Prescaler** Figure 28 shows the general Timer/Counter prescaler. Figure 28. Timer/Counter Prescaler The four different prescaled selections are: CK/8, CK/64, CK/256 and CK/1024 where CK is the oscillator clock. For the two Timer/Counters, added selections as CK, external source and stop, can be selected as clock sources. ## 8-bit Timer/Counter0 Figure 29 shows the block diagram for Timer/Counter0. The 8-bit Timer/Counter0 can select clock source from CK, prescaled CK, or an external pin. In addition it can be stopped as described in the specification for the Timer/Counter0 Control Register - TCCR0. The overflow status flag is found in the Timer/Counter Insterrupt Flag Register - TIFR. Control signals are found in the Timer/Counter0 Control Register - TCCR0. The interrupt enable/disable settings for Timer/Counter0 are found in the Timer/Counter Interrupt Mask Register - TIMSK. When Timer/Counter0 is externally clocked, the external signal is synchronized with the oscillator frequency of the CPU. To assure proper sampling of the external clock, the minimum time between two external clock transitions must be at least one internal CPU clock period. The external clock signal is sampled on the rising edge of the internal CPU clock. The 8-bit Timer/Counter0 features both a high resolution and a high accuracy usage with the lower prescaling opportunities. Similarly, the high prescaling opportunities make the Timer/Counter0 useful for lower speed functions or exact timing functions with infrequent actions. Figure 29. Timer/Counter0 Block Diagram # Timer/Counter0 Control Register - TCCR0 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|---|---|---|---|---|------|------|------|-------| | \$33 (\$53) | - | - | - | - | - | CS02 | CS01 | CS00 | TCCR0 | | Read/Write | R | R | R | R | R | R/W | R/W | R/W | | | Initial value | 0 | 0 | 0 | О | 0 | 0 | 0 | О | | • Bits 7..3 - Res: Reserved bits These bits are reserved bits in the AT90S4414/8515 and always read as zero. • Bits 2,1,0 - CS02, CS01, CS00: Clock Select0, bit 2,1 and 0 The Clock Select0 bits 2,1 and 0 define the prescaling source of Timer/Counter0. Table 8. Clock 0 Prescale Select | CS02 | CS01 | CS00 | Description | |------|------|------|--------------------------------------| | 0 | 0 | 0 | Stop, the Timer/Counter0 is stopped. | | 0 | 0 | 1 | СК | | 0 | 1 | 0 | CK/8 | | 0 | 1 | 1 | CK/64 | | 1 | 0 | 0 | CK/256 | | 1 | 0 | 1 | CK/1024 | | 1 | 1 | 0 | External Pin T0, falling edge | | 1 | 1 | 1 | External Pin T0, rising edge | The Stop condition provides a Timer Enable/Disable function. The CK down divided modes are scaled directly from the CK oscillator clock. If the external pin modes are used for Timer/Counter0, transitions on PB0/(T0) will clock the counter even if the pin is configured as an output. This feature can give the user SW control of the counting. ### **Timer Counter 0 - TCNT0** The Timer/Counter0 is realized as an up-counter with read and write access. If the Timer/Counter0 is written and a clock source is present, the Timer/Counter0 continues counting in the clock cycle following the write operation. ## 16-bit Timer/Counter1 Figure 30 shows the block diagram for Timer/Counter1. Figure 30. Timer/Counter1 Block Diagram The 16-bit Timer/Counter1 can select clock source from CK, prescaled CK, or an external pin. In addition it can be stopped as described in the specification for the Timer/Counter1 Control Registers - TCCR1A and TCCR1B. The different status flags (overflow, compare match and capture event) are found in the Timer/Counter Interrupt Flag Register - TIFR. Control signals are found in the Timer/Counter1 Control Registers - TCCR1A and TCCR1B. The interrupt enable/disable settings for Timer/Counter1 are found in the Timer/Counter Interrupt Mask Register - TIMSK. When Timer/Counter1 is externally clocked, the external signal is synchronized with the oscillator frequency of the CPU. To assure proper sampling of the external clock, the minimum time between two external clock transitions must be at least one internal CPU clock period. The external clock signal is sampled on the rising edge of the internal CPU clock. The 16-bit Timer/Counter1 features both a high resolution and a high accuracy usage with the lower prescaling opportunities. Similarly, the high prescaling opportunities makes the Timer/Counter1 useful for lower speed functions or exact timing functions with infrequent actions. The Timer/Counter1 supports two Output Compare functions using the Output Compare Register 1 A and B - OCR1A and OCR1B as the data sources to be compared to the Timer/Counter1 contents. The Output Compare functions include optional clearing of the counter on compareA match, and actions on the Output Compare pins on both compare matches. Timer/Counter1 can also be used as a 8, 9 or 10-bit Pulse With Modulator. In this mode the counter and the OCR1A/OCR1B registers serve as a dual glitch-free stand-alone PWM with centered pulses. Refer to page 41 for a detailed description on this function. The Input Capture function of Timer/Counter1 provides a capture of the Timer/Counter1 contents to the Input Capture Register - ICR1, triggered by an external event on the Input Capture Pin - ICP. The actual capture event settings are defined by the Timer/Counter1 Control Register - TCCR1B. In addition, the Analog Comparator can be set to trigger the Input Capture. Refer to the section, "The Analog Comparator", for details on this. The ICP pin logic is shown in Figure 31. Figure 31. ICP Pin Schematic Diagram ACIC: COMPARATOR IC ENABLE ACO: COMPARATOR OUTPUT If the noise canceler function is enabled, the actual trigger condition for the capture event is monitored over 4 samples, and all 4 must be equal to activate the capture flag. #### Timer/Counter1 Control Register A - TCCR1A | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|--------|--------|--------|--------|---|---|-------|-------|--------| | \$2F (\$4F) | COM1A1 | COM1A0 | COM1B1 | COM1B0 | - | - | PWM11 | PWM10 | TCCR1A | | Read/Write | R/W | R/W | R/W | R/W | R | R | R/W | R/W | | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### • Bits 7,6 - COM1A1, COM1A0: Compare Output Mode1A, bits 1 and 0 The COM1A1 and COM1A0 control bits determine any output pin action following a compare match in Timer/Counter1. Any output pin actions affect pin OC1A - Output CompareA pin 1. This is an alternative function to an I/O port and the corresponding direction control bit must be set (one) to control the output pin. The control configuration is shown in Table 9. #### • Bits 5,4 - COM1B1, COM1B0: Compare Output Mode1B, bits 1 and 0 The COM1B1 and COM1B0 control bits determine any output pin action following a compare match in Timer/Counter1. Any output pin actions affect pin OC1B - Output CompareB. The following control configuration is given: Table 9. Compare 1 Mode Select | COM1X1 | COM1X0 | Description | |--------|--------|--------------------------------------------------| | 0 | 0 | Timer/Counter1 disconnected from output pin OC1X | | 0 | 1 | Toggle the OC1X output line. | | 1 | 0 | Clear the OC1X output line (to zero). | | 1 | 1 | Set the OC1X output line (to one). | Note: X = A or B In PWM mode, these bits have a different function. Refer to Table 13 for a detailed description. #### · Bits 3..2 - Res: Reserved bits These bits are reserved bits in the AT90S4414/8515 and always read zero. #### • Bits 1..0 - PWM11, PWM10: Pulse Width Modulator Select Bits 1 and 0 These bits select PWM operation of Timer/Counter1 as specified in Table 10. This mode is described on page 36. Table 10. PWM Mode Select | PWM11 | PWM10 | Description | |-------|-------|---------------------------------------------| | 0 | 0 | PWM operation of Timer/Counter1 is disabled | | 0 | 1 | Timer/Counter1 is an 8-bit PWM | | 1 | 0 | Timer/Counter1 is a 9-bit PWM | | 1 | 1 | Timer/Counter1 is a 10-bit PWM | #### Timer/Counter1 Control Register B - TCCR1B | Bit | 7 | 6 | 5 | 4 | . 3 | 2 | . 1 | 0 | | |---------------|-------|-------|---|---|------|------|------|------|--------| | \$2E (\$4E) | ICNC1 | ICES1 | | - | CTC1 | CS12 | CS11 | CS10 | TCCR1B | | Read/Write | R/W | R/W | R | R | R/W | R/W | R/W | R/W | - | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ## • Bit 7 - ICNC1: Input Capture1 Noise Canceler (4 CKs) When the ICNC1 bit is cleared (zero), the input capture trigger noise canceler function is disabled. The input capture is triggered at the first rising/falling edge sampled on the ICP - input capture pin - as specified. When the ICNC1 bit is set (one), four successive samples are measures on the ICP - input capture pin, and all samples must be high/low according to the input capture trigger specification in the ICES1 bit. The actual sampling frequency is XTAL clock frequency. ## • Bit 6 - ICES1: Input Capture1 Edge Select While the ICES1 bit is cleared (zero), the Timer/Counter1 contents are transferred to the Input Capture Register - ICR1 - on the falling edge of the input capture pin - ICP. While the ICES1 bit is set (one), the Timer/Counter1 contents are transferred to the Input Capture Register - ICR1 - on the rising edge of the input capture pin - ICP. ## • Bits 5, 4 - Res: Reserved bits These bits are reserved bits in the AT90S4414/8515 and always read zero. #### • Bit 3 - CTC1: Clear Timer/Counter1 on Compare Match When the CTC1 control bit is set (one), the Timer/Counter1 is reset to \$0000 in the clock cycle after a compareA match. If the CTC1 control bit is cleared, Timer/Counter1 continues counting and is unaffected by a compare match. Since the compare match is detected in the CPU clock cycle following the match, this function will behave differently when a prescaling higher than 1 is used for the timer. When a prescaling of 1 is used, and the compareA register is set to C, the timer will count as follows if CTC1 is set: When the prescaler is set to divide by 8, the timer will count like this: In PWM mode, this bit has no effect. ## • Bits 2,1,0 - CS12, CS11, CS10: Clock Select1, bit 2,1 and 0 The Clock Select1 bits 2,1 and 0 define the prescaling source of Timer/Counter1. Table 11. Clock 1 Prescale Select | CS12 | CS11 | CS10 | Description | |------|------|------|--------------------------------------| | 0 | 0 | 0 | Stop, the Timer/Counter1 is stopped. | | 0 | 0 | 1 | СК | | 0 | 1 | 0 | CK/8 | | 0 | 1 | 1 | CK/64 | | 1 | 0 | 0 | CK/256 | | 1 | 0 | 1 | CK/1024 | | 1 | 1 | 0 | External Pin T1, falling edge | | 1 | 1 | 1 | External Pin T1, rising edge | The Stop condition provides a Timer Enable/Disable function. The CK down divided modes are scaled directly from the CK oscillator clock. If the external pin modes are used for Timer/Counter1, transitions on PB1/(T1) will clock the counter even if the pin is configured as an output. This feature can give the user SW control of the counting. Timer/Counter1 - TCNT1H AND TCNT1L This 16-bit register contains the prescaled value of the 16-bit Timer/Counter1. To ensure that both the high and low bytes are read and written simultaneously when the CPU accesses these registers, the access is performed using an 8-bit temporary register (TEMP). This temporary register is also used when accessing OCR1A, OCR1B and ICR1. If the main program and also interrupt routines perform access to registers using TEMP, interrupts must be disabled during access from the main program (and from interrupt routines if interrupts are allowed from within interrupt routines). #### TCNT1 Timer/Counter1 Write: When the CPU writes to the high byte TCNT1H, the written data is placed in the TEMP register. Next, when the CPU writes the low byte TCNT1L, this byte of data is combined with the byte data in the TEMP register, and all 16 bits are written to the TCNT1 Timer/Counter1 register simultaneously. Consequently, the high byte TCNT1H must be accessed first for a full 16-bit register write operation. #### TCNT1 Timer/Counter1 Read: When the CPU reads the low byte TCNT1L, the data of the low byte TCNT1L is sent to the CPU and the data of the high byte TCNT1H is placed in the TEMP register. When the CPU reads the data in the high byte TCNT1H, the CPU receives the data in the TEMP register. Consequently, the low byte TCNT1L must be accessed first for a full 16-bit register read operation. The Timer/Counter1 is realized as an up or up/down (in PWM mode) counter with read and write access. If Timer/Counter1 is written to and a clock source is selected, the Timer/Counter1 continues counting in the timer clock cycle after it is preset with the written value. #### Timer/Counter1 Output Compare Register - OCR1AH AND OCR1AL | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | _ | |---------------|-----|-----|-----|-----|-----|-----|-----|-----|--------| | \$2B (\$4B) | MSB | | | | | | | | OCR1AH | | \$2A (\$4A) | | | | | | | | LSB | OCR1AL | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | • | | Read/Write | R/W | | | R/W | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ## Timer/Counter1 Output Compare Register - OCR1BH AND OCR1BL | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |---------------|-----|-----|-----|-----|-----|-----|-----|-----|--------| | \$29 (\$49) | MSB | | | | | | | | OCR1BH | | \$28 (\$48) | | | | | | | | LSB | OCR1BL | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Read/Write | R/W | | | R/W | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | The output compare registers are 16-bit read/write registers. The Timer/Counter1 Output Compare Registers contain the data to be continuously compared with Timer/Counter1. Actions on compare matches are specified in the Timer/Counter1 Control and Status register. A compare match does only occur if Timer/Counter1 counts to the OCR value. A software write that sets TCNT1 and OCR1A or OCR1B to the same value does not generate a compare match. A compare match will set the compare interrupt flag in the CPU clock cycle following the compare event. Since the Output Compare Registers - OCR1A and OCR1B - are 16-bit registers, a temporary register TEMP is used when OCR1A/B are written to ensure that both bytes are updated simultaneously. When the CPU writes the high byte, OCR1AH or OCR1BH, the data is temporarily stored in the TEMP register. When the CPU writes the low byte, OCR1AL or OCR1BL, the TEMP register is simultaneously written to OCR1AH or OCR1BH. Consequently, the high byte OCR1AH or OCR1BH must be written first for a full 16-bit register write operation. The TEMP register is also used when accessing TCNT1, and ICR1. If the main program and also interrupt routines perform access to registers using TEMP, interrupts must be disabled during access from the main program (and from interrupt routines if interrupts are allowed from within interrupt routines).. ### Timer/Counter1 Input Capture Register - ICR1H AND ICR1L | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |---------------|-----|----|----|----|----|----|---|-----|-------| | \$25 (\$45) | MSB | | | | | | | | ICR1H | | \$24 (\$44) | | | | | | | | LSB | ICR1L | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | • | | Read/Write | R | R | R | R | R | R | R | R | | | | R | R | R | R | R | R | R | R | | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | The input capture register is a 16-bit read-only register. When the rising or falling edge (according to the input capture edge setting - ICES1) of the signal at the input capture pin - ICP - is detected, the current value of the Timer/Counter1 is transferred to the Input Capture Register - ICR1. At the same time, the input capture flag - ICF1 - is set (one). Since the Input Capture Register - ICR1 - is a 16-bit register, a temporary register TEMP is used when ICR1 is read to ensure that both bytes are read simultaneously. When the CPU reads the low byte ICR1L, the data is sent to the CPU and the data of the high byte ICR1H is placed in the TEMP register. When the CPU reads the data in the high byte ICR1H, the CPU receives the data in the TEMP register. Consequently, the low byte ICR1L must be accessed first for a full 16-bit register read operation. The TEMP register is also used when accessing TCNT1, OCR1A and OCR1B. If the main program and also interrupt routines perform access to registers using TEMP, interrupts must be disabled during access from the main program (and from interrupt routines if interrupts are allowed from within interrupt routines). #### Timer/Counter1 In PWM Mode When the PWM mode is selected, Timer/Counter1 and the Output Compare Register1A - OCR1A and the Output Compare Register1B - OCR1B, form a dual 8, 9 or 10-bit, free-running, glitch-free and phase correct PWM with outputs on the PD5(OC1A) and OC1B pins. Timer/Counter1 acts as an up/down counter, counting up from \$0000 to TOP (see Table 12), where it turns and counts down again to zero before the cycle is repeated. When the counter value matches the contents of the 10 least significant bits of OCR1A or OCR1B, the PD5(OC1A)/OC1B pins are set or cleared according to the settings of the COM1A1/COM1A0 or COM1B1/COM1B0 bits in the Timer/Counter1 Control Register TCCR1A. Refer to Table 13 for details. **Table 12.** Timer TOP Values and PWM Frequency | PWM Resolution | Timer TOP value | Frequency | |----------------|-----------------|-------------------------| | 8-bit | \$00FF (255) | f <sub>TCK1</sub> /510 | | 9-bit | \$01FF (511) | f <sub>TCK1</sub> /1022 | | 10-bit | \$03FF(1023) | f <sub>TCK1</sub> /2046 | Table 13. Compare1 Mode Select in PWM Mode | COM1X1 | COM1X0 | Effect on OCX1 | |--------|--------|------------------------------------------------------------------------------------------------| | 0 | 0 | Not connected | | 0 | 1 | Not connected | | 1 | 0 | Cleared on compare match, up-counting. Set on compare match, down-counting (non-inverted PWM). | | 1 | 1 | Cleared on compare match, down-counting. Set on compare match, up-counting (inverted PWM). | Note: X = A or B Note that in the PWM mode, the 10 least significant OCR1A/OCR1B bits, when written, are transferred to a temporary location. They are latched when Timer/Counter1 reaches the value TOP. This prevents the occurrence of odd-length PWM pulses (glitches) in the event of an unsynchronized OCR1A/OCR1B write. See Figure 32 for an example. Figure 32. Effects on Unsynchronized OCR1 Latching Note: X = A or B During the time between the write and the latch operation, a read from OCR1A or OCR1B will read the contents of the temporary location. This means that the most recently written value always will read out of OCR1A/B When the OCR1 contains \$0000 or TOP, the output OC1A/OC1B is updated to low or high on the next compare match according to the settings of COM1A1/COM1A0 or COM1B1/COM1B0. This is shown in Table . Table 14. PWM Outputs OCR1X = \$0000 or TOP | COM1X1 | COM1X0 | OCR1X | Output OC1X | |--------|--------|--------|-------------| | 1 | 0 | \$0000 | L | | 1 | 0 | TOP | Н | | 1 | 1 | \$0000 | Н | | 1 | 1 | TOP | L | Note: X = A or B In PWM mode, the Timer Overflow Flag1, TOV1, is set when the counter advances from \$0000. Timer Overflow Interrupt1 operates exactly as in normal Timer/Counter mode, i.e. it is executed when TOV1 is set provided that Timer Overflow Interrupt1 and global interrupts are enabled. This does also apply to the Timer Output Compare1 flags and interrupts. # **Watchdog Timer** The Watchdog Timer is clocked from a separate on-chip oscillator which runs at 1MHz. This is the typical value at $V_{CC} = 5V$ . See characterization data for typical values at other $V_{CC}$ levels. By controlling the Watchdog Timer prescaler, the Watchdog reset interval can be adjusted, see Table 15 for a detailed description. The WDR - Watchdog Reset - instruction resets the Watchdog Timer. Eight different clock cycle periods can be selected to determine the reset period. If the reset period expires without another Watchdog reset, the AT90S4414/8515 resets and executes from the reset vector. For timing details on the Watchdog reset, refer to page 23. To prevent unintentional disabling of the watchdog, a special turn-off sequence must be followed when the watchdog is disabled. Refer to the description of the Watchdog Timer Control Register for details. Figure 33. Watchdog Timer ## Watchdog Timer Control Register - WDTCR ## • Bits 7..5 - Res: Reserved bits These bits are reserved bits in the AT90S4414/8515 and will always read as zero. #### Bit 4 - WDTOE: Watch Dog Turn-Off Enable This bit must be set (one) when the WDE bit is cleared. Otherwise, the watchdog will not be disabled. Once set, hardware will clear this bit to zero after four clock cycles. Refer to the description of the WDE bit for a watchdog disable procedure. ## • Bit 3 - WDE: Watch Dog Enable When the WDE is set (one) the Watchdog Timer is enabled, and if the WDE is cleared (zero) the Watchdog Timer function is disabled. WDE can only be cleared if the WDTOE bit is set(one). To disable an enabled watchdog timer, the following procedure must be followed: - 1. In the same operation, write a logical one to WDTOE and WDE. A logical one must be written to WDE even though it is set to one before the disable operation starts. - 2. Within the next four clock cycles, write a logical 0 to WDE. This disables the watchdog. ### • Bits 2..0 - WDP2, WDP1, WDP0: Watch Dog Timer Prescaler 2, 1 and 0 The WDP2, WDP1 and WDP0 bits determine the Watchdog Timer prescaling when the Watchdog Timer is enabled. The different prescaling values and their corresponding Time-out Periods are shown in Table 15. Table 15. Watch Dog Timer Prescale Select | WDP2 | WDP1 | WDP0 | Number of WDT<br>Oscillator cycles | Typical Time-out<br>at V <sub>CC</sub> = 3.0V | Typical Time-out<br>at V <sub>CC</sub> = 5.0V | |------|------|------|------------------------------------|-----------------------------------------------|-----------------------------------------------| | 0 | 0 | 0 | 16K cycles | 47 ms | 15 ms | | 0 | 0 | 1 | 32K cycles | 94 ms | 30 ms | | 0 | 1 | 0 | 64K cycles | 0.19 s | 60 ms | | 0 | 1 | 1 | 128K cycles | 0.38 s | 0.12 s | | 1 | 0 | 0 | 256K cycles | 0.75 s | 0,24 s | | 1 | 0 | 1 | 512K cycles | 1.5 s | 0.49 s | | 1 | 1 | 0 | 1,024K cycles | 3.0 s | 0.97 s | | 1 | 1 | 1 | 2,048K cycles | 6.0 s | 1.9 s | Note: The frequency of the watchdog oscillator is voltage dependent as shown in the Electrical Characteristics section. The WDR - Watchdog Reset - instruction should always be executed before the Watchdog Timer is enabled. This ensures that the reset period will be in accordance with the Watchdog Timer prescale settings. If the Watchdog Timer is enabled without reset, the watchdog timer may not start to count from zero. ## **EEPROM Read/Write Access** The EEPROM access registers are accessible in the I/O space. The write access time is in the range of 2.5 - 4ms, depending on the $V_{CC}$ voltages. A self-timing function, however, lets the user software detect when the next byte can be written. If the user code contains code that writes the EEPROM, some precaution must be taken. In heavily filtered power supplies, $V_{CC}$ is likely to rise or fall slowly on power-up/down. This causes the device for some period of time to run at a voltage lower than specified as minimum for the clock frequency used. CPU operation under these conditions is likely cause the program counter to perform unintentional jumps and eventually execute the EEPROM write code. To secure EEPROM integrity, the user is advised to use an external under-voltage reset circuit in this case. In order to prevent unintentional EEPROM writes, a specific write procedure must be followed. Refer to the description of the EEPROM Control Register for details on this. When the EEPROM is read or written, the CPU is halted for two clock cycles before the next instruction is executed. ### **EEPROM Address Register - EEARH and EEARL** | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | _ | |---------------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | \$1F (\$3F) | - | - | - | - | - | - | - | EEAR8 | EEARH | | \$1E (\$3E) | EEAR7 | EEAR6 | EEAR5 | EEAR4 | EEAR3 | EEAR2 | EEAR1 | EEAR0 | EEARL | | ! | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | ı | | Read/Write | R/W | | | R/W | | Initial value | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 8 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | The EEPROM Address Registers - EEARH and EEARL specify the EEPROM address in the 512 bytes EEPROM space for AT90S8515. For AT90S4414 EEARH is not present, thus EEARL specify the EEPROM address in the 256 bytes EEPROM space. The EEPROM data bytes are addressed linearly between 0 and 256/512. ## **EEPROM Data Register - EEDR** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|-----|-----|-----|-----|-----|-----|-----|-----|------| | \$1D (\$3D) | MSB | | | | | | | LSB | EEDR | | Read/Write | R/W • | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### • Bits 7..0 - EEDR7..0: EEPROM Data For the EEPROM write operation, the EEDR register contains the data to be written to the EEPROM in the address given by the EEAR register. For the EEPROM read operation, the EEDR contains the data read out from the EEPROM at the address given by EEAR. ## **EEPROM Control Register - EECR** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|---|---|---|---|---|-------|------|------|------| | \$1C (\$3C) | - | - | - | - | - | EEMWE | EEWE | EERE | EECR | | Read/Write | R | R | R | R | R | R/W | R/W | R/W | • | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### · Bit 7..3 - Res: Reserved bits These bits are reserved bits in the AT90S4414/8515 and will always read as zero. #### • Bit 2 - EEMWE: EEPROM Master Write Enable The EEMWE bit determines whether setting EEWE to one causes the EEPROM to be written. When EEMWE is set(one) setting EEWE will write data to the EEPROM at the selected address If EEMWE is zero, setting EEWE will have no effect. When EEMWE has been set (one) by software, hardware clears the bit to zero after four clock cycles. See the description of the EEWE bit for a EEPROM write procedure. ## • Bit 1 - EEWE: EEPROM Write Enable The EEPROM Write Enable Signal EEWE is the write strobe to the EEPROM. When address and data are correctly set up, the EEWE bit must be set to write the value into the EEPROM. The EEMWE bit must be set when the logical one is written to EEWE, otherwise no EEPROM write takes place. The following procedure should be followed when writing the EEPROM (the order of steps 2 and 3 is unessential): - 1. Wait until EEWE becomes zero. - 2. Write new EEPROM address to EEARL and EEARH (optional) - 3. Write new EEPROM data to EEDR (optional) - 4. Write a logical one to the EEMWE bit in EECR - 5. Within four clock cycles after setting EEMWE, write a logical one to EEWE. When the write access time (typically 2.5 ms at $V_{CC} = 5V$ or 4 ms at $V_{CC} = 2.7V$ ) has elapsed, the EEWE bit is cleared (zero) by hardware. The user software can poll this bit and wait for a zero before writing the next byte. When EEWE has been set, the CPU is halted for two cycles before the next instruction is executed. Caution: An interrupt between step 4 and step 5 will make the write cycle fail, since the EEPROM Master Write Enable will time-out. If an interrupt routine accessing the EEPROM is interrupting another EEPROM access, the EEAR or EEDR register will be modified, causing the interrupted EEPROM access to fail. It is recommended to have the global interrupt flag cleared during the 4 last steps to avoid these problems. #### • Bit 0 - EERE: EEPROM Read Enable The EEPROM Read Enable Signal EERE is the read strobe to the EEPROM. When the correct address is set up in the EEAR register, the EERE bit must be set. When the EERE bit is cleared (zero) by hardware, requested data is found in the EEDR register. The EEPROM read access takes one instruction and there is no need to poll the EERE bit. When EERE has been set, the CPU is halted for two cycles before the next instruction is executed. The user should poll the EEWE bit before starting the read operation. If a write operation is in progress when new data or address is written to the EEPROM I/O registers, the write operation will be interrupted, and the result is undefined. ## **Prevent EEPROM Corruption** During periods of low $V_{CC}$ , the EEPROM data can be corrupted because the supply voltage is too low for the CPU and the EEPROM to operate properly. These issues are the same as for board level systems using the EEPROM, and the same design solutions should be applied. An EEPROM data corruption can be caused by two situations when the voltage is too low. First, a regular write sequence to the EEPROM requires a minimum voltage to operate correctly. Secondly, the CPU itself can execute instructions incorrectly, if the supply voltage for executing instructions is too low. EEPROM data corruption can easily be avoided by following these design recommendations (one is sufficient): - Keep the AVR RESET active (low) during periods of insufficient power supply voltage. This is best done by an external low V<sub>CC</sub> Reset Protection circuit, often referred to as a Brown-Out Detector (BOD). Please refer to application note AVR 180 for design considerations regarding power-on reset and low voltage detection. - 2. Keep the AVR core in Power Down Sleep Mode during periods of low V<sub>CC</sub>. This will prevent the CPU from attempting to decode and execute instructions, effectively protecting the EEPROM registers from unintentional writes. - 3. Store constants in Flash memory if the ability to change memory contents from software is not required. Flash memory can not be updated by the CPU, and will not be subject to corruption. # Serial Peripheral Interface - SPI The Serial Peripheral Interface(SPI) allows high-speed synchronous data transfer between the AT90S4414/8515 and peripheral devices or between several AVR devices. The AT90S4414/8515 SPI features include the following: - · Full-duplex, 3-wire Synchronous Data Transfer - · Master or Slave Operation - · LSB First or MSB First Data Transfer - · Four Programmable Bit Rates - End of Transmission Interrupt Flag - Write Collision Flag Protection - Wakeup from Idle Mode (Slave Mode Only) Figure 34. SPI Block Diagram The interconnection between master and slave CPUs with SPI is shown in Figure 35. The PB7(SCK) pin is the clock output in the master mode and is the clock input in the slave mode. Writing to the SPI data register of the master CPU starts the SPI clock generator, and the data written shifts out of the PB5(MOSI) pin and into the PB5(MOSI) pin of the slave CPU. After shifting one byte, the SPI clock generator stops, setting the end of transmission flag (SPIF). If the SPI interrupt enable bit (SPIE) in the SPCR register is set, an interrupt is requested. The Slave Select input, PB4( $\overline{SS}$ ), is set low to select an individual slave SPI device. The two shift registers in the Master and the Slave can be considered as one distributed 16-bit circular shift register. This is shown in Figure 35. When data is shifted from the master to the slave, data is also shifted in the opposite direction, simultaneously. This means that during one shift cycle, data in the master and the slave are interchanged. Figure 35. SPI Master-slave Interconnection The system is single buffered in the transmit direction and double buffered in the receive direction. This means that bytes to be transmitted cannot be written to the SPI Data Register before the entire shift cycle is completed. When receiving data, however, a received byte must be read from the SPI Data Register before the next byte has been completely shifted in. Otherwise, the first byte is lost. When the SPI is enabled, the data direction of the MOSI, MISO, SCK and $\overline{SS}$ pins is overridden according to the following table: Table 16. SPI Pin Overrides | Pin | Direction, Master SPI | Direction, Slave SPI | |------|-----------------------|----------------------| | MOSI | User Defined | Input | | MISO | Input | User Defined | | SCK | User Defined | Input | | SS | User Defined | Input | Note: See "Alternate Functions of PortB" on page 58 for a detailed description of how to define the direction of the user defined SPI pins. # **SS** Pin Functionality When the SPI is configured as a master (MSTR in SPCR is set), the user can determine the direction of the $\overline{SS}$ pin. If $\overline{SS}$ is configured as an output, the pin is a general output pin which does not affect the SPI system. If $\overline{SS}$ is configured as an input, it must be hold high to ensure Master SPI operation. If the $\overline{SS}$ pin is driven low by peripheral circuitry when the SPI is configured as master with the $\overline{SS}$ pin defined as an input, the SPI system interprets this as another master selecting the SPI as a slave and starting to send data to it. To avoid bus contention, the SPI system takes the following actions: - 1. The MSTR bit in SPCR is cleared and the SPI system becomes a slave. As a result of the SPI becoming a slave, the MOSI and SCK pins become inputs. - 2. The SPIF flag in SPSR is set, and if the SPI interrupt is enabled and the I-bit in SREG are set, the interrupt routine will be executed. Thus, when interrupt-driven SPI transmittal is used in master mode, and there exists a possibility that $\overline{SS}$ is driven low, the interrupt should always check that the MSTR bit is still set. Once the MSTR bit has been cleared by a slave select, it must be set by the user to re-enable SPI master mode. When the SPI is configured as a slave, the $\overline{SS}$ pin is always input. When $\overline{SS}$ is held low, the SPI is activated and MISO becomes an output if configured so by the user. All other pins are inputs. When $\overline{SS}$ is driven high, all pins are inputs, and the SPI is passive, which means that it will not receive incoming data. Note that the SPI logic will be reset once the $\overline{SS}$ pin is brought high. If the $\overline{SS}$ pin is brought high during a transmission, the SPI will stop sending and receiving immediately and both data received and data sent must be considered as lost. ## **Data Modes** There are four combinations of SCK phase and polarity with respect to serial data, which are determined by control bits CPHA and CPOL. The SPI data transfer formats are shown in Figure 36 and Figure 37. Figure 36. SPI Transfer Format with CPHA = 0 and DORD = 0 <sup>\*</sup> Not defined but normally MSB of character just received Figure 37. SPI Transfer Format with CPHA = 1 and DORD = 0 <sup>\*</sup> Not defined but normally LSB of previously transmitted character ## **SPI Control Register - SPCR** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|------|-----|------|------|------|------|------|------|------| | \$0D (\$2D) | SPIE | SPE | DORD | MSTR | CPOL | CPHA | SPR1 | SPR0 | SPCR | | Read/Write | R/W • | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ## • Bit 7 - SPIE: SPI Interrupt Enable This bit causes the SPI interrupt to be executed if SPIF bit in the SPSR register is set and the global interrupts are enabled. • Bit 6 - SPE: SPI Enable When the SPE bit is set (one), the SPI is enabled. This bit must be set to enable any SPI operations. · Bit 5 - DORD: Data Order When the DORD bit is set (one), the LSB of the data word is transmitted first. When the DORD bit is cleared (zero), the MSB of the data word is transmitted first. • Bit 4 - MSTR: Master/Slave Select This bit selects Master SPI mode when set (one), and Slave SPI mode when cleared (zero). If $\overline{SS}$ is configured as an input and is driven low while MSTR is set, MSTR will be cleared, and SPIF in SPSR will become set. The user will then have to set MSTR to re-enable SPI master mode. ### · Bit 3 - CPOL: Clock Polarity When this bit is set (one), SCK is high when idle. When CPOL is cleared (zero), SCK is low when idle. Refer to Figure 36 and Figure 37 for additional information. ### • Bit 2 - CPHA: Clock Phase Refer to Figure 36 or Figure 37 for the functionality of this bit. ## • Bits 1,0 - SPR1, SPR0: SPI Clock Rate Select 1 and 0 These two bits control the SCK rate of the device configured as a master. SPR1 and SPR0 have no effect on the slave. The relationship between SCK and the Oscillator Clock frequency $f_{cl}$ is shown in the following table: Table 17. Relationship Between SCK and the Oscillator Frequency | SPR1 | SPR0 | SCK Frequency | |------|------|----------------------| | 0 | 0 | f <sub>cl</sub> /4 | | 0 | 1 | f <sub>c</sub> /16 | | 1 | 0 | f <sub>cl</sub> /64 | | 1 | 1 | f <sub>cl</sub> /128 | ### **SPI Status Register - SPSR** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|------|------|---|---|---|---|---|---|------| | \$0E (\$2E) | SPIF | WCOL | - | - | - | - | - | - | SPSR | | Read/Write | R | R | R | R | R | R | R | R | _ | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### · Bit 7 - SPIF: SPI Interrupt Flag When a serial transfer is complete, the SPIF bit is set (one) and an interrupt is generated if SPIE in SPCR is set (one) and global interrupts are enabled. If $\overline{SS}$ is an input and is driven low when the SPI is in master mode, this will also set the SPIF flag. SPIF is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, the SPIF bit is cleared by first reading the SPI status register when SPIF is set (one), then accessing the SPI Data Register (SPDR). ### · Bit 6 - WCOL: Write Collision Flag The WCOL bit is set if the SPI data register (SPDR) is written during a data transfer. The WCOL bit (and the SPIF bit) are cleared (zero) by first reading the SPI Status Register when WCOL is set (one), and then accessing the SPI Data Register. #### · Bit 5..0 - Res: Reserved bits These bits are reserved bits in the AT90S4414/8515 and will always read as zero. The SPI interface on the AT90S4414/8515 is also used for program memory and EEPROM downloading or uploading. See page 78 for serial programming and verification. ## **SPI Data Register - SPDR** The SPI Data Register is a read/write register used for data transfer between the register file and the SPI Shift register. Writing to the register initiates data transmission. Reading the register causes the Shift Register Receive buffer to be read. ## **UART** The AT90S4414/8515 features a full duplex (separate receive and transmit registers) Universal Asynchronous Receiver and Transmitter (UART). The main features are: - Baud rate generator that can generate a large number of baud rates (bps) - · High baud rates at low XTAL frequencies - · 8 or 9 bits data - · Noise filtering - · Overrun detection - · Framing Error detection - · False Start Bit detection - Three separate interrupts on TX Complete, TX Data Register Empty and RX Complete ## **Data Transmission** A block schematic of the UART transmitter is shown in Figure 38. Figure 38. UART Transmitter Data transmission is initiated by writing the data to be transmitted to the UART I/O Data Register, UDR. Data is transferred from UDR to the Transmit shift register when: - A new character has been written to UDR after the stop bit from the previous character has been shifted out. The shift register is loaded immediately. - A new character has been written to UDR before the stop bit from the previous character has been shifted out. The shift register is loaded when the stop bit of the character currently being transmitted has been shifted out. If the 10(11)-bit Transmitter shift register is empty, data is transferred from UDR to the shift register. At this time the UDRE (UART Data Register Empty) bit in the UART Status Register, USR, is set. When this bit is set (one), the UART is ready to receive the next character. At the same time as the data is transferred from UDR to the 10(11)-bit shift register, bit 0 of the shift register is cleared (start bit) and bit 9 or 10 is set (stop bit). If 9 bit data word is selected (the CHR9 bit in the UART Control Register, UCR is set), the TXB8 bit in UCR is transferred to bit 9 in the Transmit shift register. On the Baud Rate clock following the transfer operation to the shift register, the start bit is shifted out on the TXD pin. Then follows the data, LSB first. When the stop bit has been shifted out, the shift register is loaded if any new data has been written to the UDR during the transmission. During loading, UDRE is set. If there is no new data in the UDR register to send when the stop bit is shifted out, the UDRE flag will remain set until UDR is written again. When no new data has been written, and the stop bit has been present on TXD for one bit length, the TX Complete Flag, TXC, in USR is set. The TXEN bit in UCR enables the UART transmitter when set (one). When this bit is cleared (zero), the PD1 pin can be used for general I/O. When TXEN is set, the UART Transmitter will be connected to PD1, which is forced to be an output pin regardless of the setting of the DDD1 bit in DDRD. ## **Data Reception** Figure 39 shows a block diagram of the UART Receiver. Figure 39. UART Receiver The receiver front-end logic samples the signal on the RXD pin at a frequency 16 times the baud rate. While the line is idle, one single sample of logical zero will be interpreted as the falling edge of a start bit, and the start bit detection sequence is initiated. Let sample 1 denote the first zero-sample. Following the 1 to 0-transition, the receiver samples the RXD pin at samples 8, 9 and 10. If two or more of these three samples are found to be logical ones, the start bit is rejected as a noise spike and the receiver starts looking for the next 1 to 0-transition. If however, a valid start bit is detected, sampling of the data bits following the start bit is performed. These bits are also sampled at samples 8, 9 and 10. The logical value found in at least two of the three samples is taken as the bit value. All bits are shifted into the transmitter shift register as they are sampled. Sampling of an incoming character is shown in Figure 40. Figure 40. Sampling Received Data When the stop bit enters the receiver, the majority of the three samples must be one to accept the stop bit. If two or more samples are logical zeros, the Framing Error (FE) flag in the UART Status Register (USR) is set. Before reading the UDR register, the user should always check the FE bit to detect Framing Errors. Whether or not a valid stop bit is detected at the end of a character reception cycle, the data is transferred to UDR and the RXC flag in USR is set. UDR is in fact two physically separate registers, one for transmitted data and one for received data. When UDR is read, the Receive Data register is accessed, and when UDR is written, the Transmit Data register is accessed. If 9 bit data word is selected (the CHR9 bit in the UART Control Register, UCR is set), the RXB8 bit in UCR is loaded with bit 9 in the Transmit shift register when data is transferred to UDR. If, after having received a character, the UDR register has not been read since the last receive, the OverRun (OR) flag in UCR is set. This means that the last data byte shifted into to the shift register could not be transferred to UDR and has been lost. The OR bit is buffered, and is updated when the valid data byte in UDR is read. Thus, the user should always check the OR bit after reading the UDR register in order to detect any overruns if the baud rate is high or CPU load is high. When the RXEN bit in the UCR register is cleared (zero), the receiver is disabled. This means that the PD0 pin can be used as a general I/O pin. When RXEN is set, the UART Receiver will be connected to PD0, which is forced to be an input pin regardless of the setting of the DDD0 bit in DDRD. When PD0 is forced to input by the UART, the PORTD0 bit can still be used to control the pull-up resistor on the pin. When the CHR9 bit in the UCR register is set, transmitted and received characters are 9-bit long plus start and stop bits. The 9th data bit to be transmitted is the TXB8 bit in UCR register. This bit must be set to the wanted value before a transmission is initiated by writing to the UDR register. The 9th data bit received is the RXB8 bit in the UCR register. ## **UART Control** ## **UART I/O Data Register - UDR** The UDR register is actually two physically separate registers sharing the same I/O address. When writing to the register, the UART Transmit Data register is written. When reading from UDR, the UART Receive Data register is read. ## **UART Status Register - USR** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|-----|-----|------|----|----|---|---|---|-----| | \$0B (\$2B) | RXC | TXC | UDRE | FE | OR | - | • | - | USR | | Read/Write | R | R/W | R | R | R | R | R | R | • | | Initial value | О | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | The USR register is a read-only register providing information on the UART Status. ## • Bit 7 - RXC: UART Receive Complete This bit is set (one) when a received character is transferred from the Receiver Shift register to UDR. The bit is set regardless of any detected framing errors. When the RXCIE bit in UCR is set, the UART Receive Complete interrupt will be executed when RXC is set(one). RXC is cleared by reading UDR. When interrupt-driven data reception is used, the UART Receive Complete Interrupt routine must read UDR in order to clear RXC, otherwise a new interrupt will occur once the interrupt routine terminates. ## • Bit 6 - TXC: UART Transmit Complete This bit is set (one) when the entire character (including the stop bit) in the Transmit Shift register has been shifted out and no new data has been written to UDR. This flag is especially useful in half-duplex communications interfaces, where a transmitting application must enter receive mode and free the communications bus immediately after completing the transmission. When the TXCIE bit in UCR is set, setting of TXC causes the UART Transmit Complete interrupt to be executed. TXC is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, the TXC bit is cleared (zero) by writing a logical one to the bit. ## • Bit 5 - UDRE: UART Data Register Empty This bit is set (one) when a character written to UDR is transferred to the Transmit shift register. Setting of this bit indicates that the transmitter is ready to receive a new character for transmission. When the UDRIE bit in UCR is set, the UART Transmit Complete interrupt to be executed as long as UDRE is set. UDRE is cleared by writing UDR. When interrupt-driven data transmittal is used, the UART Data Register Empty Interrupt routine must write UDR in order to clear UDRE, otherwise a new interrupt will occur once the interrupt routine terminates. UDRE is set (one) during reset to indicate that the transmitter is ready. ## • Bit 4 - FE: Framing Error This bit is set if a Framing Error condition is detected, i.e. when the stop bit of an incoming character is zero. The FE bit is cleared when the stop bit of received data is one. ## • Bit 3 - OR: Overrun This bit is set if an Overrun condition is detected, i.e. when a character already present in the UDR register is not read before the next character has been shifted into the Receiver Shift register. The OR bit is buffered, which means that it will be set once the valid data still in UDRE is read. The OR bit is cleared (zero) when data is received and transferred to UDR. ## · Bits 2..0 - Res: Reserved bits These bits are reserved bits in the AT90S4414/8515 and will always read as zero. ## **UART Control Register - UCR** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|-------|-------|-------|-------------|------|------|------|------|-----| | \$0A (\$2A) | RXCIE | TXCIE | UDRIE | RXEN | TXEN | CHR9 | RXB8 | TXB8 | UCR | | Read/Write | R/W | R/W | R/W | R/ <b>W</b> | R/W | R/W | R | W | • | | Initial value | n | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | ### • Bit 7 - RXCIE: RX Complete Interrupt Enable When this bit is set (one), a setting of the RXC bit in USR will cause the Receive Complete interrupt routine to be executed provided that global interrupts are enabled. ## • Bit 6 - TXCIE: TX Complete Interrupt Enable When this bit is set (one), a setting of the TXC bit in USR will cause the Transmit Complete interrupt routine to be executed provided that global interrupts are enabled. ## • Bit 5 - UDRIE: UART Data Register Empty Interrupt Enable When this bit is set (one), a setting of the UDRE bit in USR will cause the UART Data Register Empty interrupt routine to be executed provided that global interrupts are enabled. ### • Bit 4 - RXEN: Receiver Enable This bit enables the UART receiver when set (one). When the receiver is disabled, the TXC, OR and FE status flags cannot become set. If these flags are set, turning off RXEN does not cause them to be cleared. #### . Bit 3 - TXEN: Transmitter Enable This bit enables the UART transmitter when set (one). When disabling the transmitter while transmitting a character, the transmitter is not disabled before the character in the shift register plus any following character in UDR has been completely transmitted. #### · Bit 2 - CHR9: 9-bit Characters When this bit is set (one) transmitted and received characters are 9 bit long plus start and stop bits. The 9th bit is read and written by using the RXB8 and TXB8 bits in UCR, respectively. The 9th data bit can be used as an extra stop bit or a parity bit. #### Bit 1 - RXB8: Receive Data Bit 8 When CHR9 is set (one), RXB8 is the 9th data bit of the received character. #### Bit 0 - TXB8: Transmit Data Bit 8 When CHR9 is set (one), TXB8 is the 9th data bit in the character to be transmitted. ### **BAUD Rate Generator** The baud rate generator is a frequency divider which generates baud-rates according to the following equation: $$BAUD = \frac{f_{CK}}{16(UBRR + 1)}$$ - · BAUD = Baud-Rate - fck= Crystal Clock frequency - UBRR= Contents of the UART Baud Rate register, UBRR (0-255) For standard crystal frequencies, the most commonly used baud rates can be generated by using the UBRR settings in Table 18. UBRR values which yield an actual baud rate differing less than 2% from the target baud rate, are bolded in the table. However, using baud rates that have more than 1% error is not recommended. High error ratings give less noise immunity. Table 18. UBRR Settings at Various Crystal Frequencies | Baud Rate | 1 | MHz | %Error | 1.8432 | MHz | %Error | 2 | 2 MHz | %Error | 2.4576 | MHz | %Error | |-----------|-------|-----|--------|--------|-----|--------|-------|-------|--------|--------|-----|--------| | 2400 | UBRR= | 25 | 0.2 | UBRR= | 47 | 0.0 | UBRR= | 51 | 0.2 | UBRR= | 63 | 0.0 | | 4800 | UBRR= | 12 | 0.2 | UBRR= | 23 | 0.0 | UBRR= | 25 | 0.2 | UBRR= | 31 | 0.0 | | 9600 | UBRR= | 6 | 7.5 | UBRR= | 11 | 0.0 | UBRR= | 12 | 0.2 | UBRR= | 15 | 0.0 | | 14400 | UBRR= | 3 | 7.8 | UBRR= | 7 | 0.0 | UBRR= | 8 | 3.7 | UBRR= | 10 | 3.1 | | 19200 | UBRR= | 2 | 7.8 | UBRR= | 5 | 0.0 | UBRR= | 6 | 7.5 | UBRR= | 7 | 0.0 | | 28800 | UBRR= | 1 | 7.8 | UBRR= | 3 | 0.0 | UBRR= | 3 | 7.8 | UBRR= | 4 | 6.3 | | 38400 | UBRR= | 1 | 22.9 | UBRR= | 2 | 0.0 | UBRR= | 2 | 7.8 | UBRR= | 3 | 0.0 | | 57600 | UBRR= | 0 | 7.8 | UBRR= | 1 | 0.0 | UBRR= | 1 | 7.8 | UBRR= | 2 | 12.5 | | 76800 | UBRR= | 0 | 22.9 | UBRR= | 1 | 33.3 | UBRR= | 1 | 22.9 | UBRR= | 1 | 0.0 | | 115200 | UBRR= | 0 | 84.3 | UBRR= | 0 | 0.0 | UBRR= | 0 | 7.8 | UBRR= | 0 | 25.0 | | Baud Rate | 3.2768 | MHz | %Error | 3.6864 | MHz | %Error | 4 | MHz | %Error | 4.608 | MHz | %Error | |-----------|--------|-----|--------|--------|-----|--------|-------|-----|--------|-------|-----|--------| | 2400 | UBRR= | 84 | 0.4 | UBRR= | 95 | 0.0 | UBRR= | 103 | 0.2 | UBRR= | 119 | 0.0 | | 4800 | UBRR= | 42 | 0.8 | UBRR= | 47 | 0.0 | UBRR= | 51 | 0.2 | UBRR= | 59 | 0.0 | | 9600 | UBRR= | 20 | 1.6 | UBRR= | 23 | 0.0 | UBRR= | 25 | 0.2 | UBRR= | 29 | 0.0 | | 14400 | UBRR= | 13 | 1.6 | UBRR= | 15 | 0.0 | UBRR= | 16 | 2.1 | UBRR= | 19 | 0.0 | | 19200 | UBRR= | 10 | 3.1 | UBRR= | 11 | 0.0 | UBRR= | 12 | 0.2 | UBRR= | 14 | 0.0 | | 28800 | UBRR= | 6 | 1.6 | UBRR= | 7 | 0.0 | UBRR= | 8 | 3.7 | UBRR= | 9 | 0.0 | | 38400 | UBRR= | 4 | 6.3 | UBRR= | 5 | 0.0 | UBRR= | 6 | 7.5 | UBRR= | 7 | 6.7 | | 57600 | UBRR= | 3 | 12.5 | UBRR= | 3 | 0.0 | UBRR= | 3 | 7.8 | UBRR= | 4 | 0.0 | | 76800 | UBRR= | 2 | 12.5 | UBRR= | 2 | 0.0 | UBRR= | 2 | 7.8 | UBRR= | 3 | 6.7 | | 115200 | UBRR= | 1 | 12.5 | UBRR= | 1 | 0.0 | UBRR= | 1 | 7.8 | UBRR= | 2 | 20.0 | | Baud Rate | 7.3728 | MHz | %Error | 8 | MHz | %Error | 9.216 | MHz | %Error | 11.059 | MHz | %Error | |-----------|--------|-----|--------|-------|-----|--------|-------|-----|--------|--------|-----|--------| | 2400 | UBRR= | 191 | 0.0 | UBRR= | 207 | 0.2 | UBRR= | 239 | 0.0 | UBRR= | 287 | - | | 4800 | UBRR= | 95 | 0.0 | UBRR= | 103 | 0.2 | UBRR= | 119 | 0.0 | UBRR= | 143 | 0.0 | | 9600 | UBRR= | 47 | 0.0 | UBRR= | 51 | 0.2 | UBRR= | 59 | 0.0 | UBRR= | 71 | 0.0 | | 14400 | UBRR= | 31 | 0.0 | UBRR= | 34 | 0.8 | UBRR= | 39 | 0.0 | UBRR= | 47 | 0.0 | | 19200 | UBRR= | 23 | 0.0 | UBRR= | 25 | 0.2 | UBRR= | 29 | 0.0 | UBRR= | 35 | 0.0 | | 28800 | UBRR= | 15 | 0.0 | UBRR= | 16 | 2.1 | UBRR= | 19 | 0.0 | UBRR= | 23 | 0.0 | | 38400 | UBRR= | 11 | 0.0 | UBRR= | 12 | 0.2 | UBRR= | 14 | 0.0 | UBRR= | 17 | 0.0 | | 57600 | UBRR= | 7 | 0.0 | UBRR= | 8 | 3.7 | UBRR= | 9 | 0.0 | UBRR= | 11 | 0.0 | | 76800 | UBRR= | 5 | 0.0 | UBRR= | 6 | 7.5 | UBRR= | 7 | 6.7 | UBRR= | 8 | 0.0 | | 115200 | UBRR= | 3 | 0.0 | UBRR= | 3 | 7.8 | UBRR= | 4 | 0.0 | UBRR= | 5 | 0.0 | # **UART BAUD Rate Register - UBRR** The UBRR register is an 8-bit read/write register which specifies the UART Baud Rate according to the equation on the previous page. # **Analog Comparator** The analog comparator compares the input values on the positive input PB2 (AIN0) and negative input PB3 (AIN1). When the voltage on the positive input PB2 (AIN0) is higher than the voltage on the negative input PB3 (AIN1), the Analog Comparator Output, ACO is set (one). The comparator's output can be set to trigger the Timer/Counter1 Input Capture function. In addition, the comparator can trigger a separate interrupt, exclusive to the Analog Comparator. The user can select Interrupt triggering on comparator output rise, fall or toggle. A block diagram of the comparator and its surrounding logic is shown in Figure 41. Figure 41. Analog Comparator Block Diagram ### **Analog Comparator Control And Status Register - ACSR** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|-----|---|-----|-----|------|------|-------|-------|------| | \$08 (\$28) | ACD | - | ACO | ACI | ACIE | ACIC | ACIS1 | ACIS0 | ACSR | | Read/Write | R/W | R | R | R/W | R/W | R/W | R/W | R/W | | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### • Bit 7 - ACD: Analog Comparator Disable When this bit is set(one), the power to the analog comparator is switched off. This bit can be set at any time to turn off the analog comparator. This will reduce power consumption in active and idle mode. When changing the ACD bit, the Analog Comparator Interrupt must be disabled by clearing the ACIE bit in ACSR. Otherwise an interrupt can occur when the bit is changed. #### · Bit 6 - Res: Reserved bit This bit is a reserved bit in the AT90S4414/8515 and will always read as zero. ## Bit 5 - ACO: Analog Comparator Output ACO is directly connected to the comparator output. ## • Bit 4 - ACI: Analog Comparator Interrupt Flag This bit is set (one) when a comparator output event triggers the interrupt mode defined by ACI1 and ACI0. The Analog Comparator Interrupt routine is executed if the ACIE bit is set (one) and the I-bit in SREG is set (one). ACI is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, ACI is cleared by writing a logic one to the flag. Observe however, that if another bit in this register is modified using the SBI or CBI instruction, ACI will be cleared if it has become set before the operation. #### • Bit 3 - ACIE: Analog Comparator Interrupt Enable When the ACIE bit is set (one) and the I-bit in the Status Register is set (one), the analog comparator interrupt is activated. When cleared (zero), the interrupt is disabled. ### • Bit 2 - ACIC: Analog Comparator Input Capture Enable When set (one), this bit enables the Input Capture function in Timer/Counter1 to be triggered by the analog comparator. The comparator output is in this case directly connected to the Input Capture front-end logic, making the comparator utilize the noise canceler and edge select features of the Timer/Counter1 Input Capture interrupt. When cleared (zero), no connection between the analog comparator and the Input Capture function is given. To make the comparator trigger the Timer/Counter1 Input Capture interrupt, the TICIE1 bit in the Timer Interrupt Mask Register (TIMSK) must be set (one). • Bits 1,0 - ACIS1, ACIS0: Analog Comparator Interrupt Mode Select These bits determine which comparator events that trigger the Analog Comparator interrupt. The different settings are shown in Table 19. Table 19. ACIS1/ACIS0 Settings | ACIS1 | ACIS0 | Interrupt Mode | |-------|-------|---------------------------------------------| | 0 | 0 | Comparator Interrupt on Output Toggle | | 0 | 1 | Reserved | | 1 | 0 | Comparator Interrupt on Falling Output Edge | | 1 | 1 | Comparator Interrupt on Rising Output Edge | Note: When changing the ACIS1/ACIS0 bits, The Analog Comparator Interrupt must be disabled by clearing its Interrupt Enable bit in the ACSR register. Otherwise an interrupt can occur when the bits are changed. ## Interface to External SRAM The interface to the SRAM consists of: - · Port A: Multiplexed low-order address bus and data bus - · Port C: High-order address bus - · The ALE-pin: Address latch enable - The RD and WR-pin: Read and write strobes. The external data SRAM is enabled by setting the SRE - External SRAM enable bit of the MCUCR - MCU control register, and will override the setting of the data direction register DDRA. When the SRE bit is cleared (zero), the external data SRAM is disabled, and the normal pin and data direction settings are used. When SRE is cleared (zero), the address space above the internal SRAM boundary is not mapped into the internal SRAM, as in AVR parts not having interface to the external SRAM. When ALE goes from high to low, there is a valid address on Port A. ALE is low during a data transfer. $\overline{RD}$ and $\overline{WR}$ are active when accessing the external SRAM only. When the external SRAM is enabled, the ALE signal may have short pulses when accessing the internal RAM, but the ALE signal is stable when accessing the external SRAM. Figure 42 sketches how to connect an external SRAM to the AVR using 8 latches which are transparent when G is high. Default, the external SRAM access is a three-cycle scheme as depicted in Figure 43. When one extra wait state is needed in the access cycle, set the SRW bit (one) in the MCUCR register. The resulting access scheme is shown in Figure 44. In both cases, note that PORTA is data bus in one cycle only. As soon as the data access finishes, PORTA becomes a low order address bus again. For details in the timing for the SRAM interface, please refer to Figure 68, Table 38, Table 39, Table 40, and Table 41 in section "Absolute Maximum Ratings\*" on page 81. Figure 42. External SRAM Connected to the AVR Figure 43. External Data SRAM Memory Cycles without Wait State Figure 44. External Data SRAM Memory Cycles with Wait State ## I/O-Ports All AVR ports have true Read-Modify-Write functionality when used as general digital I/O ports. This means that the direction of one port pin can be changed without unintentionally changing the direction of any other pin with the SBI and CBI instructions. The same applies for changing drive value (if configured as output) or enabling/disabling of pull-up resistors (if configured as input). ## Port A Port A is an 8-bit bi-directional I/O port. Three I/O memory address locations are allocated for the Port A, one each for the Data Register - PORTA, \$1B(\$3B), Data Direction Register - DDRA, \$1A(\$3A) and the Port A Input Pins - PINA, \$19(\$39). The Port A Input Pins address is read only, while the Data Register and the Data Direction Register are read/write. All port pins have individually selectable pull-up resistors. The Port A output buffers can sink 20 mA and thus drive LED displays directly. When pins PA0 to PA7 are used as inputs and are externally pulled low, they will source current if the internal pull-up resistors are activated. The Port A pins have alternate functions related to the optional external data SRAM. Port A can be configured to be the multiplexed low-order address/data bus during accesses to the external data memory. In this mode, Port A has internal pull-up resistors. When Port A is set to the alternate function by the SRE - External SRAM Enable - bit in the MCUCR - MCU Control Register, the alternate settings override the data direction register. ### Port A Data Register - PORTA | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|--------|--------|--------|--------|--------|--------|--------|--------|-------| | \$1B (\$3B) | PORTA7 | PORTA6 | PORTA5 | PORTA4 | PORTA3 | PORTA2 | PORTA1 | PORTA0 | PORTA | | Read/Write | R/W • | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ### Port A Data Direction Register - DDRA | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|------|------|------|------|------|------|------|------|------| | \$1A (\$3A) | DDA7 | DDA6 | DDA5 | DDA4 | DDA3 | DDA2 | DDA1 | DDA0 | DDRA | | Read/Write | R/W • | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Port A Input Pins Address - PINA | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|-------|-------|-------|-------|-------|-------|-------|-------|------| | \$19 (\$39) | PINA7 | PINA6 | PINA5 | PINA4 | PINA3 | PINA2 | PINA1 | PINA0 | PINA | | Read/Write | R | R | R | R | R | R | R | R | | | Initial value | Hi-Z | The Port A Input Pins address - PINA - is not a register, and this address enables access to the physical value on each Port A pin. When reading PORTA the Port A Data Latch is read, and when reading PINA, the logical values present on the pins are read. ## Port A as General Digital I/O All 8 pins in Port A have equal functionality when used as digital I/O pins. PAn, General I/O pin: The DDAn bit in the DDRA register selects the direction of this pin, if DDAn is set (one), PAn is configured as an output pin. If DDAn is cleared (zero), PAn is configured as an input pin. If PORTAn is set (one) when the pin configured as an input pin, the MOS pull up resistor is activated. To switch the pull up resistor off, the PORTAn has to be cleared (zero) or the pin has to be configured as an output pin. The Port A pins are tri-stated when a reset condition becomes active, even if the clock is not active Table 20. DDAn Effects on Port A Pins | DDAn | PORTAn | I/O | Pull up | Comment | |------|--------|--------|---------|---------------------------------------------| | 0 | 0 | Input | No | Tri-state (Hi-Z) | | 0 | 1 | Input | Yes | PAn will source current if ext. pulled low. | | 1 | 0 | Output | No | Push-Pull Zero Output | | 1 | 1 | Output | No | Push-Pull One Output | n: 7,6...0, pin number. ## **Port A Schematics** Note that all port pins are synchronized. The synchronization latch is however, not shown in the figure. Figure 45. Port A Schematic Diagrams (Pins PA0 - PA7) ## Port B Port B is an 8-bit bi-directional I/O port. Three I/O memory address locations are allocated for the Port B, one each for the Data Register - PORTB, \$18(\$38), Data Direction Register - DDRB, \$17(\$37) and the Port B Input Pins - PINB, \$16(\$36). The Port B Input Pins address is read only, while the Data Register and the Data Direction Register are read/write. All port pins have individually selectable pull-up resistors. The Port B output buffers can sink 20 mA and thus drive LED displays directly. When pins PB0 to PB7 are used as inputs and are externally pulled low, they will source current if the internal pull-up resistors are activated. The Port B pins with alternate functions are shown in the following table: Table 21. Port B Pins Alternate Functions | Port Pin | Alternate Functions | |----------|---------------------------------------------| | PB0 | T0 (Timer/Counter 0 external counter input) | | PB1 | T1 (Timer/Counter 1 external counter input) | | PB2 | AIN0 (Analog comparator positive input) | | PB3 | AIN1 (Analog comparator negative input) | | PB4 | SS (SPI Slave Select input) | | PB5 | MOSI (SPI Bus Master Output/Slave Input) | | PB6 | MISO (SPI Bus Master Input/Slave Output) | | PB7 | SCK (SPI Bus Serial Clock) | When the pins are used for the alternate function the DDRB and PORTB register has to be set according to the alternate function description. ## Port B Data Register - PORTB | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|--------|--------|--------|--------|--------|--------|--------|--------|-------| | \$18 (\$38) | PORTB7 | PORTB6 | PORTB5 | PORTB4 | PORTB3 | PORTB2 | PORTB1 | PORTB0 | PORTB | | Read/Write | R/W | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ## Port B Data Direction Register - DDRB | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|------|------|------|------|------|------|------|------|------| | \$17 (\$37) | DDB7 | DDB6 | DDB5 | DDB4 | DDB3 | DDB2 | DDB1 | DDB0 | DDRB | | Read/Write | R/W • | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ## Port B Input Pins Address - PINB | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|-------|-------|-------|-------|-------|-------|-------|-------|------| | \$16 (\$36) | PINB7 | PINB6 | PINB5 | PINB4 | PINB3 | PINB2 | PINB1 | PINB0 | PINB | | Read/Write | R | R | R | R | R | R | R | R | | | Initial value | Hi-Z | The Port B Input Pins address - PINB - is not a register, and this address enables access to the physical value on each Port B pin. When reading PORTB, the Port B Data Latch is read, and when reading PINB, the logical values present on the pins are read. ## PortB as General Digital I/O All 8 pins in port B have equal functionality when used as digital I/O pins. PBn, General I/O pin: The DDBn bit in the DDRB register selects the direction of this pin, if DDBn is set (one), PBn is configured as an output pin. If DDBn is cleared (zero), PBn is configured as an input pin. If PORTBn is set (one) when the pin configured as an input pin, the MOS pull up resistor is activated. To switch the pull up resistor off, the PORTBn has to be cleared (zero) or the pin has to be configured as an output pin. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not active. Table 22. DDBn Effects on Port B Pins | DDBn | PORTBn | I/O | Pull up Comment | | |------|--------|--------|-------------------------------------------------|----------------------| | 0 | 0 | Input | No Tri-state (Hi-Z) | | | 0 | 1 | Input | Yes PBn will source current if ext. pulled low. | | | 1 | 0 | Output | No Push-pull Zero Output | | | 1 | 1 | Output | No | Push-pull One Output | n: 7,6...0, pin number. ## **Alternate Functions of PortB** The alternate pin configuration is as follows: ## · SCK - Port B, Bit 7 SCK: Master clock output, slave clock input pin for SPI channel. When the SPI is enabled as a slave, this pin is configured as an input regardless of the setting of DDB7. When the SPI is enabled as a master, the data direction of this pin is controlled by DDB7. When the pin is forced to be an input, the pull-up can still be controlled by the PORTB7 bit. See the description of the SPI port for further details. ## . MISO - Port B, Bit 6 MISO: Master data input, slave data output pin for SPI channel. When the SPI is enabled as a master, this pin is configured as an input regardless of the setting of DDB6. When the SPI is enabled as a slave, the data direction of this pin is controlled by DDB6. When the pin is forced to be an input, the pull-up can still be controlled by the PORTB6 bit. See the description of the SPI port for further details. ### . MOSI - Port B, Bit 5 MOSI: SPI Master data output, slave data input for SPI channel. When the SPI is enabled as a slave, this pin is configured as an input regardless of the setting of DDB5. When the SPI is enabled as a master, the data direction of this pin is controlled by DDB5. When the pin is forced to be an input, the pull-up can still be controlled by the PORTB5 bit. See the description of the SPI port for further details. #### · SS - Port B, Bit 4 SS: Slave port select input. When the SPI is enabled as a slave, this pin is configured as an input regardless of the setting of DDB4. As a slave, the SPI is activated when this pin is driven low. When the SPI is enabled as a master, the data direction of this pin is controlled by DDB4. When the pin is forced to be an input, the pull-up can still be controlled by the PORTB4 bit. See the description of the SPI port for further details. ### • AIN1 - Port B, Bit 3 AIN1, Analog Comparator Negative Input. When configured as an input (DDB3 is cleared (zero)) and with the internal MOS pull up resistor switched off (PB3 is cleared (zero)), this pin also serves as the negative input of the on-chip analog comparator. ### . AIN0 - Port B, Bit 2 AIN0, Analog Comparator Positive Input. When configured as an input (DDB2 is cleared (zero)) and with the internal MOS pull up resistor switched off (PB2 is cleared (zero)), this pin also serves as the positive input of the on-chip analog comparator. ## • T1 - Port B, Bit 1 T1, Timer/Counter1 counter source. See the timer description for further details ## • T0 - Port B, Bit 0 T0: Timer/Counter0 counter source. See the timer description for further details. ## **Port B Schematics** Note that all port pins are synchronized. The synchronization latches are however, not shown in the figures. Figure 46. Port B Schematic Diagram (Pins PB0 and PB1) Figure 47. Port B Schematic Diagram (Pins PB2 and PB3) Figure 48. Port B Schematic Diagram (Pin PB4) Figure 49. Port B Schematic Diagram (Pin PB5) Figure 50. Port B Schematic Diagram (Pin PB6) Figure 51. Port B Schematic Diagram (Pin PB7) ## Port C Port C is an 8-bit bi-directional I/O port. Three I/O memory address locations are allocated for the Port C, one each for the Data Register - PORTC, \$15(\$35), Data Direction Register - DDRC, \$14(\$34) and the Port C Input Pins - PINC, \$13(\$33). The Port C Input Pins address is read only, while the Data Register and the Data Direction Register are read/write. All port pins have individually selectable pull-up resistors. The Port C output buffers can sink 20mA and thus drive LED displays directly. When pins PC0 to PC7 are used as inputs and are externally pulled low, they will source current if the internal pull-up resistors are activated. The Port C pins have alternate functions related to the optional external data SRAM. Port C can be configured to be the high-order address byte during accesses to external data memory. When Port C is set to the alternate function by the SRE - External SRAM Enable - bit in the MCUCR - MCU Control Register, the alternate settings override the data direction register. ## Port C Data Register - PORTC | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|--------|--------|--------|--------|--------|--------|--------|--------|-------| | \$15 (\$35) | PORTC7 | PORTC6 | PORTC5 | PORTC4 | PORTC3 | PORTC2 | PORTC1 | PORTC0 | PORTC | | Read/Write | R/W • | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ### Port C Data Direction Register - DDRC | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|------|------|------|------|------|------|------|------|------| | \$14 (\$34) | DDC7 | DDC6 | DDC5 | DDC4 | DDC3 | DDC2 | DDC1 | DDC0 | DDRC | | Read/Write | R/W • | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ## Port C Input Pins Address - PINC | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|-------|-------|-------|-------|-------|-------|-------|-------|------| | \$13 (\$33) | PINC7 | PINC6 | PINC5 | PINC4 | PINC3 | PINC2 | PINC1 | PINC0 | PINC | | Read/Write | R | R | R | R | R | R | R | R | • | | Initial value | Hi-Z | The Port C Input Pins address - PINC - is not a register, and this address enables access to the physical value on each Port C pin. When reading PORTC, the Port C Data Latch is read, and when reading PINC, the logical values present on the pins are read. ## PortC as General Digital I/O All 8 pins in Port C have equal functionality when used as digital I/O pins. PCn, General I/O pin: The DDCn bit in the DDRC register selects the direction of this pin, if DDCn is set (one), PCn is configured as an output pin. If DDCn is cleared (zero), PCn is configured as an input pin. If PORTCn is set (one) when the pin configured as an input pin, the MOS pull up resistor is activated. To switch the pull up resistor off, PORTCn has to be cleared (zero) or the pin has to be configured as an output pin. The Port C pins are tri-stated when a reset condition becomes active, even if the clock is not active. Table 23. DDCn Effects on Port C Pins | DDCn | PORTCn | I/O | Pull up Comment | | |------|--------|--------|-----------------|---------------------------------------------| | 0 | 0 | Input | No | Tri-state (Hi-Z) | | 0 | 1 | Input | Yes | PCn will source current if ext. pulled low. | | 1 | 0 | Output | No | Push-Pull Zero Output | | 1 | 1 | Output | No | Push-Pull One Output | ### **Port C Schematics** Note that all port pins are synchronized. The synchronization latch is however, not shown in the figure. Figure 52. Port C Schematic Diagram (Pins PC0 - PC7) ## Port D Port D is an 8 bit bi-directional I/O port with internal pull-up resistors. Three I/O memory address locations are allocated for the Port D, one each for the Data Register - PORTD, \$12(\$32), Data Direction Register - DDRD, \$11(\$31) and the Port D Input Pins - PIND, \$10(\$30). The Port D Input Pins address is read only, while the Data Register and the Data Direction Register are read/write. The Port D output buffers can sink 20 mA. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. Some Port D pins have alternate functions as shown in the following table: Table 24. Port D Pins Alternate Functions | Port Pin | Alternate Function | |----------|----------------------------------------------------| | PD0 | RXD (UART Input line) | | PD1 | TXD (UART Output line) | | PD2 | INT0 (External interrupt 0 input) | | PD3 | INT1 (External interrupt 1 input) | | PD5 | OC1A (Timer/Counter1 Output compareA match output) | | PD6 | WR (Write strobe to external memory) | | PD7 | RD (Read strobe to external memory) | When the pins are used for the alternate function the DDRD and PORTD register has to be set according to the alternate function description. ## Port D Data Register - PORTD | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|--------|--------|--------|--------|--------|--------|--------|--------|-------| | \$12 (\$32) | PORTD7 | PORTD6 | PORTD5 | PORTD4 | PORTD3 | PORTD2 | PORTD1 | PORTD0 | PORTD | | Read/Write | R/W 1 | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ### Port D Data Direction Register - DDRD | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|------|------|------|------|------|------|------|------|------| | \$11 (\$31) | DDD7 | DDD6 | DDD5 | DDD4 | DDD3 | DDD2 | DDD1 | DDD0 | DDRD | | Read/Write | R/W • | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ## Port D Input Pins Address - PIND | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|-------|-------|-------|-------|-------|-------|-------|-------|------| | \$10 (\$30) | PIND7 | PIND6 | PIND5 | PIND4 | PIND3 | PIND2 | PIND1 | PIND0 | PIND | | Read/Write | R | R | R | R | R | R | R | R | _ | | Initial value | Hi-Z | The Port D Input Pins address - PIND - is not a register, and this address enables access to the physical value on each Port D pin. When reading PORTD, the Port D Data Latch is read, and when reading PIND, the logical values present on the pins are read. ## PortD as General Digital I/O PDn, General I/O pin: The DDDn bit in the DDRD register selects the direction of this pin. If DDDn is set (one), PDn is configured as an output pin. If DDDn is cleared (zero), PDn is configured as an input pin. If PDn is set (one) when configured as an input pin the MOS pull up resistor is activated. To switch the pull up resistor off the PDn has to be cleared (zero) or the pin has to be configured as an output pin. The Port D pins are tri-stated when a reset condition becomes active, even if the clock is not active. Table 25. DDDn Bits on Port D Pins | DDDn | PORTDn | I/O | Pull up Comment | | |------|--------|--------|-------------------------------------------------|-----------------------| | 0 | 0 | Input | No | Tri-state (Hi-Z) | | 0 | 1 | Input | Yes PDn will source current if ext. pulled low. | | | 1 | 0 | Output | No | Push-pull Zero Output | | 1 | 1 | Output | No | Push-pull One Output | n: 7,6...0, pin number. ## **Alternate Functions Of Port D** • RD - Port D, Bit 7 RD is the external data memory read control strobe. See "Interface to External SRAM" on page 53 for detailed information. • WR - Port D, Bit 6 WR is the external data memory write control strobe. See "Interface to External SRAM" on page 53 for detailed information. . OC1A- Port D, Bit 5 OC1A, Output compare match output: The PD5 pin can serve as an external output when the Timer/Counter1 compare matches. The PD5 pin has to be configured as an output (DDD5 set (one)) to serve this function. See the Timer/Counter1 description for further details, and how to enable the output. The OC1A pin is also the output pin for the PWM mode timer function. ### • INT1 - Port D, Bit 3 INT1, External Interrupt source 1: The PD3 pin can serve as an external interrupt source to the MCU. See the interrupt description for further details, and how to enable the source. ### • INT0 - Port D, Bit 2 INTO, External Interrupt source 0: The PD2 pin can serve as an external interrupt source to the MCU. See the interrupt description for further details, and how to enable the source. #### • TXD - Port D, Bit 1 Transmit Data (Data output pin for the UART). When the UART transmitter is enabled, this pin is configured as an output regardless of the value of DDRD1. ## • RXD - Port D, Bit 0 Receive Data (Data input pin for the UART). When the UART receiver is enabled this pin is configured as an input regardless of the value of DDRD0. When the UART forces this pin to be an input, a logical one in PORTD0 will turn on the internal pull-up. #### **PortD Schematics** Note that all port pins are synchronized. The synchronization latches are however, not shown in the figures. Figure 53. Port D Schematic Diagram (Pin PD0) Figure 54. Port D Schematic Diagram (Pin PD1) Figure 55. Port D Schematic Diagram (Pins PD2 and PD3) Figure 56. Port D Schematic Diagram (Pin PD4) Figure 57. Port D Schematic Diagram (Pin PD5) Figure 58. Port D Schematic Diagram (Pin PD6) Figure 59. Port D Schematic Diagram (Pin PD7) # **Memory Programming** ## **Program and Data Memory Lock Bits** The AT90S4414/8515 MCU provides two Lock bits which can be left unprogrammed ('1') or can be programmed ('0') to obtain the additional features listed in Table 26. The Lock Bits can only be erased with the Chip Erase command. Table 26. Lock Bit Protection Modes | Mem | Memory Lock Bits | | Protection Type | | |------|------------------|-----|--------------------------------------------------------------|--| | Mode | LB1 | LB2 | | | | 1 | 1 | 1 | No memory lock features enabled. | | | 2 | 0 | 1 | Further programming of the Flash and EEPROM is disabled. (1) | | | 3 | 0 | 0 | Same as mode 2, and verify is also disabled. | | Note: 1. In Parallel mode, further programming of the Fuse bits are also disabled. Program the Fuse bits before programming the Lock bits. ## **Fuse Bits** The AT90S4414/8515 has two Fuse bits, SPIEN and FSTRT. - When the SPIEN Fuse is programmed ('0'), Serial Program and Data Downloading is enabled. Default value is programmed ("0"). - When the FSTRT Fuse is programmed ('0'), the short start-up time is selected. Default value is unprogrammed ("1"). Parts with this bit pre-programmed ('0') can be delivered on demand. The Fuse bits are not accessible in Serial Programming Mode. The status of the Fuse bits is not affected by Chip Erase. # **Signature Bytes** All Atmel microcontrollers have a three-byte signature code which identifies the device. This code can be read in both serial and parallel mode. The three bytes reside in a separate address space. For the AT90S8515<sup>(1)</sup> they are: - \$000: \$1E (indicates manufactured by Atmel) - 2. \$001: \$93 (indicates 8KB Flash memory) - \$002: \$01 (indicates AT90S8515 device when signature byte \$001 is \$93) For the AT90S4414<sup>(1)</sup> they are: - 1. \$000: \$1E (indicates manufactured by Atmel) - 2. \$001: \$92 (indicates 4KB Flash memory) - 3. \$002: \$01 (indicates AT90S4414 device when signature byte \$001 is \$92) Note: 1. When both Lock bits are programmed (Lock mode 3), the signature bytes can not be read in serial mode. Reading the signature bytes will return: \$00, \$01 and \$02. # Programming the Flash and EEPROM Atmel's AT90S4414/8515 offers 4K/8K bytes of In-System Reprogrammable Flash Program memory and 256/512 bytes of EEPROM Data memory. The AT90S4414/8515 is shipped with the on-chip Flash Program and EEPROM Data memory arrays in the erased state (i.e. contents = \$FF) and ready to be programmed. This device supports a High-voltage (12V) Parallel programming mode and a Low-voltage Serial programming mode. The +12V is used for programming enable only, and no current of significance is drawn by this pin. The serial programming mode provides a convenient way to download program and data into the AT90S4414/8515 inside the user's system. The Program and Data memory arrays on the AT90S4414/8515 are programmed byte-by-byte in either programming modes. For the EEPROM, an auto-erase cycle is provided within the self-timed write operation in the serial programming mode. During programming, the supply voltage must be in accordance with Table 27. Table 27. Supply Voltage During Programming | Part | Serial Programming | Parallel Programming | |-----------|--------------------|----------------------| | AT90S4414 | 2.7 - 6.0V | 4.5 - 5.5V | | AT90S8515 | 2.7 - 6.0V | 4.5 - 5.5V | ## **Parallel Programming** This section describes how to parallel program and verify Flash Program memory, EEPROM Data memory, Lock bits and Fuse bits in the AT90S4414/8515. ## **Signal Names** In this section, some pins of the AT90S4414/AT908515 are referenced by signal names describing their function during parallel programming. See Figure 60 and Table 28. Pins not described in Table 28 are referenced by pin names. The XA1/XA0 pins determine the action executed when the XTAL1 pin is given a positive pulse. The bit coding are shown in Table 29. When pulsing $\overline{WR}$ or $\overline{OE}$ , the command loaded determines the action executed. The Command is a byte where the different bits are assigned functions as shown in Table 30. Figure 60. Parallel Programming Table 28. Pin Name Mapping | Signal Name in Programming Mode | Pin Name | I/O | Function | |---------------------------------|----------|-----|-------------------------------------------------------------------| | RDY/BSY | PD1 | 0 | 0: Device is busy programming, 1: Device is ready for new command | | ŌĒ | PD2 | I | Output Enable (Active low) | | WR | PD3 | I | Write Pulse (Active low) | | BS | PD4 | I | Byte Select ("0" selects low byte, "1" selects high byte) | | XA0 | PD5 | I | XTAL Action Bit 0 | | XA1 | PD6 | I | XTAL Action Bit 1 | | DATA | PB7-0 | I/O | Bidirectional Databus (Output when $\overline{\text{OE}}$ is low) | ## Table 29. XA1 and XA0 Coding | XA1 | XA0 | Action when XTAL1 is Pulsed | | |-----|-----|--------------------------------------------------------------------------|--| | 0 | 0 | Load Flash or EEPROM Address (High or low address byte determined by BS) | | | 0 | 1 | Load Data (High or Low data byte for Flash determined by BS) | | | 1 | 0 | Load Command | | | 1 | 1 | No Action, Idle | | Table 30. Command Byte Bit Coding | Command Byte | Command Executed | | |--------------|-------------------------|--| | 1000 0000 | Chip Erase | | | 0100 0000 | Write Fuse Bits | | | 0010 0000 | Write Lock Bits | | | 0001 0000 | Write Flash | | | 0001 0001 | Write EEPROM | | | 0000 1000 | Read Signature Bytes | | | 0000 0100 | Read Lock and Fuse Bits | | | 0000 0010 | Read Flash | | | 0000 0011 | Read EEPROM | | ## **Enter Programming Mode** The following algorithm puts the device in parallel programming mode: - 1. Apply supply voltage according to Table 27, between V<sub>CC</sub> and GND. - 2. Set the RESET and BS pin to "0" and wait at least 100 ns. - 3. Apply 11.5 12.5V to RESET. Any activity on BS within 100 ns after +12V has been applied to RESET, will cause the device to fail entering programming mode. ## **Chip Erase** The Chip Erase command will erase the Flash and EEPROM memories, and the Lock bits. The Lock bits are not reset until the Flash and EEPROM have been completely erased. The Fuse bits are not changed. Chip Erase must be performed before the Flash or EEPROM is reprogrammed. Load Command "Chip Erase" - 1. Set XA1, XA0 to "10". This enables command loading. - 2. Set BS to "0". - 3. Set DATA to '1000 0000'. This is the command for Chip erase. - 4. Give XTAL1 a positive pulse. This loads the command. - 5. Give WR a t<sub>WLWH\_CE</sub> wide negative pulse to execute Chip Erase. See Table 31 for t<sub>WLWH\_CE</sub> value. Chip Erase does not generate any activity on the RDY/BSY pin. ## **Programming the Flash** A: Load Command "Write Flash" - 1. Set XA1, XA0 to '10'. This enables command loading. - 2. Set BS to '0' - 3. Set DATA to '0001 0000'. This is the command for Write Flash. - 4. Give XTAL1 a positive pulse. This loads the command. - B: Load Address High Byte - 1. Set XA1, XA0 to "00". This enables address loading. - 2. Set BS to "1". This selects high byte. - 3. Set DATA = Address high byte (\$00 \$07/\$0F) - 4. Give XTAL1 a positive pulse. This loads the address high byte. - C: Load Address Low Byte - 1. Set XA1, XA0 to "00". This enables address loading. - Set BS to "0". This selects low byte. - 3. Set DATA = Address low byte (\$00 \$FF) - 4. Give XTAL1 a positive pulse. This loads the address low byte. - D: Load Data Low Byte - 1. Set XA1, XA0 to "01". This enables data loading. - 2. Set DATA = Data low byte (\$00 \$FF) - 3. Give XTAL1 a positive pulse. This loads the data low byte. - E: Write Data Low Byte - 1. Set BS to "0". This selects low data. - 2. Give WR a negative pulse. This starts programming of the data byte. RDY/BSY goes low. - 3. Wait until RDY/BSY goes high to program the next byte. (See Figure 61 for signal waveforms.) F: Load Data High Byte - 1. Set XA1, XA0 to "01". This enables data loading. - 2. Set DATA = Data high byte (\$00 \$FF) - 3. Give XTAL1 a positive pulse. This loads the data high byte. - G: Write Data High Byte - 1. Set BS to "1". This selects high data. - 2. Give WR a negative pulse. This starts programming of the data byte. RDY/BSY goes low. 3. Wait until RDY/BSY goes high to program the next byte. (See Figure 62 for signal waveforms.) The loaded command and address are retained in the device during programming. For efficient programming, the following should be considered. - The command needs only be loaded once when writing or reading multiple memory locations. - Address high byte needs only be loaded before programming a new 256 word page in the Flash. - Skip writing the data value \$FF, that is the contents of the entire Flash and EEPROM after a Chip Erase. These considerations also applies to EEPROM programming, and Flash, EEPROM and Signature bytes reading. Figure 61. Programming the Flash Waveforms Figure 62. Programming the Flash Waveforms (continued) #### Reading the Flash The algorithm for reading the Flash memory is as follows (refer to Programming the Flash for details on Command and Address loading): - A: Load Command "0000 0010". - 2. B: Load Address High Byte (\$00 \$07/\$0F). - 3. C: Load Address Low Byte (\$00 \$FF). - 4. Set $\overline{\text{OE}}$ to "0", and BS to "0". The Flash word low byte can now be read at DATA. - 5. Set BS to "1". The Flash word high byte can now be read from DATA. - Set <del>OE</del> to "1". #### **Programming the EEPROM** The programming algorithm for the EEPROM data memory is as follows (refer to Programming the Flash for details on Command, Address and Data loading): - 1. A: Load Command "0001 0001". - 2. (AT90S8515 only) B: Load Address High Byte (\$00 \$01) - 3. C: Load Address Low Byte (\$00 \$FF). - 4. D: Load Data Low Byte (\$00 \$FF). - 5. E: Write Data Low Byte. #### Reading the EEPROM The algorithm for reading the EEPROM memory is as follows (refer to Programming the Flash for details on Command and Address loading): - 1. A: Load Command "0000 0011". - 2. (AT90S8515 only) B: Load Address High Byte (\$00 \$01) - 3. C: Load Address Low Byte (\$00 \$FF). - 4. Set $\overline{OE}$ to "0", and BS to "0". The EEPROM data byte can now be read at DATA. - 5. Set <del>OE</del> to "1". #### **Programming the Fuse Bits** The algorithm for programming the Fuse bits is as follows (refer to Programming the Flash for details on Command and Data loading): - A: Load Command "0100 0000". - 2. D: Load Data Low Byte. Bit n = '0' programs and bit n = "1" erases the Fuse bit. Bit 5 = SPIEN Fuse bit. Bit 0 = FSTRT Fuse bit. Bit 7-6,4-1 = "1". These bits are reserved and should be left unprogrammed ("1"). 3. Give WR a t<sub>WLWH\_PFB</sub> wide negative pulse to execute the programming, t<sub>WLWH\_PFB</sub> is found in Table 31. Programming the Fuse bits does not generate any activity on the RDY/BSY pin. #### **Programming the Lock Bits** The algorithm for programming the Lock bits is as follows (refer to Programming the Flash for details on Command and Data loading): - 1. A: Load Command "0010 0000". - 2. D: Load Data Low Byte. Bit n = '0' programs the Lock bit. Bit 2 = Lock Bit2 Bit 1 = Lock Bit1 Bit 7-3.0 = "1". These bits are reserved and should be left unprogrammed ("1"). 3. E: Write Data Low Byte. The Lock bits can only be cleared by executing Chip Erase. ### Reading the Fuse and Lock Bits The algorithm for reading the Fuse and Lock bits is as follows (refer to Programming the Flash for details on Command loading): - 1. A: Load Command "0000 0100". - 2. Set $\overline{OE}$ to "0", and BS to "1". The status of the Fuse and Lock bits can now be read at DATA ("0" means programmed). Bit 7 = Lock Bit1 Bit 6 = Lock Bit2 Bit 5 = SPIEN Fuse bit Bit 0 = FSTRT Fuse bit 3. Set OE to "1". Observe that BS needs to be set to "1". #### Reading the Signature Bytes The algorithm for reading the Signature bytes is as follows (refer to Programming the Flash for details on Command and Address loading): - 1. A: Load Command "0000 1000". - 2. C: Load Address Low Byte (\$00 \$02). Set $\overline{OE}$ to "0", and BS to "0". The selected Signature byte can now be read at DATA. 3. Set OE to "1". ## **Parallel Programming Characteristics** Figure 63. Parallel Programming Timing **Table 31.** Parallel Programming Characteristics $T_A = 25^{\circ}C \pm 10\%$ , $V_{CC} = 5V \pm 10\%$ | Symbol | Parameter | Min | Тур | Max | Units | |-----------------------|--------------------------------------------------|------|-----|------|-------| | V <sub>PP</sub> | Programming Enable Voltage | 11.5 | | 12.5 | V | | I <sub>PP</sub> | Programming Enable Current | | | 250 | μА | | t <sub>DVXH</sub> | Data and Control Setup before XTAL1 High | 67 | | | ns | | t <sub>XHXL</sub> | XTAL1 Pulse Width High | 67 | | | ns | | t <sub>XLDX</sub> | Data and Control Hold after XTAL1 Low | 67 | | | ns | | t <sub>XLWL</sub> | XTAL1 Low to WR Low | 67 | | | ns | | t <sub>BVWL</sub> | BS Valid to WR Low | 67 | | | ns | | t <sub>RHBX</sub> | BS Hold after RDY/BSY High | 67 | | | ns | | t <sub>WLWH</sub> | WR Pulse Width Low <sup>(1)</sup> | 67 | | | ns | | t <sub>WHRL</sub> | WR High to RDY/BSY Low <sup>(2)</sup> | | 20 | | ns | | t <sub>WLRH</sub> | WR Low to RDY/BSY High <sup>(2)</sup> | 0.5 | 0.7 | 0.9 | ms | | t <sub>XLOL</sub> | XTAL1 Low to OE Low | 67 | | | ns | | t <sub>OLDV</sub> | OE Low to DATA Valid | | 20 | | ns | | t <sub>OHDZ</sub> | OE High to DATA Tri-stated | | | 20 | ns | | t <sub>WLWH_CE</sub> | WR Pulse Width Low for Chip Erase | 5 | 10 | 15 | ms | | t <sub>WLWH_PFB</sub> | WR Pulse Width Low for Programming the Fuse Bits | 1.0 | 1.5 | 1.8 | ms | Notes: 1. Use t<sub>WLWH\_CE</sub> for Chip Erase and t<sub>WLWH\_PFB</sub> for Programming the Fuse Bits. 2. If t<sub>WLWH</sub> is held longer than t<sub>WLRH</sub>, no RDY/BSY pulse will be seen. ## Serial Downloading Both the Program and Data memory arrays can be programmed using the SPI bus while RESET is pulled to GND. The serial interface consists of pins SCK, MOSI (input) and MISO (output), see Figure 64. After RESET is set low, the Programming Enable instruction needs to be executed first before program/erase instructions can be executed. Figure 64. Serial Programming and Verify For the EEPROM, an auto-erase cycle is provided within the self-timed write instruction and there is no need to first execute the Chip Erase instruction. The Chip Erase instruction turns the content of every memory location in both the Program and EEPROM arrays into \$FF. The Program and EEPROM memory arrays have separate address spaces: \$0000 to \$07FF/\$0FFF (AT90S4414/8515) for Program memory and \$0000 to \$00FF/\$01FF (AT90S4414/8515) for EEPROM memory. Either an external clock is supplied at pin XTAL1 or a crystal needs to be connected across pins XTAL1 and XTAL2. The minimum low and high periods for the serial clock (SCK) input are defined as follows: Low: > 2 XTAL1 clock cycles High: > 2 XTAL1 clock cycles #### **Serial Programming Algorithm** When writing serial data to the AT90S4414/8515, data is clocked on the rising edge of SCK. When reading data from the AT90S4414/8515, data is clocked on the falling edge of SCK. See Figure 65, Figure 66 and Table 34 for timing details. To program and verify the AT90S4414/8515 in the serial programming mode, the following sequence is recommended (See four byte instruction formats in Table 33): - 1. Power-up sequence: - Apply power between $V_{CC}$ and GND while $\overline{RESET}$ and SCK are set to '0'. If a crystal is not connected across pins XTAL1 and XTAL2, apply a clock signal to the XTAL1 pin. In some systems, the programmer can not guarantee that SCK is held low during power-up. In this case, $\overline{RESET}$ must be given a positive pulse of at least two XTAL1 cycles duration after SCK has been set to '0'. - 2. Wait for at least 20 ms and enable serial programming by sending the Programming Enable serial instruction to the MOSI (PB5) pin. - 3. The serial programming instructions will not work if the communication is out of syncronization. When in sync, the second byte (\$53) will echo back when issuing the third byte of the Programming Enable instruction. Whether the echo is correct or not, all 4 bytes of the instruction must be transmitted. If the \$53 did not echo back, give SCK a positive pulse and issue a new Programming Enable instruction. If the \$53 is not seen within 32 attempts, there is no functional device connected. - 4. If a Chip Erase is performed (must be done to erase the Flash), wait $t_{WD\_ERASE}$ after the instruction, give $\overline{RESET}$ a positive pulse, and start over from Step 2. See Table 35 on page 80 for $t_{WD\_ERASE}$ value. - 5. The Flash or EEPROM array is programmed one byte at a time by supplying the address and data together with the appropriate Write instruction. An EEPROM memory location is first automatically erased before new data is written. Use Data Polling to detect when the next byte in the Flash or EEPROM can be written. If polling is not used, wait two persons before transmitting the next instruction. See Table 36 on page 80 for two persons value. In an erased device, no \$FFs in the data file(s) needs to be programmed. - 6. Any memory location can be verified by using the Read instruction which returns the content at the selected address at the serial output MISO (PB6) pin. - 7. At the end of the programming session, RESET can be set high to commence normal operation. - 8. Power-off sequence (if needed): Set XTAL1 to "0" (if a crystal is not used). Set RESET to "1". Turn V<sub>CC</sub> power off #### **Data Polling EEPROM** When a byte is being programmed into the EEPROM, reading the address location being programmed will give the value P1 until the auto-erase is finished, and then the value P2. See Table 32 for P1 and P2 values. At the time the device is ready for a new EEPROM byte, the programmed value will read correctly. This is used to determine when the next byte can be written. This will not work for the values P1 and P2, so when programming these values, the user will have to wait for at least the prescribed time $t_{WD\_PROG}$ before programming the next byte. See Table 35 for $t_{WD\_PROG}$ value. As a chip-erased device contains \$FF in all locations, programming of addresses that are meant to contain \$FF, can be skipped. This does not apply if the EEPROM is reprogrammed without first chip-erasing the device. **Table 32.** Read Back Value during EEPROM Polling | Part | P1 | P2 | |-----------|------|------| | AT90S4414 | \$80 | \$7F | | AT90S8515 | \$80 | \$7F | #### **Data Polling Flash** When a byte is being programmed into the Flash, reading the address location being programmed will give the value \$7F. At the time the device is ready for a new byte, the programmed value will read correctly. This is used to determine when the next byte can be written. This will not work for the value \$7F, so when programming this value, the user will have to wait for at least t<sub>WD\_PROG</sub> before programming the next byte. As a chip-erased device contains \$FF in all locations, programming of addresses that are meant to contain \$FF, can be skipped. Figure 65. Serial Programming Waveforms Table 33. Serial Programming Instruction Set | Instruction | Byte 1 | Byte 2 | Byte 3 | Byte4 | Operation | |------------------------|-------------------|--------------------|-------------------|-----------|-----------------------------------------------------------------------------------------------------| | Programming Enable | 1010 1100 | 0101 0011 | xxxx xxxx | xxxx xxxx | Enable Serial Programming while RESET is low. | | Chip Erase | 1010 1100 | 100x xxxx | xxxx xxxx | xxxx xxxx | Chip Erase Flash and EEPROM memory arrays. | | Read Program Memory | 0010 <b>H</b> 000 | xxxx aaaa | bbbb bbbb | 0000 0000 | Read <b>H</b> (high or low) data <b>o</b> from Program memory at word address <b>a</b> : <b>b</b> . | | Write Program Memory | 0100 <b>H</b> 000 | xxxx aaaa | bbbb bbbb | iiii iiii | Write <b>H</b> (high or low) data <b>i</b> to Program memory at word address <b>a</b> : <b>b</b> . | | Read EEPROM<br>Memory | 1010 0000 | xxxx xxxx | bbbb bbbb | 0000 0000 | Read data o from EEPROM memory at address a:b. | | Write EEPROM<br>Memory | 1100 0000 | <b>a</b> xxx xxxx | bbbb bbbb | 1111 1111 | Write data i to EEPROM memory at address a:b. | | Write Lock Bits | 1010 1100 | 111x x <b>21</b> x | xxxx xxxx | xxxx xxxx | Write Lock bits. Set bits 1,2='0' to program Lock bits. | | Read Signature Bytes | 0011 0000 | xxxx xxxx | xxxx xx <b>bb</b> | 0000 0000 | Read Signature Byte <b>o</b> at address <b>b</b> . <sup>(1)</sup> | Note: **a** = address high bits **b** = address low bits $\mathbf{H} = \mathbf{0}$ - Low byte, 1 - High Byte **o** = data out **i** = data in x = don't care 1 = Lock bit 1 I = LOCK DIL 2 = Lock bit 2 Note: 1. The signature bytes are not readable in Lock mode 3, i.e. both Lock bits programmed. ## **Serial Programming Characteristics** Figure 66. Serial Programming Timing **Table 34.** Serial Programming Characteristics, $T_A = -40^{\circ}\text{C}$ to $85^{\circ}\text{C}$ , $V_{CC} = 2.7 - 6.0 \text{V}$ (Unless otherwise noted) | Symbol | Parameter | Min | Тур | Max | Units | |---------------------|-----------------------------------------------------|---------------------|-----|-----|-------| | 1/t <sub>CLCL</sub> | Oscillator Frequency (V <sub>CC</sub> = 2.7 - 4.0V) | 0 | | 4 | MHz | | t <sub>CLCL</sub> | Oscillator Period (V <sub>CC</sub> = 2.7 - 4.0V) | 250 | | | ns | | 1/t <sub>CLCL</sub> | Oscillator Frequency (V <sub>CC</sub> = 4.0 - 6.0V) | 0 | | 8 | MHz | | t <sub>CLCL</sub> | Oscillator Period (V <sub>CC</sub> = 4.0 - 6.0V) | 125 | | | ns | | t <sub>SHSL</sub> | SCK Pulse Width High | 2 t <sub>CLCL</sub> | | | ns | | t <sub>SLSH</sub> | SCK Pulse Width Low | 2 t <sub>CLCL</sub> | | | ns | | t <sub>ovsh</sub> | MOSI Setup to SCK High | t <sub>CLCL</sub> | | | ns | | t <sub>SHOX</sub> | MOSI Hold after SCK High | 2 t <sub>CLCL</sub> | | | ns | | t <sub>SLIV</sub> | SCK Low to MISO Valid | 10 | 16 | 32 | ns | **Table 35.** Minimum Wait Delay after the Chip Erase Instruction | Symbol | 3.2V | 3.6V | 4.0V | 5.0V | |-----------------------|-------|-------|-------|------| | t <sub>WD_ERASE</sub> | 18 ms | 14 ms | 12 ms | 8 ms | Table 36. Minimum Wait Delay after Writing a Flash or EEPROM Location | Symbol | 3.2V | 3.6V | 4.0V | 5.0V | |----------------------|------|------|------|------| | t <sub>wD_PROG</sub> | 9 ms | 7 ms | 6 ms | 4 ms | ## **Electrical Characteristics** ## **Absolute Maximum Ratings\*** | <u> </u> | |-------------------------------------------------------------------------------------| | Operating Temperature55°C to +125°C | | Storage Temperature65°C to +150°C | | Voltage on any Pin except RESET with respect to Ground1.0V to V <sub>CC</sub> +0.5V | | Voltage on RESET with respect to Ground1.0V to +13.0V | | Maximum Operating Voltage 6.6V | | DC Current per I/O Pin 40.0 mA | | DC Current V <sub>CC</sub> and GND Pins200.0 mA | | | \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### DC Characteristics $T_A = -40$ °C to 85°C, $V_{CC} = 2.7$ V to 6.0V (unless otherwise noted) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------|------------|------------------------------------|--------| | V <sub>IL</sub> | Input Low Voltage | (Except XTAL1) | -0.5 | | 0.3 V <sub>CC</sub> <sup>(1)</sup> | V | | V <sub>IL1</sub> | Input Low Voltage | (XTAL1) | -0.5 | | 0.2 V <sub>CC</sub> <sup>(1)</sup> | V | | V <sub>IH</sub> | Input High Voltage | (Except XTAL1, RESET) | 0.6 V <sub>CC</sub> <sup>(2)</sup> | | V <sub>CC</sub> + 0.5 | ٧ | | V <sub>IH1</sub> | Input High Voltage | (XTAL1) | 0.8 V <sub>CC</sub> <sup>(2)</sup> | | V <sub>CC</sub> + 0.5 | ٧ | | V <sub>IH2</sub> | Input High Voltage | (RESET) | 0.9 V <sub>CC</sub> <sup>(2)</sup> | | V <sub>CC</sub> + 0.5 | V | | V <sub>OL</sub> | Output Low Voltage <sup>(3)</sup><br>(Ports A,B,C,D) | I <sub>OL</sub> = 20 mA, V <sub>CC</sub> = 5V<br>I <sub>OL</sub> = 10 mA, V <sub>CC</sub> = 3V | | | 0.6<br>0.5 | V<br>V | | V <sub>OH</sub> | Output High Voltage <sup>(4)</sup><br>(Ports A,B,C,D) | I <sub>OH</sub> = -3 mA, V <sub>CC</sub> = 5V<br>I <sub>OH</sub> = -1.5 mA, V <sub>CC</sub> = 3V | 4.2<br>2.3 | | | V<br>V | | I <sub>IL</sub> | Input Leakage<br>Current I/O pin | Vcc = 6V, pin low<br>(absolute value) | | | 8.0 | μΑ | | I <sub>IH</sub> | Input Leakage<br>Current I/O pin | Vcc = 6V, pin high (absolute value) | | | 980 | nA | | RRST | Reset Pull-Up Resistor | | 100 | | 500 | kΩ | | R <sub>I/O</sub> | I/O Pin Pull-Up Resistor | | 35 | | 120 | kΩ | | I <sub>CC</sub> | Davies Complete Company | Active Mode, V <sub>CC</sub> = 3V,<br>4MHz | | | 3.0 | mA | | | Power Supply Current | Idle Mode V <sub>CC</sub> = 3V,<br>4MHz | | | 1.2 | mA | | | D D MI-(5) | WDT enabled, V <sub>CC</sub> = 3V | | 9 | 15.0 | μА | | | Power Down Mode <sup>(5)</sup> | WDT disabled, V <sub>CC</sub> = 3V | | <1 | 2.0 | μА | | V <sub>ACIO</sub> | Analog Comparator<br>Input Offset Voltage | V <sub>CC</sub> = 5V | | | 40 | mV | | I <sub>ACLK</sub> | Analog Comparator<br>Input Leakage Current | $V_{CC} = 5V$ $V_{in} = V_{CC}/2$ | -50 | | 50 | nA | | t <sub>ACPD</sub> | Analog Comparator<br>Propagation Delay | V <sub>CC</sub> = 2.7V<br>V <sub>CC</sub> = 4.0V | | 750<br>500 | | ns | - Notes: 1. "Max" means the highest value where the pin is guaranteed to be read as low. - 2. "Min" means the lowest value where the pin is guaranteed to be read as high. - 3. Although each I/O port can sink more than the test conditions (20mA at Vcc = 5V, 10mA at Vcc = 3V) under steady state conditions (non-transient), the following must be observed: - 1) The sum of all IOL, for all ports, should not exceed 200 mA. - 2) The sum of all IOL, for ports B0-B7, D0-D7 and XTAL2, should not exceed 100 mA. - 3) The sum of all IOL, for ports A0-A7, ALE, OC1B and C0-C7 should not exceed 100 mA. - If IOL exceeds the test condition, VOL may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test condition. - 4. Although each I/O port can source more than the test conditions (3mA at Vcc = 5V, 1.5mA at Vcc = 3V) under steady state conditions (non-transient), the following must be observed: - 1) The sum of all IOH, for all ports, should not exceed 200 mA. - 2) The sum of all IOH, for ports B0-B7, D0-D7 and XTAL2, should not exceed 100 mA. - 3) The sum of all IOH, for ports A0-A7, ALE, OC1B and C0-C7 should not exceed 100 mA. - If IOH exceeds the test condition, VOH may exceed the related specification. Pins are not guaranteed to source current greater than the listed test condition. - Minimum V<sub>CC</sub> for Power Down is 2V. ### **External Clock Drive Waveforms** Figure 67. External Clock Table 37. External Clock Drive | | | V <sub>CC</sub> = 2.7 | V to 4.0V | / to 4.0V V <sub>CC</sub> = 4.0V | | | |---------------------|----------------------|-----------------------|-----------|----------------------------------|-----|-------| | Symbol | Parameter | Min | Max | Min | Max | Units | | 1/t <sub>CLCL</sub> | Oscillator Frequency | 0 | 4 | 0 | 8 | MHz | | t <sub>CLCL</sub> | Clock Period | 250 | | 125 | | ns | | t <sub>CHCX</sub> | High Time | 100 | | 50 | | ns | | t <sub>CLCX</sub> | Low Time | 100 | | 50 | | ns | | t <sub>CLCH</sub> | Rise Time | | 1.6 | | 0.5 | μs | | t <sub>CHCL</sub> | Fall Time | | 1.6 | | 0.5 | μs | Note: See "External Data Memory Timing" on page 84. for a description of how the duty cycle influences the timing for the External Data Memory Figure 68. External RAM Timing Note: Clock cycle T3 is only present when external SRAM waitstate is enabled T3 is only present when wait-state is enabled. ## **External Data Memory Timing** Table 38. External Data Memory Characteristics, 4.0 - 6.0 Volts, No Wait State | | | | 8 MHz Os | scillator | Variable C | <b>D</b> scillator | | |----|----------------------|--------------------------------------------------------|----------|-----------|-------------------------------------------|-------------------------------------------|------| | | Symbol | Parameter | Min | Max | Min | Max | Unit | | 0 | 1/t <sub>CLCL</sub> | Oscillator Frequency | | | 0.0 | 8.0 | MHz | | 1 | t <sub>LHLL</sub> | ALE Pulse Width | 32.5 | | 0.5t <sub>CLCL</sub> -30.0 <sup>(1)</sup> | | ns | | 2 | t <sub>AVLL</sub> | Address Valid A to ALE Low | 22.5 | | 0.5t <sub>CLCL</sub> -40.0 <sup>(1)</sup> | | ns | | За | t <sub>LLAX_ST</sub> | Address Hold After ALE Low,<br>ST/STD/STS Instructions | 67.5 | | 0.5t <sub>CLCL</sub> +5.0 <sup>(2)</sup> | | ns | | 3b | t <sub>LLAX_LD</sub> | Address Hold after ALE Low, LD/LDD/LDS Instructions | 15.0 | | 15.0 | | ns | | 4 | t <sub>AVLLC</sub> | Address Valid C to ALE Low | 22.5 | | 0.5t <sub>CLCL</sub> -40.0 <sup>(1)</sup> | | ns | | 5 | t <sub>AVRL</sub> | Address Valid to RD Low | 95.0 | | 1.0t <sub>CLCL</sub> -30.0 | | ns | | 6 | t <sub>AVWL</sub> | Address Valid to WR Low | 157.5 | | 1.5t <sub>CLCL</sub> -30.0 <sup>(1)</sup> | | ns | | 7 | t <sub>LLWL</sub> | ALE Low to WR Low | 105.0 | 145 | 1.0t <sub>CLCL</sub> -20.0 | 1.0t <sub>CLCL</sub> +20.0 | ns | | 8 | t <sub>LLRL</sub> | ALE Low to RD Low | 42.5 | 82.5 | 0.5t <sub>CLCL</sub> -20.0 <sup>(2)</sup> | 0.5t <sub>CLCL</sub> +20.0 <sup>(2)</sup> | ns | | 9 | t <sub>DVRH</sub> | Data Setup to RD High | 60.0 | | 60.0 | | ns | | 10 | t <sub>RLDV</sub> | Read Low to Data Valid | | 70.0 | | 1.0t <sub>CLCL</sub> -55.0 | ns | | 11 | t <sub>RHDX</sub> | Data Hold After RD High | 0.0 | | 0.0 | | ns | | 12 | t <sub>RLRH</sub> | RD Pulse Width | 105.0 | | 1.0t <sub>CLCL</sub> -20.0 | | ns | | 13 | t <sub>DVWL</sub> | Data Setup to WR Low | 27.5 | | 0.5t <sub>CLCL</sub> -35.0 <sup>(2)</sup> | | ns | | 14 | t <sub>whdx</sub> | Data Hold After WR High | 0.0 | | 0.0 | | ns | | 15 | t <sub>DVWH</sub> | Data Valid to WR High | 95.0 | | 1.0t <sub>CLCL</sub> -30.0 | | ns | | 16 | t <sub>wLWH</sub> | WR Pulse Width | 42.5 | | 0.5t <sub>CLCL</sub> -20.0 <sup>(1)</sup> | | ns | Table 39. External Data Memory Characteristics, 4.0 - 6.0 Volts, 1 Cycle Wait State | | | | 8 MHz Oscillator | | Variable ( | | | |----|---------------------|------------------------|------------------|-------|-------------------------------------------|----------------------------|------| | | Symbol | Parameter | Min | Max | Min | Max | Unit | | 0 | 1/t <sub>CLCL</sub> | Oscillator Frequency | | | 0.0 | 8.0 | MHz | | 10 | t <sub>RLDV</sub> | Read Low to Data Valid | | 195.0 | | 2.0t <sub>CLCL</sub> -55.0 | ns | | 12 | t <sub>RLRH</sub> | RD Pulse Width | 230.0 | | 2.0t <sub>CLCL</sub> -20.0 | | ns | | 15 | t <sub>DVWH</sub> | Data Valid to WR High | 220.0 | | 2.0t <sub>CLCL</sub> -30.0 | | ns | | 16 | t <sub>wLWH</sub> | WR Pulse Width | 167.5 | | 1.5t <sub>CLCL</sub> -20.0 <sup>(2)</sup> | | ns | Notes: 1. This assumes 50% clock duty cycle. The half period is actually the high time of the external clock, XTAL1. <sup>2.</sup> This assumes 50% clock duty cycle. The half period is actually the low time of the external clock, XTAL1. Table 40. External Data Memory Characteristics, 2.7 - 4.0 Volts, No Wait State | | | | 4 MHz ( | Oscillator | Variable | Oscillator | | |----|----------------------|--------------------------------------------------------|---------|------------|-------------------------------------------|-------------------------------------------|------| | | Symbol | Parameter | Min | Max | Min | Max | Unit | | 0 | 1/t <sub>CLCL</sub> | Oscillator Frequency | | | 0.0 | 4.0 | MHz | | 1 | t <sub>LHLL</sub> | ALE Pulse Width | 70.0 | | 0.5t <sub>CLCL</sub> -55.0 <sup>(1)</sup> | | ns | | 2 | t <sub>AVLL</sub> | Address Valid A to ALE Low | 60.0 | | 0.5t <sub>CLCL</sub> -65.0 <sup>(1)</sup> | | ns | | 3a | t <sub>LLAX_ST</sub> | Address Hold After ALE Low,<br>ST/STD/STS Instructions | 130.0 | | 0.5t <sub>CLCL</sub> +5.0 <sup>(2)</sup> | | ns | | 3b | t <sub>LLAX_LD</sub> | Address Hold after ALE Low, LD/LDD/LDS Instructions | 15.0 | | 15.0 | | ns | | 4 | t <sub>AVLLC</sub> | Address Valid C to ALE Low | 60.0 | | 0.5t <sub>CLCL</sub> -65.0 <sup>(1)</sup> | | ns | | 5 | t <sub>AVRL</sub> | Address Valid to RD Low | 200.0 | | 1.0t <sub>CLCL</sub> -50.0 | | ns | | 6 | t <sub>AVWL</sub> | Address Valid to WR Low | 325.0 | | 1.5t <sub>CLCL</sub> -50.0 <sup>(1)</sup> | | ns | | 7 | t <sub>LLWL</sub> | ALE Low to WR Low | 230.0 | 270.0 | 1.0t <sub>CLCL</sub> -20.0 | 1.0t <sub>CLCL</sub> +20.0 | ns | | 8 | t <sub>LLRL</sub> | ALE Low to RD Low | 105.0 | 145.0 | 0.5t <sub>CLCL</sub> -20.0 <sup>(2)</sup> | 0.5t <sub>CLCL</sub> +20.0 <sup>(2)</sup> | ns | | 9 | t <sub>DVRH</sub> | Data Setup to RD High | 95.0 | | 95.0 | | ns | | 10 | t <sub>RLDV</sub> | Read Low to Data Valid | | 170.0 | | 1.0t <sub>CLCL</sub> -80.0 | ns | | 11 | t <sub>RHDX</sub> | Data Hold After RD High | 0.0 | | 0.0 | | ns | | 12 | t <sub>RLRH</sub> | RD Pulse Width | 230.0 | | 1.0t <sub>CLCL</sub> -20.0 | | ns | | 13 | t <sub>DVWL</sub> | Data Setup to WR Low | 70.0 | | 0.5t <sub>CLCL</sub> -55.0 <sup>(1)</sup> | | ns | | 14 | t <sub>whdx</sub> | Data Hold After WR High | 0.0 | | 0.0 | | ns | | 15 | t <sub>DVWH</sub> | Data Valid to WR High | 210.0 | | 1.0t <sub>CLCL</sub> -40.0 | | ns | | 16 | t <sub>wLwH</sub> | WR Pulse Width | 105.0 | | 0.5t <sub>CLCL</sub> -20.0 <sup>(2)</sup> | | ns | Table 41. External Data Memory Characteristics, 2.7 - 4.0 Volts, 1 Cycle Wait State | | | | 4 MHz O | scillator | Variable ( | | | |----|---------------------|------------------------|---------|-----------|-------------------------------------------|----------------------------|------| | | Symbol | Parameter | Min | Max | Min | Max | Unit | | 0 | 1/t <sub>CLCL</sub> | Oscillator Frequency | | | 0.0 | 4.0 | MHz | | 10 | t <sub>RLDV</sub> | Read Low to Data Valid | | 420.00 | | 2.0t <sub>CLCL</sub> -80.0 | ns | | 12 | t <sub>RLRH</sub> | RD Pulse Width | 480.0 | | 2.0t <sub>CLCL</sub> -20.0 | | ns | | 15 | t <sub>DVWH</sub> | Data Valid to WR High | 460.0 | | 2.0t <sub>CLCL</sub> -40.0 | | ns | | 16 | t <sub>wLwH</sub> | WR Pulse Width | 355.0 | | 1.5t <sub>CLCL</sub> -20.0 <sup>(2)</sup> | | ns | Notes: 1. This assumes 50% clock duty cycle. The half period is actually the high time of the external clock, XTAL1. <sup>2.</sup> This assumes 50% clock duty cycle. The half period is actually the low time of the external clock, XTAL1. ## **Typical Characteristics** The following charts show typical behavior. These data are characterized, but not tested. All current consumption measurements are performed with all I/O pins configured as inputs and with internal pull-ups enabled. ICP pulled high externally. A sine wave generator with rail to rail output is used as clock source. The power consumption in power-down mode is independent of clock selection. The current consumption is a function of several factors such as: operating voltage, operating frequency, loading of I/O pins, switching rate of I/O pins, code executed and ambient temperature. The dominating factors are operating voltage and frequency. The current drawn from capacitive loaded pins may be estimated (for one pin) as $C_L^*V_{CC}^*f$ where $C_L$ = load capacitance, $V_{CC}$ = operating voltage and f = average switching frequency of I/O pin. The parts are characterized at frequencies higher than test limits. Parts are not guaranteed to function properly at frequencies higher than the ordering code indicates. The difference between current consumption in Power Down mode with Watchdog timer enabled and Power Down mode with Watchdog timer disabled represents the differential current drawn by the watchdog timer Figure 69. Active Supply Current vs. Frequency Figure 70. Active Supply Current vs. V<sub>CC</sub> Figure 71. Idle Supply Current vs. Frequency Figure 72. Idle Supply current vs. $V_{\text{CC}}$ Figure 73. Power Down Supply Current vs. $V_{\rm CC}$ Figure 74. Power Down Supply Current vs. $V_{\rm CC}$ Figure 75. Analog Comparator Current vs. $V_{\rm CC}$ Analog comparator offset voltage is measured as absolute offset Figure 76. Analog Comparator Offest Voltage vs. Common Mode Voltage Figure 77. Analog Comparator Offset Voltage vs. Common Mode Voltage Figure 78. Analog Comparator Input Leakage Current Figure 79. Watchdog Oscillator Frequency vs. V<sub>CC</sub> ## WATCHDOG OSCILLATOR FREQUENCY vs. V<sub>cc</sub> Sink and source capabilities of I/O ports are measured on one pin at a time. Figure 80. Pull-up Resistor Current vs. Input Voltage Figure 81. Pull-up Resistor Current vs. Input Voltage Figure 82. I/O Pin Sink Current vs. Output Voltage Figure 83. I/O Pin Source Current vs. Output Voltage Figure 84. I/O Pin Source Curent vs. Output Voltage Figure 85. I/O Pin Input Threshold Voltage vs. $V_{\rm CC}$ Figure 86. I/O Pin Input Hysteresis vs. $V_{\rm CC}$ Figure 87. I/O Pin Sink Current vs. Output Voltage ## **Register Summary** | | l | | | | | | | | | _ | |----------------------------|--------------------|---------------|----------------------|----------------------------------------|-----------------------------------------|----------|----------|---------|---------|----------| | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | | \$3F (\$5F) | SREG | 0045 | T | H | S | V | N | Z | C | 18 | | \$3E (\$5E) | SPH | SP15 | SP14 | SP13 | SP12 | SP11 | SP10 | SP9 | SP8 | 19 | | \$3D (\$5D) | SPL | SP7 | SP6 | SP5 | SP4 | SP3 | SP2 | SP1 | SP0 | 19 | | \$3C (\$5C) | Reserved | INIT4 | INT0 | T . | _ | | - | - | 1 | | | \$3B (\$5B) | GIMSK<br>GIFR | INT1<br>INTF1 | INTF0 | <del>-</del> | - | - | - | - | ¥ | 24 | | \$3A (\$5A)<br>\$39 (\$59) | TIMSK | TOIE1 | OCIE1A | OCIE1B | | TICIE1 | | TOIE0 | | 24<br>25 | | \$38 (\$58) | TIFR | TOV1 | OCF1A | OCF1B | | ICF1 | - | TOV0 | | 25 | | \$37 (\$57) | Reserved | 1001 | I COLIA | T OCI ID | I | 101 1 | l | 1000 | I | | | \$36 (\$56) | Reserved | | | | | | | | | | | \$35 (\$55) | MCUCR | SRE | SRW | SE | SM | ISC11 | ISC10 | ISC01 | ISC00 | 27 | | \$34 (\$54) | Reserved | One | J GHW | J GE | ) Sivi | 10011 | 10010 | 10001 | 1 10000 | | | \$33 (\$53) | TCCR0 | | | T - | I - | | CS02 | CS01 | CS00 | 30 | | \$32 (\$52) | TCNT0 | Timer/Cour | nter0 (8 Bit) | · <b>k</b> | 1 | <b>K</b> | 0002 | 0001 | 0000 | 31 | | | Reserved | 111110111000 | noro (o Bily | | | | | | | | | \$2F (\$4F) | TCCR1A | COM1A1 | COM1A0 | COM1B1 | COM1B0 | | | PWM11 | PWM10 | 32 | | \$2E (\$4E) | TCCR1B | ICNC1 | ICES1 | | - 3311123 | CTC1 | CS12 | CS11 | CS10 | 33 | | \$2D (\$4D) | TCNT1H | + | | Register High | Byte | | | | | 34 | | \$2C (\$4C) | TCNT1L | | | Register Low E | | | | | | 34 | | \$2B (\$4B) | OCR1AH | | | Compare Regis | | ! | | | | 35 | | \$2A (\$4A) | OCR1AL | | | Compare Regis | | | | | | 35 | | \$29 (\$49) | OCR1BH | | | Compare Regis | | | | | | 35 | | \$28 (\$48) | OCR1BL | | | Compare Regis | | | | | | 35 | | | Reserved | | | | , | | | | | | | \$25 (\$45) | ICR1H | Timer/Cour | nter1 - Input Ca | apture Register | High Byte | | | | | 36 | | \$24 (\$44) | ICR1L | | | apture Register | | | | | | 36 | | | Reserved | | | | | | | | | | | \$21 (\$41) | WDTCR | <del>-</del> | - | - | WDTOE | WDE | WDP2 | WDP1 | WDP0 | 38 | | \$20 (\$40) | Reserved | | | | | | | | | | | \$1F (\$3F) | EEARH <sup>1</sup> | - | - | - | - | - | - | - | EEAR8 | 39 | | \$1E (\$3E) | EEARL | EEPROM A | Address Regist | ter Low Byte | | | | | | 39 | | \$1D (\$3D) | EEDR | EEPROM [ | Data Register | | | | | | | 40 | | \$1C (\$3C) | EECR | - | - | - | - | | EEMWE | EEWE | EERE | 40 | | \$1B (\$3B) | PORTA | PORTA7 | PORTA6 | PORTA5 | PORTA4 | PORTA3 | PORTA2 | PORTA1 | PORTA0 | 55 | | \$1A (\$3A) | DDRA | DDA7 | DDA6 | DDA5 | DDA4 | DDA3 | DDA2 | DDA1 | DDA0 | 55 | | \$19 (\$39) | PINA | PINA7 | PINA6 | PINA5 | PINA4 | PINA3 | PINA2 | PINA1 | PINA0 | 55 | | \$18 (\$38) | PORTB | PORTB7 | PORTB6 | PORTB5 | PORTB4 | PORTB3 | PORTB2 | PORTB1 | PORTB0 | 57 | | \$17 (\$37) | DDRB | DDB7 | DDB6 | DDB5 | DDB4 | DDB3 | DDB2 | DDB1 | DDB0 | 57 | | \$16 (\$36) | PINB | PINB7 | PINB6 | PINB5 | PINB4 | PINB3 | PINB2 | PINB1 | PINB0 | 57 | | \$15 (\$35) | PORTC | PORTC7 | PORTC6 | PORTC5 | PORTC4 | PORTC3 | PORTC2 | PORTC1 | PORTC0 | 62 | | \$14 (\$34) | DDRC | DDC7 | DDC6 | DDC5 | DDC4 | DDC3 | DDC2 | DDC1 | DDC0 | 62 | | \$13 (\$33) | PINC | PINC7 | PINC6 | PINC5 | PINC4 | PINC3 | PINC2 | PINC1 | PINC0 | 62 | | \$12 (\$32) | PORTD | PORTD7 | PORTD6 | PORTD5 | PORTD4 | PORTD3 | PORTD2 | PORTD1 | PORTD0 | 64 | | \$11 (\$31) | DDRD | DDD7 | DDD6 | DDD5 | DDD4 | DDD3 | DDD2 | DDD1 | DDD0 | 64 | | \$10 (\$30) | PIND | PIND7 | PIND6 | PIND5 | PIND4 | PIND3 | PIND2 | PIND1 | PIND0 | 64 | | \$0F (\$2F) | SPDR | SPI Data R | | E0000000000000000000000000000000000000 | 100000000000000000000000000000000000000 | | | | | 45 | | \$0E (\$2E) | SPSR | SPIF | WCOL | DODD | Meto | CPO | CDUA | edd1 | - CDDA | 45 | | \$0D (\$2D)<br>\$0C (\$2C) | SPCR | SPIE | SPE<br>Seta Bagistar | DORD | MSTR | CPOL | CPHA | SPR1 | SPR0 | 44 | | \$0C (\$2C)<br>\$0B (\$2B) | UDR | RXC | Data Register TXC | UDRE | FE | l op | _ | | - | 48<br>49 | | | | RXCIE | TXCIE | | | OR | | DVDo | | 49<br>49 | | \$0A (\$2A) | UCR<br>UBRR | | | UDRIE | RXEN | TXEN | CHR9 | RXB8 | TXB8 | | | ውስር / ውሳሳ | UDNK | | d Rate Registe | ACO | ACI | ACIE | ACIC | ACIS1 | ACIS0 | 51<br>52 | | \$09 (\$29) | I ACED | | | | | | i Atalla | . ALISI | | | | \$09 (\$29)<br>\$08 (\$28) | ACSR<br>Reserved | ACD | - | 1 ACC | 1 401 | I AOIL | 7,010 | 1 700 | 710100 | | - Notes: 1. EEARH only present for AT90S8515 - 2. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written. - 3. Some of the status flags are cleared by writing a logical one to them. Note that the CBI and SBI instructions will operate on all bits in the I/O register, writing a one back into any flag read as set, thus clearing the flag. The CBI and SBI instructions work with registers \$00 to \$1F only. # **Instruction Set Summary** | Mnemonics | Operands | Description | Operation | Flags | #Clocks | |---------------|-----------------|----------------------------------------|-------------------------------------------------------|------------|---------| | ARITHMETIC AN | D LOGIC INSTRUC | CTIONS | <u> </u> | | | | ADD | Rd, Rr | Add two Registers | Rd ← Rd + Rr | Z,C,N,V,H | 1 | | ADC | Rd, Rr | Add with Carry two Registers | $Rd \leftarrow Rd + Rr + C$ | Z,C,N,V,H | 1 | | ADIW | Rdl,K | Add Immediate to Word | Rdh:Rdl ← Rdh:Rdl + K | Z,C,N,V,S | 2 | | SUB | Rd, Rr | Subtract two Registers | Rd ← Rd - Rr | Z,C,N,V,H | 1 | | SUBI | Rd, K | Subtract Constant from Register | Rd ← Rd - K | Z,C,N,V,H | 1 | | SBC | Rd, Rr | Subtract with Carry two Registers | Rd ← Rd - Rr - C | Z,C,N,V,H | 1 | | SBCI | Rd, K | Subtract with Carry Constant from Reg. | Rd ← Rd - K - C | Z,C,N,V,H | 1 | | SBIW | Rdl,K | Subtract Immediate from Word | Rdh:Rdl ← Rdh:Rdl - K | Z,C,N,V,S | 2 | | AND | Rd, Rr | Logical AND Registers | Rd ← Rd • Rr | Z,N,V | 1 | | ANDI | Rd, K | Logical AND Register and Constant | $Rd \leftarrow Rd \bullet K$ | Z,N,V | 1 | | OR | Rd, Rr | Logical OR Registers | Rd ← Rd v Rr | Z,N,V | 1 | | ORI | Rd, K | Logical OR Register and Constant | $Rd \leftarrow Rd v K$ | Z,N,V | 1 | | EOR | Rd, Rr | Exclusive OR Registers | Rd ← Rd ⊕ Rr | Z,N,V | 1 | | COM | Rd | One's Complement | Rd ← \$FF – Rd | Z,C,N,V | 1 | | NEG | Rd | Two's Complement | Rd ← \$00 – Rd | Z,C,N,V,H | 1 | | SBR | Rd,K | Set Bit(s) in Register | $Rd \leftarrow Rd \vee K$ | Z,N,V | 1 | | CBR | Rd,K | Clear Bit(s) in Register | Rd ← Rd • (\$FF - K) | Z,N,V | 1 | | INC | Rd | Increment | Rd ← Rd + 1 | Z,N,V | 1 | | DEC | Rd | Decrement | Rd ← Rd – 1 | Z,N,V | 1 | | TST | Rd | Test for Zero or Minus | Rd ← Rd • Rd | Z,N,V | 1 | | CLR | Rd | Clear Register | $Rd \leftarrow Rd \oplus Rd$ | Z,N,V | 1 | | SER | Rd | Set Register | Rd ← \$FF | None | 1 | | BRANCH INSTRU | JCTIONS | | · | • | | | RJMP | k | Relative Jump | PC ← PC + k + 1 | None | 2 | | IJMP | | Indirect Jump to (Z) | PC ← Z | None | 2 | | RCALL | k | Relative Subroutine Call | PC ← PC + k + 1 | None | 3 | | ICALL | | Indirect Call to (Z) | PC ← Z | None | 3 | | RET | | Subroutine Return | PC ← STACK | None | 4 | | RETI | | Interrupt Return | PC ← STACK | 1 | 4 | | CPSE | Rd,Rr | Compare, Skip if Equal | if (Rd = Rr) PC ← PC + 2 or 3 | None | 1/2/3 | | CP | Rd,Rr | Compare | Rd – Rr | Z, N,V,C,H | 1 | | CPC | Rd,Rr | Compare with Carry | Rd – Rr – C | Z, N,V,C,H | 1 | | CPI | Rd,K | Compare Register with Immediate | Rd – K | Z, N,V,C,H | 1 | | SBRC | Rr, b | Skip if Bit in Register Cleared | if (Rr(b)=0) PC ← PC + 2 or 3 | None | 1/2/3 | | SBRS | Rr, b | Skip if Bit in Register is Set | if $(Rr(b)=1) PC \leftarrow PC + 2 \text{ or } 3$ | None | 1/2/3 | | SBIC | P, b | Skip if Bit in I/O Register Cleared | if (P(b)=0) PC ← PC + 2 or 3 | None | 1/2/3 | | SBIS | P, b | Skip if Bit in I/O Register is Set | if (P(b)=1) PC ← PC + 2 or 3 | None | 1/2/3 | | BRBS | s, k | Branch if Status Flag Set | if (SREG(s) = 1) then PC←PC+k + 1 | None | 1/2 | | BRBC | s, k | Branch if Status Flag Cleared | if $(SREG(s) = 0)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BREQ | k | Branch if Equal | if $(Z = 1)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRNE | k | Branch if Not Equal | if $(Z = 0)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRCS | k | Branch if Carry Set | if (C = 1) then PC $\leftarrow$ PC + k + 1 | None | 1/2 | | BRCC | k | Branch if Carry Cleared | if $(C = 0)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRSH | k | Branch if Same or Higher | if $(C = 0)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRLO | k | Branch if Lower | if (C = 1) then PC $\leftarrow$ PC + k + 1 | None | 1/2 | | BRMI | k | Branch if Minus | if (N = 1) then PC ← PC + k + 1 | None | 1/2 | | BRPL | k | Branch if Plus | if (N = 0) then PC ← PC + k + 1 | None | 1/2 | | BRGE | k | Branch if Greater or Equal, Signed | if $(N \oplus V = 0)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRLT | k | Branch if Less Than Zero, Signed | if (N ⊕ V= 1) then PC ← PC + k + 1 | None | 1/2 | | BRHS | k | Branch if Half Carry Flag Set | if (H = 1) then PC ← PC + k + 1 | None | 1/2 | | BRHC | k | Branch if Half Carry Flag Cleared | if (H = 0) then PC ← PC + k + 1 | None | 1/2 | | BRTS | k | Branch if T Flag Set | if (T = 1) then PC ← PC + k + 1 | None | 1/2 | | BRTC | k | Branch if T Flag Cleared | if $(T = 0)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRVS | k | Branch if Overflow Flag is Set | if (V = 1) then PC ← PC + k + 1 | None | 1/2 | | | | <u>.</u> | if (V = 0) then PC ← PC + k + 1 | None | 1/2 | | BRVC | l k | Branch if Overflow Flag is Cleared | | | | | BRVC<br>BRIE | k | Branch if Interrupt Enabled | if $(I = 1)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | ## **Instruction Set Summary (Continued)** | | | | | i | <b>"</b> 21 1 | |-----------|-----------------------|-------------------------------------------|-------------------------------------------------------------------|--------------|---------------| | Mnemonics | Operands | Description | Operation | Flags | #Clocks | | | RINSTRUCTIONS | | I | T | | | MOV | Rd, Rr | Move Between Registers | Rd ← Rr | None | 1 | | LDI | Rd, K | Load Immediate | Rd ← K | None | 1 | | LD | Rd, X | Load Indirect | $Rd \leftarrow (X)$ | None | 2 | | LD<br>LD | Rd, X+<br>Rd, - X | Load Indirect and Post-Inc. | $Rd \leftarrow (X), X \leftarrow X + 1$ | None | 2 | | LD | Rd, - X | Load Indirect and Pre-Dec. Load Indirect | $X \leftarrow X - 1$ , $Rd \leftarrow (X)$<br>$Rd \leftarrow (Y)$ | None<br>None | 2 | | LD | Rd, Y+ | Load Indirect Load Indirect and Post-Inc. | $Rd \leftarrow (Y)$ $Rd \leftarrow (Y), Y \leftarrow Y + 1$ | None | 2 | | LD | Rd Y | Load Indirect and Pre-Dec. | $Y \leftarrow Y - 1$ , $Rd \leftarrow (Y)$ | None | 2 | | LDD | Rd,Y+q | Load Indirect with Displacement | $Rd \leftarrow (Y + q)$ | None | 2 | | LD | Rd, Z | Load Indirect | $Rd \leftarrow (7 + q)$ | None | 2 | | LD | Rd, Z+ | Load Indirect and Post-Inc. | $Rd \leftarrow (Z), Z \leftarrow Z+1$ | None | 2 | | LD | Rd, -Z | Load Indirect and Pre-Dec. | $Z \leftarrow Z - 1$ , $Rd \leftarrow (Z)$ | None | 2 | | LDD | Rd, Z+q | Load Indirect with Displacement | $Rd \leftarrow (Z + q)$ | None | 2 | | LDS | Rd, k | Load Direct from SRAM | Rd ← (k) | None | 2 | | ST | X, Rr | Store Indirect | (X) ← Rr | None | 2 | | ST | X+, Rr | Store Indirect and Post-Inc. | $(X) \leftarrow Rr, X \leftarrow X + 1$ | None | 2 | | ST | - X, Rr | Store Indirect and Pre-Dec. | $X \leftarrow X - 1, (X) \leftarrow Rr$ | None | 2 | | ST | Y, Rr | Store Indirect | (Y) ← Rr | None | 2 | | ST | Y+, Rr | Store Indirect and Post-Inc. | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$ | None | 2 | | ST | - Y, Rr | Store Indirect and Pre-Dec. | $Y \leftarrow Y - 1$ , $(Y) \leftarrow Rr$ | None | 2 | | STD | Y+q,Rr | Store Indirect with Displacement | (Y + q) ← Rr | None | 2 | | ST | Z, Rr | Store Indirect | (Z) ← Rr | None | 2 | | ST | Z+, Rr | Store Indirect and Post-Inc. | (Z) ← Rr, Z ← Z + 1 | None | 2 | | ST | -Z, Rr | Store Indirect and Pre-Dec. | $Z \leftarrow Z - 1$ , $(Z) \leftarrow Rr$ | None | 2 | | STD | Z+q,Rr | Store Indirect with Displacement | (Z + q) ← Rr | None | 2 | | STS | k, Rr | Store Direct to SRAM | (k) ← Rr | None | 2 | | LPM | | Load Program Memory | R0 ← (Z) | None | 3 | | IN | Rd, P | In Port | Rd ← P | None | 1 | | OUT | P, Rr | Out Port | P ← Rr | None | 1 | | PUSH | Rr | Push Register on Stack | STACK ← Rr | None | 2 | | POP | Rd<br>ST INSTRUCTIONS | Pop Register from Stack | Rd ← STACK | None | 2 | | SBI | P,b | Set Bit in I/O Register | I/O(P,b) ← 1 | None | 2 | | CBI | P,b | Clear Bit in I/O Register | $\frac{1/O(P,b) \leftarrow 1}{1/O(P,b) \leftarrow 0}$ | None | 2 | | LSL | Rd | Logical Shift Left | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$ | Z,C,N,V | 1 | | LSR | Rd | Logical Shift Right | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$ | Z,C,N,V | 1 | | ROL | Rd | Rotate Left Through Carry | $Rd(0)\leftarrow C,Rd(n+1)\leftarrow Rd(n),C\leftarrow Rd(7)$ | Z,C,N,V | 1 | | ROR | Rd | Rotate Right Through Carry | $Rd(7)\leftarrow C, Rd(n)\leftarrow Rd(n+1), C\leftarrow Rd(0)$ | Z,C,N,V | 1 | | ASR | Rd | Arithmetic Shift Right | $Rd(n) \leftarrow Rd(n+1), n=06$ | Z,C,N,V | 1 | | SWAP | Rd | Swap Nibbles | Rd(30)←Rd(74),Rd(74)←Rd(30) | None | 1 | | BSET | S | Flag Set | SREG(s) ← 1 | SREG(s) | 1 | | BCLR | s | Flag Clear | $SREG(s) \leftarrow 0$ | SREG(s) | 1 | | BST | Rr, b | Bit Store from Register to T | T ← Rr(b) | Т | 1 | | BLD | Rd, b | Bit load from T to Register | $Rd(b) \leftarrow T$ | None | 1 | | SEC | | Set Carry | C ← 1 | С | 1 | | CLC | | Clear Carry | C ← 0 | С | 1 | | SEN | | Set Negative Flag | N ← 1 | N | 1 | | CLN | | Clear Negative Flag | N ← 0 | N | 1 | | SEZ | | Set Zero Flag | Z ← 1 | Z | 1 | | CLZ | | Clear Zero Flag | Z ← 0 | Z | 1 | | SEI | | Global Interrupt Enable | 1←1 | 1 | 1 | | CLI | | Global Interrupt Disable | 1 ← 0 | 1 | 1 | | SES | | Set Signed Test Flag | S ← 1 | S | 1 | | CLS | | Clear Signed Test Flag | S ← 0 | S | 1 | | SEV | | Set Twos Complement Overflow. | V ← 1 | V | 1 | | CLV | - | Clear Twos Complement Overflow | V ← 0 | V | 1 | | SET | | Set T in SREG | T ← 1 | T | 1 | | CLT | - | Clear T in SREG | T ← 0 | T | 1 | | SEH | | Set Half Carry Flag in SREG | H ← 1 | H | 1 | | CLH | | Clear Half Carry Flag in SREG | H ← 0 | H | 1 | | NOP | | No Operation | (and anguific depay for Olean forms) | None | 1 | | SLEEP | | Sleep | (see specific descr. for Sleep function) | None | 3 | | WDR | 1 | Watchdog Reset | (see specific descr. for WDR/timer) | None | | ## **Ordering Information** | Speed (MHz) | Power Supply | Ordering Code | Package | Operation Range | |-------------|--------------|---------------|---------|-----------------| | 4 | 2.7 - 6.0V | AT90S4414-4AC | 44A | Commercial | | | | AT90S4414-4JC | 44J | (0°C to 70°C) | | | | AT90S4414-4PC | 40P6 | | | | | AT90S4414-4AI | 44A | Industrial | | | | AT90S4414-4JI | 44J | (-40°C to 85°C) | | | | AT90S4414-4PI | 40P6 | | | 8 | 4.0 - 6.0V | AT90S4414-8AC | 44A | Commercial | | | | AT90S4414-8JC | 44J | (0°C to 70°C) | | | | AT90S4414-8PC | 40P6 | | | | | AT90S4414-8AI | 44A | Industrial | | | | AT90S4414-8JI | 44J | (-40°C to 85°C) | | | | AT90S4414-8PI | 40P6 | | Note: Order AT904414A-XXX for devices with the FSTRT Fuse programmed. | Speed (MHz) | Power Supply | Ordering Code | Package | Operation Range | |-------------|--------------|---------------|---------|-----------------| | 4 | 2.7 - 6.0V | AT90S8515-4AC | 44A | Commercial | | | | AT90S8515-4JC | 44J | (0°C to 70°C) | | | | AT90S8515-4PC | 40P6 | | | | | AT90S8515-4AI | 44A | Industrial | | | | AT90S8515-4JI | 44J | (-40°C to 85°C) | | | | AT90S8515-4PI | 40P6 | | | 8 | 4.0 - 6.0V | AT90S8515-8AC | 44A | Commercial | | | | AT90S8515-8JC | 44J | (0°C to 70°C) | | | | AT90S8515-8PC | 40P6 | | | | | AT90S8515-8AI | 44A | Industrial | | | | AT90S8515-8JI | 44J | (-40°C to 85°C) | | | | AT90S8515-8PI | 40P6 | | Note: Order AT90S8515A-XXX for devices with the FSTRT Fuse programmed. | | Package Type | | | | | | |---------------|-------------------------------------------------------------------|--|--|--|--|--| | 44 <b>A</b> | 44-lead, Thin (1.0 mm) Plastic Gull Wing Quad Flat Package (TQFP) | | | | | | | 44J | 44-lead, Plastic J-leaded Chip Carrier (PLCC) | | | | | | | 40 <b>P</b> 6 | 40P6 40-lead, 0.600" Wide, Plastic Dual Inline Package (PDIP) | | | | | | ## **Packaging Information** **44A**, 44-lead, Thin (1.0 mm) Plastic Gull Wing Quad Flat Package (TQFP) Dimensions in Millimeters and (Inches)\* **44J**, 44-lead, Plastic J-leaded Chip Carrier (PLCC) Dimensions in Inches and (Millimeters) \*Controlling dimension: millimeters **40P6,** 40-lead, 0.600" Wide, Plastic Dual Inline Package (PDIP) Dimensions in Inches and (Millimeters) JEDEC STANDARD MS-011 AC