# ANALOG Complete, Dual, 12-/14-/16-Bit, Serial Input, DEVICES Uninclar/Binolar Voltage Output DAGS **Unipolar/Bipolar, Voltage Output DACs** **Data Sheet** AD5722/AD5732/AD5752 #### **FEATURES** Complete, dual, 12-/14-/16-bit digital-to-analog converter (DAC) Operates from single/dual supplies Software programmable output range +5 V, +10 V, +10.8 V, ±5 V, ±10 V, ±10.8 V INL error: ±16 LSB maximum, DNL error: ±1 LSB maximum Total unadjusted error (TUE): 0.1% FSR maximum Settling time: 10 µs typical Integrated reference buffers Output control during power-up/brownout Simultaneous updating via LDAC Asynchronous CLR to zero scale or midscale DSP-/microcontroller-compatible serial interface 24-lead TSSOP Operating temperature range: -40°C to +85°C iCMOS process technology<sup>1</sup> #### **APPLICATIONS** **Industrial automation** Closed-loop servo control, process control **Automotive test and measurement Programmable logic controllers** #### **GENERAL DESCRIPTION** The AD5722/AD5732/AD5752 are dual, 12-/14-/16-bit, serial input, voltage output, digital-to-analog converters. They operate from single-supply voltages from +4.5 V up to +16.5 V or dualsupply voltages from ±4.5 V up to ±16.5 V. Nominal full-scale output range is software-selectable from +5 V, +10 V, +10.8 V, $\pm 5$ V, $\pm 10$ V, or $\pm 10.8$ V. Integrated output amplifiers, reference buffers, and proprietary power-up/power-down control circuitry are also provided. The parts offer guaranteed monotonicity, integral nonlinearity (INL) of ±16 LSB maximum, low noise, and 10 µs typical settling time. The AD5722/AD5732/AD5752 use a serial interface that operates at clock rates up to 30 MHz and are compatible with DSP and microcontroller interface standards. Double buffering allows the simultaneous updating of all DACs. The input coding is user-selectable twos complement or offset binary for a bipolar output (depending on the state of Pin BIN/2sComp), and straight binary for a unipolar output. The asynchronous clear function clears all DAC registers to a user-selectable zero-scale or midscale output. The parts are available in a 24-lead TSSOP and offer guaranteed specifications over the -40°C to +85°C industrial temperature range. The AD5722/AD5732/AD5752 are pin compatible with the AD5724/AD5734/AD5754, which are complete, guad, 12-/14-/ 16-bit, serial input, unipolar/bipolar voltage output DACs. #### **FUNCTIONAL BLOCK DIAGRAM** <sup>1</sup> For analog systems designers within industrial/instrumentation equipment OEMs who need high performance ICs at higher voltage levels, iCMOS® is a technology platform that enables the development of analog ICs capable of 30 V and operating at ±15 V supplies while allowing dramatic reductions in power consumption and package size, as well as increased ac and dc performance. | TABLE OF CONTENTS | | | |------------------------------------------------------|-------------------------------------------------------|-----------| | Features1 | Transfer Function | 20 | | Applications1 | Input Shift Register | 24 | | General Description | DAC Register | 25 | | Functional Block Diagram | Output Range Select Register | 25 | | Revision History | Control Register | 26 | | Specifications | Power Control Register | 26 | | AC Performance Characteristics5 | Design Features | 27 | | Timing Characteristics 5 | Analog Output Control | 27 | | Timing Diagrams 6 | Power-Down Mode | | | Absolute Maximum Ratings 8 | Overcurrent Protection | 27 | | ESD Caution8 | Thermal Shutdown | 27 | | Pin Configuration and Function Descriptions9 | Applications Information | 28 | | Typical Performance Characteristics | +5 V/±5 V Operation | 28 | | Terminology | Alternative Power-Up Sequence Support | 28 | | Theory of Operation | Layout Guidelines | | | Architecture18 | Galvanically Isolated Interface | 29 | | Power-Up Sequence | Voltage Reference Selection | | | Serial Interface | Microprocessor Interfacing | | | Load DAC (LDAC)20 | Outline Dimensions | | | Asynchronous Clear (CLR) | Ordering Guide | 31 | | Configuring the AD5722/AD5732/AD5752 | | | | REVISION HISTORY | | | | 2/2017—Rev. E to Rev. F | 3/2011—Rev. B to Rev. C | | | Added Power-Up Sequence Section | Changes to Configuring the AD5722/AD5732/AD5752 | Section20 | | Changes to Table 7 and Table 8 | 0/2010 B A ( B B | | | Changes to Table 10 and Table 11 | 8/2010—Rev. A to Rev. B | 26 | | Changes to Table 13 and Table 14 | Changes to Table 27 | 26 | | Added Alternative Power-Up Sequence Support Section, | 5/2010—Rev. 0 to Rev. A | | | Figure 43, and Figure 44; Renumbered Sequentially | Changes to Junction Temperature, $T_J$ max Parameter, | Table 4 8 | | rigure 43, and rigure 44, Kenumbered Sequentiany20 | Changes to Exposed Paddle Description, Table 5 | | | 2/2016—Rev. D to Rev. E | Changes to Ordering Guide | | | Changes to Table 1 | Shanges to Stating Salac | | | 20 | 10/08—Revision 0: Initial Version | | | 7/2011—Rev. C to Rev. D | | | | Changes to Table 3: t7 t8 t10 Limits 5 | | | ## **SPECIFICATIONS** $AV_{DD} = 4.5 \ V^1 \ to \ 16.5 \ V; \ AV_{SS} = -4.5 \ V^1 \ to \ -16.5 \ V, \ or \ AV_{SS} = 0 \ V; \ GND = 0 \ V; \ REFIN = 2.5 \ V; \ DV_{CC} = 2.7 \ V \ to \ 5.5 \ V; \ R_{LOAD} = 2 \ k\Omega; \ C_{LOAD} = 200 \ pF; \ all \ specifications \ T_{MIN} \ to \ T_{MAX}, \ unless \ otherwise \ noted.$ Table 1. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |-------------------------------------|--------|------|--------|------------|----------------------------------------------------------------------------------------------------------------------------| | ACCURACY | | | | | Outputs unloaded | | Resolution | | | | | | | AD5752 | 16 | | | Bits | | | AD5732 | 14 | | | Bits | | | AD5722 | 12 | | | Bits | | | Total Unadjusted Error (TUE) | | | | | | | B Version | -0.1 | | +0.1 | % FSR | ±10 V range | | A Version | -0.3 | | +0.3 | % FSR | ±10 V range | | Integral Nonlinearity (INL)2 | | | | | | | AD5752 A, B Versions | -16 | | +16 | LSB | | | AD5732 A Version | -4 | | +4 | LSB | | | AD5722 A Version | -1 | | +1 | LSB | | | Differential Nonlinearity (DNL) | -1 | | +1 | LSB | All models, all versions, guaranteed monotonic | | Bipolar Zero Error | -6 | | +6 | mV | $\pm 10 \text{ V}$ range, $T_A = 25^{\circ}\text{C}$ , error at other temperatures obtained using bipolar zero TC | | Bipolar Zero TC <sup>3</sup> | | ±4 | | ppm FSR/°C | | | Zero-Scale Error | -6 | | +6 | mV | $\pm 10 \text{ V}$ range, $T_A = 25^{\circ}\text{C}$ , error at other temperatures obtained using zero-scale TC | | Zero-Scale TC <sup>3</sup> | | ±4 | | ppm FSR/°C | | | Offset Error | -6 | | +6 | mV | +10 V range, $T_A = 25$ °C, error at other temperatures obtained using zero-scale TC | | Offset Error TC | | ±4 | | ppm FSR/°C | | | Gain Error | -0.025 | | +0.025 | % FSR | $\pm 10 \text{ V}$ range, $T_A = 25^{\circ}\text{C}$ , error at other temperatures obtained using gain TC | | Gain Error <sup>3</sup> | -0.065 | | 0 | | $+10 \text{ V}$ and $+5 \text{ V}$ ranges, $T_A = 25^{\circ}\text{C}$ , error at other temperatures obtained using gain TC | | Gain Error <sup>3</sup> | 0 | | 0.08 | | $\pm 5$ V range, $T_A = 25$ °C, error at other temperatures obtained using gain TC | | Gain TC <sup>3</sup> | | ±4 | | ppm FSR/°C | | | DC Crosstalk <sup>3</sup> | | | 120 | μV | | | REFERENCE INPUT <sup>3</sup> | | | | | | | Reference Input Voltage | | 2.5 | | V | ±1% for specified performance | | DC Input Impedance | 1 | 5 | | ΜΩ | | | Input Current | -2 | ±0.5 | +2 | μΑ | | | Reference Range | 2 | | 3 | V | | | OUTPUT CHARACTERISTICS <sup>3</sup> | | | | | | | Output Voltage Range | -10.8 | | +10.8 | V | $AV_{DD}/AV_{SS} = \pm 11.7 \text{ V min, REFIN} = \pm 2.5 \text{ V}$ | | | -12 | | +12 | V | $AV_{DD}/AV_{SS} = \pm 12.9 \text{ V min, REFIN} = +3 \text{ V}$ | | Headroom Required | | 0.5 | 0.9 | V | | | Output Voltage TC | | ±4 | | ppm FSR/°C | | | Output Voltage Drift vs. Time | | ±50 | | ppm FSR | Drift after 1000 hours of life test @ 125°C | | Short-Circuit Current | | 20 | | mA | | | Load | 2 | | | kΩ | For specified performance | | Capacitive Load Stability | | | 4000 | pF | | | DC Output Impedance | 1 | 0.5 | | Ω | | | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |------------------------------------------------|----------------------|-----|-------|------------|------------------------------------------------------------------------| | DIGITAL INPUTS <sup>3</sup> | | | | | $DV_{CC} = 2.7 \text{ V to } 5.5 \text{ V, JEDEC compliant}$ | | Input High Voltage, V <sub>IH</sub> | 2 | | | V | | | Input Low Voltage, V <sub>IL</sub> | | | 0.8 | V | | | Input Current | | | ±1 | μΑ | Per pin | | Pin Capacitance | | 5 | | pF | Per pin | | DIGITAL OUTPUTS (SDO) <sup>3</sup> | | | | | | | Output Low Voltage, Vol | | | 0.4 | V | $DV_{CC} = 5 V \pm 10\%$ , sinking 200 µA | | Output High Voltage, V <sub>OH</sub> | DV <sub>cc</sub> – 1 | | | V | $DV_{CC} = 5 V \pm 10\%$ , sourcing 200 $\mu$ A | | Output Low Voltage, Vol | | | 0.4 | V | $DV_{CC} = 2.7 \text{ V to } 3.6 \text{ V, sinking } 200 \mu\text{A}$ | | Output High Voltage, V <sub>он</sub> | DVcc - 0.5 | | | V | $DV_{CC} = 2.7 \text{ V to } 3.6 \text{ V, sourcing } 200 \mu\text{A}$ | | High Impedance Leakage<br>Current | -1 | | +1 | μΑ | | | High Impedance Output<br>Capacitance | | 5 | | pF | | | POWER REQUIREMENTS | | | | | | | $AV_DD$ | 4.5 | | 16.5 | V | | | $AV_SS$ | -4.5 | | -16.5 | V | | | DV <sub>cc</sub> | 2.7 | | 5.5 | V | | | Power Supply Sensitivity <sup>3</sup> | | | | | | | $\Delta V_{\text{OUT}}/\Delta A V_{\text{DD}}$ | | -65 | | dB | | | $AI_DD$ | | | 3.25 | mA/channel | Outputs unloaded | | | | | 2.4 | mA/channel | $AV_{SS} = 0 V$ , outputs unloaded | | Alss | | | 2.5 | mA/channel | Outputs unloaded | | DI <sub>cc</sub> | | 0.5 | 3 | μΑ | $V_{IH} = DV_{CC}$ , $V_{IL} = GND$ | | Power Dissipation | | | 190 | mW | ±16.5 V operation, outputs unloaded | | | | | 79 | mW | 16.5 V operation, $AV_{SS} = 0$ V, outputs unloaded | | Power-Down Currents | | | | | | | $AI_DD$ | | 40 | | μΑ | | | Alss | | 40 | | μΑ | | | D <sub>ICC</sub> | | 300 | | nA | | <sup>&</sup>lt;sup>1</sup> For specified performance, the maximum headroom requirement is 0.9 V. <sup>2</sup> INL is the relative accuracy. It is measured from Code 512, Code 128, and Code 32 for the AD5752, the AD5732, and the AD5722, respectively. <sup>3</sup> Guaranteed by characterization; not production tested. #### **AC PERFORMANCE CHARACTERISTICS** $AV_{DD} = 4.5 \text{ V}^1$ to 16.5 V; $AV_{SS} = -4.5 \text{ V}$ to -16.5 V, or $AV_{SS} = 0 \text{ V}$ ; GND = 0 V; REFIN = 2.5 V; $DV_{CC} = 2.7 \text{ V}$ to 5.5 V; $R_{LOAD} = 2 \text{ k}\Omega$ ; $C_{LOAD} = 200 \text{ pF}$ ; all specifications $T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Table 2. | Parameter <sup>2</sup> | Min | Тур | Max | Unit | Test Conditions/Comments | |---------------------------------|-----|-----|-----|--------|-------------------------------------------| | DYNAMIC PERFORMANCE | | | | | | | Output Voltage Settling Time | | 10 | 12 | μs | 20 V step to ±0.03% FSR | | | | 7.5 | 8.5 | μs | 10 V step to ±0.03% FSR | | | | | 5 | μs | 512 LSB step settling (16-bit resolution) | | Slew Rate | | 3.5 | | V/µs | | | Digital-to-Analog Glitch Energy | | 13 | | nV-sec | | | Glitch Impulse Peak Amplitude | | 35 | | mV | | | Digital Crosstalk | | 10 | | nV-sec | | | DAC-to-DAC Crosstalk | | 10 | | nV-sec | | | Digital Feedthrough | | 0.6 | | nV-sec | | | Output Noise | | | | | | | 0.1 Hz to 10 Hz Bandwidth | | 15 | | μV р-р | 0x8000 DAC code | | 100 kHz Bandwidth | | 80 | | μV rms | | | Output Noise Spectral Density | | 320 | | nV/√Hz | Measured at 10 kHz, 0x8000 DAC code | $<sup>^{\</sup>rm 1}$ For specified performance, the maximum headroom requirement is 0.9 V. #### **TIMING CHARACTERISTICS** $AV_{DD} = 4.5 \text{ V}$ to 16.5 V; $AV_{SS} = -4.5 \text{ V}$ to -16.5 V, or $AV_{SS} = 0 \text{ V}$ ; GND = 0 V; REFIN = 2.5 V; $DV_{CC} = 2.7 \text{ V}$ to 5.5 V; $R_{LOAD} = 2 \text{ k}\Omega$ ; $C_{LOAD} = 200 \text{ pF}$ ; all specifications $t_{MIN}$ to $t_{MAX}$ , unless otherwise noted. Table 3. | Parameter <sup>1, 2, 3</sup> | Limit at t <sub>MIN</sub> , t <sub>MAX</sub> | Unit | Description | | | | |------------------------------|----------------------------------------------|--------|-------------------------------------------------------------------------|--|--|--| | t <sub>1</sub> | 33 | ns min | SCLK cycle time | | | | | $t_2$ | 13 | ns min | SCLK high time | | | | | $t_3$ | 13 | ns min | SCLK low time | | | | | $t_4$ | 13 | ns min | SYNC falling edge to SCLK falling edge setup time | | | | | t <sub>5</sub> | 13 | ns min | SCLK falling edge to SYNC rising edge | | | | | <b>t</b> <sub>6</sub> | 100 | ns min | Minimum SYNC high time (write mode) | | | | | t <sub>7</sub> | 7 | ns min | Data setup time | | | | | t <sub>8</sub> | 2 | ns min | Data hold time | | | | | t <sub>9</sub> | 20 | ns min | LDAC falling edge to SYNC falling edge | | | | | t <sub>10</sub> | 130 | ns min | SYNC rising edge to LDAC falling edge | | | | | t <sub>11</sub> | 20 | ns min | LDAC pulse width low | | | | | t <sub>12</sub> | 10 | μs max | DAC output settling time | | | | | t <sub>13</sub> | 20 | ns min | CLR pulse width low | | | | | t <sub>14</sub> | 2.5 | μs max | CLR pulse activation time | | | | | $t_{15}^{4}$ | 13 | ns min | SYNC rising edge to SCLK falling edge | | | | | $t_{16}^4$ | 40 | ns max | SCLK rising edge to SDO valid (C <sub>L SDO</sub> <sup>5</sup> = 15 pF) | | | | | t <sub>17</sub> | 200 | ns min | Minimum SYNC high time (readback/daisy-chain mode) | | | | <sup>&</sup>lt;sup>1</sup> Guaranteed by characterization; not production tested. <sup>&</sup>lt;sup>2</sup> Guaranteed by design and characterization; not production tested. $<sup>^2</sup>$ All input signals are specified with $t_R = t_F = 5$ ns (10% to 90% of DV<sub>CC</sub>) and timed from a voltage level of 1.2 V. <sup>&</sup>lt;sup>3</sup> See Figure 2, Figure 3, and Figure 4. <sup>&</sup>lt;sup>4</sup> Daisy-chain and readback mode. $<sup>^{5}</sup>$ C<sub>L SDO</sub> = capacitive load on SDO output. #### **TIMING DIAGRAMS** Figure 2. Serial Interface Timing Diagram Figure 3. Daisy-Chain Timing Diagram Figure 4. Readback Timing Diagram ### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C unless otherwise noted. Transient currents of up to 100 mA do not cause SCR latch-up. Table 4. | 1 able 4. | | | | |------------------------------------|---------------------------------------------------------------|--|--| | Parameter | Rating | | | | AV <sub>DD</sub> to GND | −0.3 V to +17 V | | | | AV <sub>SS</sub> to GND | +0.3 V to −17 V | | | | DV <sub>CC</sub> to GND | −0.3 V to +7 V | | | | Digital Inputs to GND | -0.3 V to DV <sub>CC</sub> + 0.3 V or 7 V (whichever is less) | | | | Digital Outputs to GND | -0.3 V to DV <sub>CC</sub> + 0.3 V or 7 V (whichever is less) | | | | REFIN to GND | −0.3 V to +5 V | | | | VoutA or VoutB to GND | AV <sub>SS</sub> to AV <sub>DD</sub> | | | | DAC_GND to GND | −0.3 V to +0.3 V | | | | SIG_GND to GND | -0.3 V to +0.3 V | | | | Operating Temperature Range, $T_A$ | | | | | Industrial | −40°C to +85°C | | | | Storage Temperature Range | −65°C to +150°C | | | | Junction Temperature, $T_J$ max | 150°C | | | | 24-Lead TSSOP Package | | | | | $\theta_{JA}$ Thermal Impedance | 42°C/W | | | | $\theta_{JC}$ Thermal Impedance | 9°C/W | | | | Power Dissipation | $(T_J \max - T_A)/\theta_{JA}$ | | | | Lead Temperature | JEDEC industry standard | | | | Soldering | J-STD-020 | | | | ESD (Human Body Model) | 3.5 kV | | | Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. ### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 5. Pin Configuration **Table 5. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | AV <sub>SS</sub> | Negative Analog Supply. Voltage ranges from $-4.5$ V to $-16.5$ V. This pin can be connected to 0 V if output ranges are unipolar. | | 2, 4, 6, 12,<br>13, 22 | NC | Do not connect to these pins. | | 3 | V <sub>оит</sub> А | Analog Output Voltage of DAC A. The output amplifier is capable of directly driving a 2 kΩ, 4000 pF load. | | 5 | BIN/2sCOMP | Determines the DAC coding for a bipolar output range. This pin should be hardwired to either DV <sub>CC</sub> or GND. When hardwired to DV <sub>CC</sub> , input coding is offset binary. When hardwired to GND, input coding is twos complement. (For unipolar output ranges, coding is always straight binary.) | | 7 | SYNC | Active Low Input. This is the frame synchronization signal for the serial interface. While SYNC is low, data is transferred on the falling edge of SCLK. Data is latched on the rising edge of SYNC. | | 8 | SCLK | Serial Clock Input. Data is clocked into the shift register on the falling edge of SCLK. This operates at clock speeds up to 30 MHz. | | 9 | SDIN | Serial Data Input. Data must be valid on the falling edge of SCLK. | | 10 | LDAC | Load DAC, Logic Input. This is used to update the DAC registers and, consequently, the analog outputs. When this pin is tied permanently low, the addressed DAC register is updated on the rising edge of SYNC. If LDAC is held high during the write cycle, the DAC input register is updated, but the output update is held off until the falling edge of LDAC. In this mode, all analog outputs can be updated simultaneously on the falling edge of LDAC. The LDAC pin should not be left unconnected. | | 11 | CLR | Active Low Input. Asserting this pin sets the DAC registers to zero-scale code or midscale code (user-selectable). | | 14 | DVcc | Digital Supply. Voltage ranges from 2.7 V to 5.5 V. | | 15 | GND | Ground Reference. | | 16 | SDO | Serial Data Output. Used to clock data from the serial register in daisy-chain or readback mode. Data is clocked out on the rising edge of SCLK and is valid on the falling edge of SCLK. | | 17 | REFIN | External Reference Voltage Input. Reference input range is 2 V to 3 V. REFIN = 2.5 V for specified performance. | | 18, 19 | DAC_GND | Ground Reference for the Two Digital-to-Analog Converters (DACs). | | 20, 21 | SIG_GND | Ground Reference for the Two Output Amplifiers. | | 23 | V <sub>оит</sub> В | Analog Output Voltage of DAC B. The output amplifier is capable of directly driving a 2 k $\Omega$ , 4000 pF load. | | 24 | $AV_{DD}$ | Positive Analog Supply. Voltage ranges from 4.5 V to 16.5 V. | | Exposed<br>Paddle | | This exposed paddle should be connected to the potential of the AV <sub>55</sub> pin, or alternatively, it can be left electrically unconnected. It is recommended that the paddle be thermally connected to a copper plane for enhanced thermal performance. | ### TYPICAL PERFORMANCE CHARACTERISTICS Figure 6. AD5752 Integral Nonlinearity Error vs. Code Figure 7. AD5732 Integral Nonlinearity Error vs. Code Figure 8. AD5722 Integral Nonlinearity Error vs. Code Figure 9. AD5752 Differential Nonlinearity Error vs. Code Figure 10. AD5732 Differential Nonlinearity Error vs. Code Figure 11. AD5722 Differential Nonlinearity Error vs. Code Figure 12. AD5752 Integral Nonlinearity Error vs. Temperature Figure 13. AD5752 Differential Nonlinearity Error vs. Temperature Figure 14. AD5752 Integral Nonlinearity Error vs. Supply Voltage Figure 15. AD5752 Integral Nonlinearity Error vs. Supply Voltage Figure 16. AD5752 Differential Nonlinearity Error vs. Supply Voltage Figure 17. AD5752 Differential Nonlinearity Error vs. Supply Voltage Figure 18. AD5752 Total Unadjusted Error vs. Supply Voltage Figure 19. AD5752 Total Unadjusted Error vs. Supply Voltage Figure 20. Supply Current vs. Supply Voltage (Dual Supply) Figure 21. Supply Current vs. Supply Voltage (Single Supply) Figure 22. Zero-Scale Error vs. Temperature Figure 23. Bipolar Zero Error vs. Temperature Figure 24. Gain Error vs. Temperature Figure 25. Digital Current vs. Logic Input Voltage Figure 26. Output Source and Sink Capability Figure 27. Full-Scale Settling Time, ±10 V Range Figure 28. Full-Scale Settling Time, ±5 V Range Figure 29. Full-Scale Settling Time, +10 V Range Figure 30. Full-Scale Settling Time, +5 V Range Figure 31. Digital-to-Analog Glitch Energy Figure 32. Peak-to-Peak Noise, 0.1 Hz to 10 Hz Bandwidth Figure 33. Peak-to-Peak Noise, 100 kHz Bandwidth Figure 34. Output Glitch on Power-Up Figure 35. AD5752 Total Unadjusted Error vs. Code Figure 36. AD5732 Total Unadjusted Error vs. Code Figure 37. AD5722 Total Unadjusted Error vs. Code ### **TERMINOLOGY** #### Relative Accuracy or Integral Nonlinearity (INL) For the DAC, relative accuracy, or integral nonlinearity, is a measure of the maximum deviation in LSBs from a straight line passing through the endpoints of the DAC transfer function. A typical INL vs. code plot can be seen in Figure 6. #### Differential Nonlinearity (DNL) Differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of $\pm 1$ LSB maximum ensures monotonicity. This DAC is guaranteed monotonic by design. A typical DNL vs. code plot can be seen in Figure 9. #### Monotonicity A DAC is monotonic if the output either increases or remains constant for increasing digital input code. The AD5722/AD5732/AD5752 are monotonic over their full operating temperature range. #### **Bipolar Zero Error** Bipolar zero error is the deviation of the analog output from the ideal half-scale output of 0 V when the DAC register is loaded with 0x8000 (straight binary coding) or 0x0000 (twos complement coding). A plot of bipolar zero error vs. temperature can be seen in Figure 23. #### Bipolar Zero TC Bipolar zero TC is a measure of the change in the bipolar zero error with a change in temperature. It is expressed in ppm FSR/°C. #### Zero-Scale Error or Negative Full-Scale Error Zero-scale error is the error in the DAC output voltage when 0x0000 (straight binary coding) or 0x8000 (twos complement coding) is loaded to the DAC register. Ideally, the output voltage should be negative full-scale -1 LSB. A plot of zero-scale error vs. temperature can be seen in Figure 22. #### Zero-Scale TC Zero-scale TC is a measure of the change in zero-scale error with a change in temperature. Zero-scale TC is expressed in ppm FSR/°C. #### **Output Voltage Settling Time** Output voltage settling time is the amount of time required for the output to settle to a specified level for a full-scale input change. A plot for full-scale settling time can be seen in Figure 27. #### **Slew Rate** The slew rate of a device is a limitation in the rate of change of the output voltage. The output slewing speed of a voltage output DAC is usually limited by the slew rate of the amplifier used at its output. Slew rate is measured from 10% to 90% of the output signal and is given in $V/\mu s$ . #### **Gain Error** Gain error is a measure of the span error of the DAC. It is the deviation in slope of the DAC transfer characteristic from the ideal and is expressed in % FSR. A plot of gain error vs. temperature can be seen in Figure 24. #### Gain TC Gain TC is a measure of the change in gain error with changes in temperature. Gain TC is expressed in ppm FSR/°C. #### **Total Unadjusted Error (TUE)** Total unadjusted error is a measure of the output error taking all the various errors into account, namely INL error, offset error, gain error, and output drift over supplies, temperature, and time. TUE is expressed in % FSR. #### Digital-to-Analog Glitch Impulse Digital-to-analog glitch impulse is the impulse injected into the analog output when the input code in the DAC register changes state, but the output voltage remains constant. It is normally specified as the area of the glitch in nV-sec and is measured when the digital input code is changed by 1 LSB at the major carry transition (0x7FFF to 0x8000). See Figure 31. #### Glitch Impulse Peak Amplitude Glitch impulse peak amplitude is the peak amplitude of the impulse injected into the analog output when the input code in the DAC register changes state. It is specified as the amplitude of the glitch in mV and is measured when the digital input code is changed by 1 LSB at the major carry transition (0x7FFF to 0x8000). See Figure 31. #### Digital Feedthrough Digital feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital inputs of the DAC but is measured when the DAC output is not updated. It is specified in nV-sec and measured with a full-scale code change on the data bus. #### **Power Supply Sensitivity** Power supply sensitivity indicates how the output of the DAC is affected by changes in the power supply voltage. It is measured by superimposing a 50 Hz/60 Hz, 200 mV p-p sine wave on the supply voltages and measuring the proportion of the sine wave that transfers to the outputs. #### DC Crosstalk This is the dc change in the output level of one DAC in response to a change in the output of another DAC. It is measured with a full-scale output change on one DAC while monitoring another DAC. It is expressed in LSBs. **Data Sheet** ## AD5722/AD5732/AD5752 ### **Digital Crosstalk** Digital crosstalk is a measure of the impulse injected into the analog output of one DAC from the digital inputs of another DAC but is measured when the DAC output is not updated. It is specified in nV-sec and measured with a full-scale code change on the data bus. #### **DAC-to-DAC Crosstalk** DAC-to-DAC crosstalk is the glitch impulse transferred to the output of one DAC due to a digital code change and a subsequent output change of another DAC. This includes both digital and analog crosstalk. It is measured by loading one of the DACs $\frac{\text{with a full-scale code change (all 0s to all 1s and vice versa) with } \overline{\text{LDAC}} \ \text{low and monitoring the output of another DAC. The energy of the glitch is expressed in nV-sec.}$ ### THEORY OF OPERATION The AD5722/AD5732/AD5752 are dual, 12-/14-/16-bit, serial input, unipolar/bipolar, voltage output DACs. They operate from unipolar supply voltages of $\pm 4.5$ V to $\pm 16.5$ V or bipolar supply voltages of $\pm 4.5$ V to $\pm 16.5$ V. In addition, the parts have software-selectable output ranges of $\pm 5$ V, $\pm 10$ V, $\pm 10.8$ V, $\pm 5$ V, $\pm 10$ V, and $\pm 10.8$ V. Data is written to the AD5722/AD5732/AD5752 in a 24-bit word format via a 3-wire serial interface. The devices also offer an SDO pin to facilitate daisy-chaining or readback. The AD5722/AD5732/AD5752 incorporate a power-on reset circuit to ensure that the DAC registers power up loaded with 0x0000. When powered on, the outputs are clamped to 0 V via a low impedance path. #### **ARCHITECTURE** The DAC architecture consists of a string DAC followed by an output amplifier. Figure 38 shows a block diagram of the DAC architecture. The reference input is buffered before being applied to the DAC. Figure 38. DAC Architecture Block Diagram Figure 39. Resistor String Structure The resistor string structure is shown in Figure 39. It is a string of resistors, each of value R. The code loaded to the DAC register determines the node on the string where the voltage is to be tapped off and fed into the output amplifier. The voltage is tapped off by closing one of the switches connecting the string to the amplifier. Because it is a string of resistors, it is guaranteed monotonic. #### **Output Amplifiers** The output amplifiers are capable of generating both unipolar and bipolar output voltages. They are capable of driving a load of 2 k $\Omega$ in parallel with 4000 pF to GND. The source and sink capabilities of the output amplifiers can be seen in Figure 26. The slew rate is 3.5 V/ $\mu$ s with a full-scale settling time of 10 $\mu$ s. #### **Reference Buffers** The AD5722/AD5732/AD5752 require an external reference source. The reference input has an input range of 2 V to 3 V, with 2.5 V for specified performance. This input voltage is then buffered before it is applied to the DAC cores. #### **POWER-UP SEQUENCE** Because the DAC output voltage is controlled by the voltage monitor and control block (see Figure 42), it is important to power the DV $_{\rm CC}$ pin before applying any voltage to the AV $_{\rm DD}$ and AV $_{\rm SS}$ pins; otherwise, the G1 and G2 transmission gates are at an undefined state. The ideal power-up sequence is in the following order: GND, SIG\_GND, DAC\_GND, DV $_{\rm CC}$ , AV $_{\rm DD}$ , AV $_{\rm SS}$ , and then the digital inputs. The relative order of powering AV $_{\rm DD}$ and AV $_{\rm SS}$ is not important, provided that they are powered up after DV $_{\rm CC}$ . #### **SERIAL INTERFACE** The AD5722/AD5732/AD5752 are controlled over a versatile 3-wire serial interface that operates at clock rates up to 30 MHz. It is compatible with SPI, QSPI™, MICROWIRE™, and DSP standards. #### **Input Shift Register** The input shift register is 24 bits wide. Data is loaded into the device MSB first as a 24-bit word under the control of a serial clock input, SCLK. The input register consists of a read/write bit, three register select bits, three DAC address bits, and 16 data bits. The timing diagram for this operation is shown in Figure 2. #### **Standalone Operation** The serial interface works with both a continuous and noncontinuous serial clock. A continuous SCLK source can be used only if SYNC is held low for the correct number of clock cycles. In gated clock mode, a burst clock containing the exact number of clock cycles must be used, and SYNC must be taken high after the final clock to latch the data. The first falling edge of SYNC starts the write cycle. Exactly 24 falling clock edges must be applied to SCLK before SYNC is brought high again. If SYNC is brought high before the 24th falling SCLK edge, the data written is invalid. If more than 24 falling SCLK edges are applied before SYNC is brought high, the input data is also invalid. The input register addressed is updated on the rising edge of SYNC. For another serial transfer to take place, SYNC must be brought low again. After the end of the serial data transfer, data is automatically transferred from the input shift register to the addressed register. When the data has been transferred into the chosen register of the addressed DAC, all DAC registers and outputs can be updated by taking LDAC low while SYNC is high. Figure 40. Daisy Chaining the AD5722/AD5732/AD5752 #### **Daisy-Chain Operation** For systems that contain several devices, the SDO pin can be used to daisy-chain several devices together. Daisy-chain mode can be useful in system diagnostics and in reducing the number of serial interface lines. The first falling edge of SYNC starts the write cycle. SCLK is continuously applied to the input shift register when SYNC is low. If more than 24 clock pulses are applied, the data ripples out of the shift register and appears on the SDO line. This data is clocked out on the rising edge of SCLK and is valid on the falling edge. By connecting the SDO of the first device to the SDIN input of the next device in the chain, a multidevice interface is constructed. Each device in the system requires 24 clock pulses. Therefore, the total number of clock cycles must equal 24 × N, where N is the total number of AD5722/AD5732/AD5752 devices in the chain. When the serial transfer to all devices is complete, SYNC is taken high. This latches the input data in each device in the daisy chain and prevents any further data from being clocked into the input shift register. The serial clock can be a continuous or a gated clock. A continuous SCLK source can only be used if SYNC is held low for the correct number of clock cycles. In gated clock mode, a burst clock containing the exact number of clock cycles must be used, and SYNC must be taken high after the final clock to latch the data. #### Readback Operation Readback mode is invoked by setting the $R/\overline{W}$ bit = 1 in the write operation to the serial input shift register. (If the SDO output is disabled via the SDO disable bit in the control register, it is automatically enabled for the duration of the read operation, after which it is disabled again.) With $R/\overline{W} = 1$ , Bit A2 to Bit A0, in association with Bit REG2 to Bit REG0, select the register to be read. The remaining data bits in the write sequence are don't care bits. During the next SPI write, the data appearing on the SDO output contains the data from the previously addressed register. For a read of a single register, the NOP command can be used in clocking out the data from the selected register on SDO. The readback diagram in Figure 4 shows the readback sequence. For example, to read back the DAC register of Channel A, the following sequence should be implemented: - 1. Write 0x800000 to the AD5722/AD5732/AD5752 input register. This configures the part for read mode with the DAC register of Channel A selected. Note that all the data bits, DB15 to DB0, are don't care bits. - 2. Follow this with a second write, a NOP condition, 0x180000. During this write, the data from the register is clocked out on the SDO line. ### LOAD DAC (LDAC) After data has been transferred into the input register of the DACs, there are two ways to update the DAC registers and DAC outputs. Depending on the status of both $\overline{SYNC}$ and $\overline{LDAC}$ , one of two update modes is selected: individual DAC updating or simultaneous updating of all DACs. Figure 41. Simplified Diagram of Input Loading Circuitry for One DAC #### **Individual DAC Updating** In this mode, $\overline{\text{LDAC}}$ is held low while data is clocked into the input shift register. The addressed DAC output is updated on the rising edge of $\overline{\text{SYNC}}$ . #### Simultaneous Updating of All DACs In this mode, $\overline{\text{LDAC}}$ is held high while data is clocked into the input shift register. All DAC outputs are asynchronously updated by taking $\overline{\text{LDAC}}$ low after $\overline{\text{SYNC}}$ has been taken high. The update now occurs on the falling edge of $\overline{\text{LDAC}}$ . #### ASYNCHRONOUS CLEAR (CLR) CLR is an active low clear that allows the outputs to be cleared to either zero-scale code or midscale code. The clear code value is user-selectable via the CLR select bit of the control register (see the Control Register section). It is necessary to maintain CLR low for a minimum amount of time to complete the operation (see Figure 2). When the CLR signal is returned high, the output remains at the cleared value until a new value is programmed. The outputs cannot be updated with a new value while the CLR pin is low. A clear operation can also be performed via the clear command in the control register. #### CONFIGURING THE AD5722/AD5732/AD5752 When the power supplies are applied to the AD5722/AD5732/ AD5752, the power-on reset circuit ensures that all registers default to 0. This places all channels in power-down mode. The DV<sub>CC</sub> should be brought high before any of the interface lines are powered. If this is not done the first write to the device may be ignored. The first communication to the AD5722/AD5732/ AD5752 should be to set the required output range on all channels (the default range is the 5 V unipolar range) by writing to the output range select register. The user should then write to the power control register to power on the required channels. To program an output value on a channel, that channel must first be powered up; any writes to a channel while it is in power-down mode are ignored. The AD5722/AD5732/AD5752 operate with a wide power supply range. It is important that the power supply applied to the parts provide adequate headroom to support the chosen output ranges. #### TRANSFER FUNCTION Table 7 to Table 15 show the relationships of the ideal input code to output voltage for the AD5752, AD5732, and AD5722, respectively, for all output voltage ranges. For unipolar output ranges, the data coding is straight binary. For bipolar output ranges, the data coding is user selectable via the BIN/2sCOMP pin and can be either offset binary or twos complement. For a unipolar output range, the output voltage expression is given by $$V_{OUT} = V_{REFIN} \times Gain \left[ \frac{D}{2^N} \right]$$ For a bipolar output range, the output voltage expression is given by $$V_{OUT} = V_{REFIN} \times Gain \left[ \frac{D}{2^{N}} \right] - \frac{Gain \times V_{REFIN}}{2}$$ where *D* is the decimal equivalent of the code loaded to the DAC. *N* is the bit resolution of the DAC. $V_{\it REFIN}$ is the reference voltage applied at the REFIN pin. *Gain* is an internal gain whose value depends on the output range selected by the user, as shown in Table 6. **Table 6. Internal Gain Values** | Output Range (V) | Gain Value | |------------------|------------| | +5 | 2 | | +10 | 4 | | +10.8 | 4.32 | | ±5 | 4 | | ±10 | 8 | | ±10.8 | 8.64 | ## **Data Sheet** ### Ideal Output Voltage to Input Code Relationship—AD5752 Table 7. Bipolar Output, Offset Binary Coding | | Digital Input | | | Analog Output | | | | | | |------|---------------|------|------|------------------------------------------|------------------------------------------|---------------------------------------------|--|--|--| | MSB | | | LSB | ±5 V Output Range | ±10 V Output Range | ±10.8 V Output Range | | | | | 1111 | 1111 | 1111 | 1111 | +2 × REFIN × (32,767/32,768) | +4 × REFIN × (32,767/32,768) | +4.32 × REFIN × (32,767/32,768) | | | | | 1111 | 1111 | 1111 | 1110 | +2 × REFIN × (32,766/32,768) | +4 × REFIN × (32,766/32,768) | +4.32 × REFIN × (32,766/32,768) | | | | | | ••• | | | | | | | | | | 1000 | 0000 | 0000 | 0001 | $+2 \times REFIN \times (1/32,768)$ | $+4 \times REFIN \times (1/32,768)$ | $+4.32 \times REFIN \times (1/32,768)$ | | | | | 1000 | 0000 | 0000 | 0000 | 0 V | 0 V | ov | | | | | 0111 | 1111 | 1111 | 1111 | $-2 \times REFIN \times (1/32,768)$ | $-4 \times REFIN \times (1/32,768)$ | -4.32 × REFIN × (32,766/32,768) | | | | | | | | ••• | | | | | | | | 0000 | 0000 | 0000 | 0001 | $-2 \times REFIN \times (32,767/32,768)$ | $-4 \times REFIN \times (32,767/32,768)$ | $-4.32 \times REFIN \times (32,767/32,768)$ | | | | | 0000 | 0000 | 0000 | 0000 | $-2 \times REFIN \times (32,768/32,768)$ | $-4 \times REFIN \times (32,768/32,768)$ | -4.32 × REFIN × (32,768/32,768) | | | | Table 8. Bipolar Output, Twos Complement Coding | | Digit | al Input | | Analog Output | | | | | | | |------|-------|----------|------|------------------------------------------|------------------------------------------|---------------------------------------------|--|--|--|--| | MSB | | | LSB | ±5 V Output Range | ±10 V Output Range | ±10.8 V Output Range | | | | | | 0111 | 1111 | 1111 | 1111 | +2 × REFIN × (32,767/32,768) | +4 × REFIN × (32,767/32,768) | +4.32 × REFIN × (32,767/32,768) | | | | | | 0111 | 1111 | 1111 | 1110 | +2 × REFIN × (32,766/32,768) | +4 × REFIN × (32,766/32,768) | +4.32 × REFIN × (32,766/32,768) | | | | | | | | | ••• | | | | | | | | | 0000 | 0000 | 0000 | 0001 | $+2 \times REFIN \times (1/32,768)$ | $+4 \times REFIN \times (1/32,768)$ | $+4.32 \times REFIN \times (1/32,768)$ | | | | | | 0000 | 0000 | 0000 | 0000 | 0 V | 0 V | 0 V | | | | | | 1111 | 1111 | 1111 | 1111 | $-2 \times REFIN \times (1/32,768)$ | $-4 \times REFIN \times (1/32,768)$ | $-4.32 \times REFIN \times (1/32,768)$ | | | | | | ••• | | | ••• | | | | | | | | | 1000 | 0000 | 0000 | 0001 | $-2 \times REFIN \times (32,767/32,768)$ | $-4 \times REFIN \times (32,767/32,768)$ | $-4.32 \times REFIN \times (32,767/32,768)$ | | | | | | 1000 | 0000 | 0000 | 0000 | $-2 \times REFIN \times (32,768/32,768)$ | $-4 \times REFIN \times (32,768/32,768)$ | -4.32 × REFIN × (32,768/32,768) | | | | | Table 9. Unipolar Output, Straight Binary Coding | | Digit | al Input | | Analog Output | | | | | | | |------|-------|----------|------|------------------------------|------------------------------|---------------------------------|--|--|--|--| | MSB | | | LSB | +5 V Output Range | +10 V Output Range | +10.8 V Output Range | | | | | | 1111 | 1111 | 1111 | 1111 | +2 × REFIN × (65,535/65,536) | +4 × REFIN × (65,535/65,536) | +4.32 × REFIN × (65,535/65,536) | | | | | | 1111 | 1111 | 1111 | 1110 | +2 × REFIN × (65,534/65,536) | +4 × REFIN × (65,534/65,536) | +4.32 × REFIN × (65,534/65,536) | | | | | | | | | ••• | | | | | | | | | 1000 | 0000 | 0000 | 0001 | +2 × REFIN × (32,769/65,536) | +4 × REFIN × (32,769/65,536) | +4.32 × REFIN × (32,769/65,536) | | | | | | 1000 | 0000 | 0000 | 0000 | +2 × REFIN × (32,768/65,536) | +4 × REFIN × (32,768/65,536) | +4.32 × REFIN × (32,768/65,536) | | | | | | 0111 | 1111 | 1111 | 1111 | +2 × REFIN × (32,767/65,536) | +4 × REFIN × (32,767/65,536) | +4.32 × REFIN × (32,767/65,536) | | | | | | | | | ••• | | | | | | | | | 0000 | 0000 | 0000 | 0001 | +2 × REFIN × (1/65,536) | +4 × REFIN × (1/65,536) | +4.32 × REFIN × (1/65,536) | | | | | | 0000 | 0000 | 0000 | 0000 | 0 V | 0 V | 0 V | | | | | ### Ideal Output Voltage to Input Code Relationship—AD5732 Table 10. Bipolar Output, Offset Binary Coding | | Digi | tal Input | | Analog Output | | | | | | |-----|------|-----------|------|--------------------------------------|--------------------------------------|-----------------------------|--|--|--| | MSB | | | LSB | ±5 V Output Range | ±10 V Output Range | ±10.8 V Output Range | | | | | 11 | 1111 | 1111 | 1111 | +2 × REFIN × (8191/8192) | +4 × REFIN × (8191/8192) | +4.32 × REFIN × (8191/8192) | | | | | 11 | 1111 | 1111 | 1110 | +2 × REFIN × (8190/8192) | +4 × REFIN × (8190/8192) | +4.32 × REFIN × (8190/8192) | | | | | | ••• | | | | | | | | | | 10 | 0000 | 0000 | 0001 | +2 × REFIN × (1/8192) | +4 × REFIN × (1/8192) | +4.32 × REFIN × (1/8192) | | | | | 10 | 0000 | 0000 | 0000 | ov | 0 V | ov | | | | | 01 | 1111 | 1111 | 1111 | -2 × REFIN × (1/8192) | $-4 \times REFIN \times (1/8192)$ | -4.32 × REFIN × (1/8192) | | | | | | ••• | | | | | | | | | | 00 | 0000 | 0000 | 0001 | $-2 \times REFIN \times (8191/8192)$ | $-4 \times REFIN \times (8191/8192)$ | -4.32 × REFIN × (8191/8192) | | | | | 00 | 0000 | 0000 | 0000 | $-2 \times REFIN \times (8192/8192)$ | -4 × REFIN × (8192/8192) | -4.32 × REFIN × (8192/8192) | | | | Table 11. Bipolar Output, Twos Complement Coding | | Digital Input | | | | Analog Output | | |-----|---------------|------|------|--------------------------------------|-----------------------------------|-----------------------------------------| | MSB | | | LSB | ±5 V Output Range | ±10 V Output Range | ±10.8 V Output Range | | 01 | 1111 | 1111 | 1111 | +2 × REFIN × (8191/8192) | +4 × REFIN × (8191/8192) | +4.32 × REFIN × (8191/8192) | | 01 | 1111 | 1111 | 1110 | +2 × REFIN × (8190/8192) | +4 × REFIN × (8190/8192) | +4.32 × REFIN × (8190/8192) | | | | ••• | | | | | | 00 | 0000 | 0000 | 0001 | +2 × REFIN × (1/8192) | +4 × REFIN × (1/8192) | +4.32 × REFIN × (1/8192) | | 00 | 0000 | 0000 | 0000 | ov | ov | ov | | 11 | 1111 | 1111 | 1111 | $-2 \times REFIN \times (1/8192)$ | $-4 \times REFIN \times (1/8192)$ | $-4.32 \times REFIN \times (1/8192)$ | | ••• | | ••• | ••• | | | | | 10 | 0000 | 0000 | 0001 | -2 × REFIN × (8191/8192) | -4 × REFIN × (8191/8192) | $-4.32 \times REFIN \times (8191/8192)$ | | 10 | 0000 | 0000 | 0000 | $-2 \times REFIN \times (8192/8192)$ | -4 × REFIN × (8192/8192) | $-4.32 \times REFIN \times (8192/8192)$ | Table 12. Unipolar Output, Straight Binary Coding | | Digit | Digital Input | | | Analog Output | | | | | | | | | |-----|-------|---------------|------|------------------------------|------------------------------|---------------------------------|--|--|--|--|--|--|--| | MSB | | | LSB | +5 V Output Range | +10 V Output Range | +10.8 V Output Range | | | | | | | | | 11 | 1111 | 1111 | 1111 | +2 × REFIN × (16,383/16,384) | +4 × REFIN × (16,383/16,384) | +4.32 × REFIN × (16,383/16,384) | | | | | | | | | 11 | 1111 | 1111 | 1110 | +2 × REFIN × (16,382/16,384) | +4 × REFIN × (16,382/16,384) | +4.32 × REFIN × (16,382/16,384) | | | | | | | | | | | | | | | | | | | | | | | | 10 | 0000 | 0000 | 0001 | +2 × REFIN × (8193/16,384) | +4 × REFIN × (8193/16,384) | +4.32 × REFIN × (8193/16,384) | | | | | | | | | 10 | 0000 | 0000 | 0000 | +2 × REFIN × (8192/16,384) | +4 × REFIN × (8192/16,384) | +4.32 × REFIN × (8192/16,384) | | | | | | | | | 01 | 1111 | 1111 | 1111 | +2 × REFIN × (8191/16,384) | +4 × REFIN × (8191/16,384) | +4.32 × REFIN × (8191/16,384) | | | | | | | | | ••• | | | | | | | | | | | | | | | 00 | 0000 | 0000 | 0001 | +2 × REFIN × (1/16,384) | +4 × REFIN × (1/16,384) | +4.32 × REFIN × (1/16,384) | | | | | | | | | 00 | 0000 | 0000 | 0000 | ov | ov | 0 V | | | | | | | | ## **Data Sheet** ### Ideal Output Voltage to Input Code Relationship—AD5722 Table 13. Bipolar Output, Offset Binary Coding | | Digital Inp | out | | Analog Output | | |------|-------------|------|--------------------------------------|--------------------------------------|-----------------------------------------| | MSB | ISB LSB | | ±5 V Output Range | ±10 V Output Range | ±10.8 V Output Range | | 1111 | 1111 | 1111 | +2 × REFIN × (2047/2048) | +4 × REFIN × (2047/2048) | +4.32 × REFIN × (2047/2048) | | 1111 | 1111 | 1110 | +2 × REFIN × (2046/2048) | +4 × REFIN × (2046/2048) | +4.32 × REFIN × (2046/2048) | | | ••• | | | | | | 1000 | 0000 | 0001 | $+2 \times REFIN \times (1/2048)$ | $+4 \times REFIN \times (1/2048)$ | $+4.32 \times REFIN \times (1/2048)$ | | 1000 | 0000 | 0000 | 0 V | 0 V | 0 V | | 0111 | 1111 | 1111 | $-2 \times REFIN \times (1/2048)$ | $-4 \times REFIN \times (1/2048)$ | $-4.32 \times REFIN \times (1/2048)$ | | | | | | | | | 0000 | 0000 | 0001 | $-2 \times REFIN \times (2047/2048)$ | $-4 \times REFIN \times (2047/2048)$ | $-4.32 \times REFIN \times (2047/2048)$ | | 0000 | 0000 | 0000 | $-2 \times REFIN \times (2048/2048)$ | $-4 \times REFIN \times (2048/2048)$ | $-4.32 \times REFIN \times (2048/2048)$ | **Table 14. Bipolar Output, Twos Complement Coding** | | Digital Inp | out | | Analog Output | | |------|-------------|------|--------------------------------------|--------------------------------------|-----------------------------------------| | MSB | | LSB | ±5 V Output Range | ±10 V Output Range | ±10.8 V Output Range | | 0111 | 1111 | 1111 | +2 × REFIN × (2047/2048) | +4 × REFIN × (2047/2048) | +4.32 × REFIN × (2047/2048) | | 0111 | 1111 | 1110 | +2 × REFIN × (2046/2048) | +4 × REFIN × (2046/2048) | +4.32 × REFIN × (2046/2048) | | | | | | | | | 0000 | 0000 | 0001 | +2 × REFIN × (1/2048) | $+4 \times REFIN \times (1/2048)$ | $+4.32 \times REFIN \times (1/2048)$ | | 0000 | 0000 | 0000 | ov | ov | ov | | 1111 | 1111 | 1111 | $-2 \times REFIN \times (1/2048)$ | $-4 \times REFIN \times (1/2048)$ | $-4.32 \times REFIN \times (1/2048)$ | | | | | | | | | 1000 | 0000 | 0001 | $-2 \times REFIN \times (2047/2048)$ | $-4 \times REFIN \times (2047/2048)$ | $-4.32 \times REFIN \times (2047/2048)$ | | 1000 | 0000 | 0000 | -2 × REFIN × (2048/2048) | $-4 \times REFIN \times (2048/2048)$ | $-4.32 \times REFIN \times (2048/2048)$ | Table 15. Unipolar Output, Straight Binary Coding | | Digital Inp | out | | Analog Output | | |------|-------------|------|--------------------------|--------------------------------------|-----------------------------------------| | MSB | | LSB | +5 V Output Range | +10 V Output Range | +10.8 V Output Range | | 1111 | 1111 | 1111 | +2 × REFIN × (4095/4096) | +4 × REFIN × (4095/4096) | +4.32 × REFIN × (4095/4096) | | 1111 | 1111 | 1110 | +2 × REFIN × (4094/4096) | +4 × REFIN × (4094/4096) | $+4.32 \times REFIN \times (4094/4096)$ | | ••• | ••• | | | | | | 1000 | 0000 | 0001 | +2 × REFIN × (2049/4096) | $+4 \times REFIN \times (2049/4096)$ | +4.32 × REFIN × (2049/4096) | | 1000 | 0000 | 0000 | +2 × REFIN × (2048/4096) | +4 × REFIN × (2048/4096) | +4.32 × REFIN × (2048/4096) | | 0111 | 1111 | 1111 | +2 × REFIN × (2047/4096) | +4 × REFIN × (2047/4096) | +4.32 × REFIN × (2047/4096) | | | ••• | | | | | | 0000 | 0000 | 0001 | +2 × REFIN × (1/4096) | $+4 \times REFIN \times (1/4096)$ | +4.32 × REFIN × (1/4096) | | 0000 | 0000 | 0000 | ov | 0 V | 0 V | #### **INPUT SHIFT REGISTER** The input shift register is 24 bits wide and consists of a read/write bit $(R/\overline{W})$ , a reserved bit (zero) that must always be set to 0, three register select bits (REG0, REG1, REG2), three DAC address bits (A2, A1, A0), and 16 data bits (data). The register data is clocked in MSB first on the SDIN pin. Table 16 shows the register format, and Table 17 describes the function of each bit in the register. All registers are read/write registers. **Table 16. Input Register Format** LSB MSB **DB23** DB22 **DB21 DB20 DB19** DB18 **DB17** DB16 DB15 to DB0 R/W REG2 REG1 REG0 A2 A0 Data Zero Α1 | Table 17. Input Regi | ister Bit Fun | ctions | | | | | | | | | |----------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------------|--|--|--|--|--|--| | Bit Mnemonic | Descript | ion | | | | | | | | | | R/W | Indicates a read from or a write to the addressed register. | | | | | | | | | | | REG2, REG1, REG0 | | Used in association with the address bits to determine if a write operation is to the DAC register, the output range select register, the power control register, or the control register. | | | | | | | | | | | REG2 | REG1 | REG0 | Function | | | | | | | | | 0 | 0 | 0 | DAC register | | | | | | | | | 0 | 0 0 1 Output range select register | | | | | | | | | | | 0 | 0 1 0 Power control register | | | | | | | | | | | 0 | 0 1 1 Control register | | | | | | | | | | A2, A1, A0 | These DA | AC address | bits are use | d to decode the DAC channels. | | | | | | | | | A2 | A1 | A0 | Channel Address | | | | | | | | | 0 | 0 | 0 | DAC A | | | | | | | | | 0 | 1 | 0 | DAC B | | | | | | | | | 1 | 0 | 0 | Both DACs | | | | | | | | Data | Data bits | | | | | | | | | | I CR LSB #### **DAC REGISTER** The DAC register is addressed by setting the three REG bits to 000. The DAC address bits select the DAC channel in which the data transfer is to take place (see Table 17). The data bits are in positions DB15 to DB0 for the AD5752 (see Table 18), DB15 to DB2 for the AD5732 (see Table 19), and DB15 to DB4 for the AD5722 (see Table 20). Table 18. Programming the AD5752 DAC Register **MSB** | 11.50 | | | | | | | | 200 | |-------|------|------|------|------|----|------------|----|-----------------| | R/W | Zero | REG2 | REG1 | REG0 | A2 | A1 | A0 | DB15 to DB0 | | 0 | 0 | 0 | 0 | 0 | | DAC addres | is | 16-bit DAC data | #### Table 19. Programming the AD5732 DAC Register **MSB** | R/W | Zero | REG2 | REG1 | REG0 | A2 | A1 | A0 | DB15 to DB2 | DB1 | DB0 | |-----|------|------|------|------|-------------|----|----|-----------------|-----|-----| | 0 | 0 | 0 | 0 | 0 | DAC address | | SS | 14-bit DAC data | Χ | Χ | #### Table 20. Programming the AD5722 DAC Register **MSB LSB** | R/W | Zero | REG2 | REG1 | REG0 | A2 | <b>A</b> 1 | A0 | DB15 to DB4 | DB3 | DB2 | DB1 | DB0 | |-----|------|------|------|------|-------------|------------|-----|-----------------|-----|-----|-----|-----| | 0 | 0 | 0 | 0 | 0 | DAC address | | ess | 12-bit DAC data | Χ | Χ | Χ | Χ | #### **OUTPUT RANGE SELECT REGISTER** The output range select register is addressed by setting the three REG bits to 001. The DAC address bits select the DAC channel, and the range bits (R2, R1, R0) select the required output range (see Table 21 and Table 22). Table 21. Programming the Required Output Range **MSB** | MSB | | | | | | | | | | | LSB | |-----|------|------|------|------|----|----------|-----|-------------|-----|-----|-----| | R/W | Zero | REG2 | REG1 | REG0 | A2 | A1 | A0 | DB15 to DB3 | DB2 | DB1 | DB0 | | 0 | 0 | 0 | 0 | 1 | D. | AC addre | ess | Don't care | R2 | R1 | R0 | **Table 22. Output Range Options** | R2 | R1 | R0 | Output Range (V) | |----|----|----|------------------| | 0 | 0 | 0 | +5 | | 0 | 0 | 1 | +10 | | 0 | 1 | 0 | +10.8 | | 0 | 1 | 1 | ±5 | | 1 | 0 | 0 | ±10 | | 1 | 0 | 1 | ±10.8 | #### **CONTROL REGISTER** The control register is addressed by setting the three REG bits to 011. The value written to the address and data bits determines the control function selected. The control register options are shown in Table 23 and Table 24. Table 23. Programming the Control Register | MSB | | | | | | | | LSB | |-----|---|------|-------|---|---|------|------|------| | | _ | <br> | <br>_ | _ | _ | <br> | <br> | <br> | | R/W | Zero | REG2 | REG1 | REG0 | A2 | <b>A</b> 1 | A0 | DB15 to DB4 | DB3 | DB2 | DB1 | DB0 | | | | |-----|------|------|------|------|----|------------|----|--------------------------|-------------------------|------------|-------------|-----|--|--|--| | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | NOP, data = don't care | | | | | | | | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | Don't care | TSD enable | CLR select | SDO disable | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | Clear, data = don't care | | | | | | | | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | | Load, data = don't care | | | | | | | Table 24. Explanation of Control Register Options | Option | Description | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | NOP | No operation instruction used in readback operations. | | Clear | Addressing this function sets the DAC registers to the clear code and updates the outputs. | | Load | Addressing this function updates the DAC registers and, consequently, the DAC outputs. | | SDO Disable | Set by the user to disable the SDO output. Cleared by the user to enable the SDO output (default). | | CLR Select | See Table 25 for a description of the CLR select operation. | | Clamp Enable | Set by the user to enable the current-limit clamp. The channel does not power down upon detection of an overcurrent; the current is clamped at 20 mA (default). | | | Cleared by the user to disable the current-limit clamp. The channel powers down upon detection of an overcurrent. | | TSD Enable | Set by the user to enable the thermal shutdown feature. Cleared by the user to disable the thermal shutdown feature (default). | #### **Table 25. CLR Select Options** | | Output CLR Value | | | | | | | |--------------------|-----------------------|----------------------|--|--|--|--|--| | CLR Select Setting | Unipolar Output Range | Bipolar Output Range | | | | | | | 0 | 0 V | 0 V | | | | | | | 1 | Midscale | Negative full-scale | | | | | | #### **POWER CONTROL REGISTER** The power control register is addressed by setting the three REG bits to 010. This register allows the user to control and determine the power and thermal status of the AD5722/AD5732/AD5752. The power control register options are shown in Table 26 and Table 27. #### **Table 26. Programming the Power Control Register** | MIZR | | | | | | | | | | | | | | | | | | | T2R | |------|------|------|------|------|----|----|----|-----------------|------|-----------------|-----|--------|-----|-----|-----|-----|--------|-----|--------| | R/W | Zero | REG2 | REG1 | REG0 | A2 | A1 | AO | DB15 to<br>DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | Χ | 0 | OC <sub>B</sub> | X | $OC_A$ | Χ | TSD | X | Χ | $PU_B$ | Χ | $PU_A$ | **Table 27. Power Control Register Functions** | Option | Description | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PU <sub>A</sub> | DAC A power-up. When set, this bit places DAC A in normal operating mode. When cleared, this bit places DAC A in power-down mode (default). After setting this bit to power DAC A, a power-up time of 10 µs is required. During this power-up time, the DAC register should not be loaded to the DAC output (see the Load DAC (LDAC) section). If the clamp enable bit of the control register is cleared, DAC A powers down automatically on detection of an overcurrent, and PUA is cleared to reflect this. | | $PU_B$ | DAC B power-up. When set, this bit places DAC B in normal operating mode. When cleared, this bit places DAC B in power-down mode (default). After setting this bit to power DAC B, a power-up time of 10 µs is required. During this power-up time, the DAC register should not be loaded to the DAC output (see the Load DAC (LDAC) section). If the clamp enable bit of the control register is cleared, DAC B powers down automatically on detection of an overcurrent, and PU <sub>B</sub> is cleared to reflect this. | | TSD | Thermal shutdown alert (read-only bit). In the event of an overtemperature situation, both DACs are powered down and this bit is set. | | $OC_A$ | DAC A overcurrent alert (read-only bit). In the event of an overcurrent situation on DAC A, this bit is set. | | $OC_B$ | DAC B overcurrent alert (read-only bit). In the event of an overcurrent situation on DAC B, this bit is set. | ### **DESIGN FEATURES** #### **ANALOG OUTPUT CONTROL** In many industrial process control applications, it is vital that the output voltage be controlled during power-up. When the supply voltages change during power-up, the $V_{\text{OUT}}x$ pins are clamped to 0 V via a low impedance path (approximately $4~\text{k}\Omega$ ). To prevent the output amplifiers from being shorted to 0 V during this time, Transmission Gate G1 is also opened (see Figure 42). These conditions are maintained until the analog power supplies have stabilized and a valid word is written to a DAC register. At this time, G2 opens and G1 closes. Figure 42. Analog Output Control Circuitry #### **POWER-DOWN MODE** Each DAC channel of the AD5722/AD5732/AD5752 can be individually powered down. By default, all channels are in power-down mode. The power status is controlled by the power control register (see Table 26 and Table 27 for details). When a channel is in power-down mode, its output pin is clamped to ground through a resistance of approximately 4 k $\Omega$ , and the output of the amplifier is disconnected from the output pin. #### **OVERCURRENT PROTECTION** Each DAC channel of the AD5722/AD5732/AD5752 incorporates individual overcurrent protection. The user has two options for the configuration of the overcurrent protection: constant current clamp or automatic channel power-down. The configuration of the overcurrent protection is selected via the clamp enable bit in the control register. #### **Constant Current Clamp (Clamp Enable = 1)** If a short circuit occurs in this configuration, the current is clamped at 20 mA. This event is signaled to the user by the setting of the appropriate overcurrent ( $OC_x$ ) bit in the power control register. Upon removal of the short-circuit fault, the $OC_x$ bit is cleared. #### Automatic Channel Power-Down (Clamp Enable = 0) If a short circuit occurs in this configuration, the shorted channel powers down and its output is clamped to ground via a resistance of approximately 4 k $\Omega$ . At this time, the output of the amplifier is disconnected from the output pin. The short-circuit event is signaled to the user via the overcurrent (OC<sub>x</sub>) bits, and the power-up (PU<sub>x</sub>) bits indicate which DACs have powered down. After the fault is rectified, the channels can be powered up again by setting the PU<sub>x</sub> bits. #### THERMAL SHUTDOWN The AD5722/AD5732/AD5752 incorporate a thermal shutdown feature that automatically shuts down the device if the core temperature exceeds approximately 150°C. The thermal shutdown feature is disabled by default and can be enabled via the TSD enable bit of the control register. In the event of a thermal shutdown, the TSD bit of the power control register is set. # APPLICATIONS INFORMATION +5 V/±5 V OPERATION When operating from a single +5 V supply or a dual $\pm 5$ V supply, an output range of +5 V or $\pm 5$ V is not achievable because sufficient headroom for the output amplifier is not available. In this situation, a reduced reference voltage can be used. For example, a 2 V reference voltage produces an output range of +4 V or $\pm 4$ V, and the 1 V of headroom is more than enough for full operation. A standard value voltage reference of 2.048 V can be used to produce output ranges of +4.096 V and $\pm 4.096$ V. #### **ALTERNATIVE POWER-UP SEQUENCE SUPPORT** There may be cases where it is not possible to use the recommended power-up sequence, and in those instances an external circuit shown in Figure 43 is recommended to be used. The circuit shown in Figure 43 ensures that the digital block is powered up first, prior to the analog block, by using a load switch circuit. This circuit targets applications for which either $AV_{\rm DD}$ or $AV_{\rm SS}$ or both supplies power up before $DV_{\rm CC}$ . Consider the following design rules when choosing the component values for the $AV_{\rm DD}$ delay circuit. - R1 ensures that the Q1 gate to source voltage is zero when DV<sub>CC</sub> is in an open state. R1 also prevents false turn on of Q1. However, if DV<sub>CC</sub> is permanently connected to the source, R1 can be removed to conserve power. - Select Q1 (N-channel MOSFET) with a $V_{GS}$ threshold that is much lower than the minimum operating $DV_{CC}$ and a $V_{DS}$ rating much lower than the maximum operating $AV_{DD}$ . - C1, R2, and R3 are the main components that dictates the delay from DV<sub>CC</sub> enable to AV<sub>DD</sub>. Adjust the values according for the desired delay. Choose R2 and R3 values that ensure Q2 turn on. $$\begin{split} t_{DELAY}(\text{sec}) &= -C_1(R_3 \mid\mid R_2) \times \ln \left[ 1 - \left( \frac{\left| V_{GS} \right|}{V_{EQ}} \right) \right] \\ \text{where } V_{EQ} &= AV_{DD} \left( \frac{R_3}{R_3 + R_2} \right) \end{split}$$ • Q2 (P-channel MOSFET) acts as a switch that allows the flow of current from V<sub>IN</sub> to AV<sub>DD</sub>; therefore, choosing a MOSFET with very low R<sub>DSON</sub> is necessary to minimize losses during operation. Other parameters such as maximum V<sub>DS</sub> rating, maximum drain to source current rating, V<sub>GS</sub> threshold voltage, and maximum gate to source voltage rating must also be taken into consideration when choosing Q2. Figure 43. Load Switch Control Circuit Figure 44 shows an example of the analog supplies powering up before the digital supply. The circuit delays the $AV_{DD}$ power up until after $DV_{CC}$ , as shown by the $AV_{DD}$ (delayed) line. Figure 44. Delayed Power Supplies Sequence Example #### **LAYOUT GUIDELINES** In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board on which the AD5722/AD5732/AD5752 are mounted should be designed so that the analog and digital sections are separated and confined to certain areas of the board. If the AD5722/AD5732/AD5752 are in a system where multiple devices require an AGND-to-DGND connection, the connection should be made at one point only. The star ground point should be established as close as possible to the device. The AD5722/AD5732/AD5752 should have ample supply bypassing of a 10 $\mu F$ capacitor in parallel with a 0.1 $\mu F$ capacitor on each supply located as close to the package as possible, ideally right up against the device. The 10 $\mu F$ capacitor is the tantalum bead type. The 0.1 $\mu F$ capacitor should have low effective series resistance (ESR) and low effective series inductance (ESI) such as the common ceramic types, which provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching. The power supply lines of the AD5722/AD5732/AD5752 should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals, such as a data clock, should be shielded with digital ground to avoid radiating noise to other parts of the board, and they should never be run near the reference inputs. A ground line routed between the SDIN and SCLK lines helps reduce crosstalk between them (this is not required on a multilayer board that has a separate ground plane, but separating the lines does help). It is essential to minimize noise on the REFIN line because any unwanted signals can couple through to the DAC outputs. Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other. This reduces the effects of feedthrough on the board. A microstrip technique is by far the best method, but it is not always possible with a double-sided board. In this technique, the component side of the board is dedicated to a ground plane, and signal traces are placed on the solder side. #### **GALVANICALLY ISOLATED INTERFACE** In many process control applications, it is necessary to provide an isolation barrier between the controller and the unit being controlled to protect and isolate the controlling circuitry from any hazardous common-mode voltages that may occur. The *i*Coupler\* family of products from Analog Devices, Inc., provides voltage isolation in excess of 2.5 kV. The serial loading structure of the AD5722/AD5732/AD5752 makes them ideal for isolated interfaces because the number of interface lines is kept to a minimum. Figure 45 shows a 4-channel isolated interface to the AD5722/AD5732/AD5752 using an ADuM1400. For further information, visit www.analog.com/iCouplers. Figure 45. Isolated Interface #### **VOLTAGE REFERENCE SELECTION** To achieve optimum performance from the AD5722/AD5732/AD5752 over their full operating temperature range, a precision voltage reference must be used. Thought should be given to the selection of a precision voltage reference. The voltage applied to the reference inputs is used to provide a buffered positive and negative reference for the DAC cores. Therefore, any error in the voltage reference is reflected in the outputs of the device. There are four possible sources of error to consider when choosing a voltage reference for high accuracy applications: initial accuracy, temperature coefficient of the output voltage, long-term drift, and output voltage noise. • Initial accuracy error on the output voltage of an external reference can lead to a full-scale error in the DAC. To minimize these errors, a reference with low initial accuracy error specification is preferred. Choosing a reference with an output trim adjustment, such as the ADR421, allows a system designer to trim out system errors by setting the reference voltage to a voltage other than the nominal. The trim adjustment can also be used to trim out temperatureinduced errors. - The temperature coefficient of a reference output voltage affects INL, DNL, and TUE. A reference with a tight temperature coefficient specification should be chosen to reduce the dependence of the DAC output voltage on ambient conditions. - Long-term drift is a measure of how much the reference output voltage drifts over time. A reference with a tight long-term drift specification ensures that the overall solution remains relatively stable over its entire lifetime. - Reference output voltage noise needs to be considered in high accuracy applications that have relatively low noise budgets. It is important to choose a reference with as low an output noise voltage as practical for the required system resolution. Precision voltage references such as the ADR431 (XFET\* design) produce low output noise in the 0.1 Hz to 10 Hz range. However, as the circuit bandwidth increases, filtering the output of the reference may be required to minimize the output noise. #### MICROPROCESSOR INTERFACING Microprocessor interfacing to the AD5722/AD5732/AD5752 is via a serial bus that uses a standard protocol compatible with microcontrollers and DSP processors. The communications channel is a 3-wire (minimum) interface consisting of a clock signal, a data signal, and a synchronization signal. The AD5722/AD5732/AD5752 require a 24-bit data-word with data valid on the falling edge of SCLK. For all interfaces, the DAC output update can be initiated automatically when all the data is clocked in, or it can be performed under the control of $\overline{\text{LDAC}}$ . The contents of the registers can be read using the readback function. #### AD5722/AD5732/AD5752 to Blackfin® DSP Interface Figure 46 shows how the AD5722/AD5732/AD5752 can be interfaced to the Analog Devices Blackfin DSP. The Blackfin has an integrated SPI port that can be connected directly to the SPI pins of the AD5722/AD5732/AD5752 and the programmable I/O pins that can be used to set the state of a digital input such as the $\overline{\text{LDAC}}$ pin. Figure 46. AD5722/AD5732/AD5752 to Blackfin Interface Table 28. Some Precision References Recommended for Use with the AD5722/AD5732/AD5752 | Part No. | Initial Accuracy (mV Max) | Long-Term Drift (ppm Typ) | Temp Drift (ppm/°C Max) | 0.1 Hz to 10 Hz Noise (μV p-p Typ) | |----------|---------------------------|---------------------------|-------------------------|------------------------------------| | ADR431 | ±1 | 40 | 3 | 3.5 | | ADR421 | ±1 | 50 | 3 | 1.75 | | ADR03 | ±2.5 | 50 | 3 | 6 | | ADR291 | ±2 | 50 | 8 | 8 | | AD780 | ±1 | 20 | 3 | 4 | ### **OUTLINE DIMENSIONS** Figure 47. 24-Lead Thin Shrink Small Outline Package, Exposed Pad [TSSOP\_EP] (RE-24) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model <sup>1</sup> | Resolution (Bits) | Temperature Range | INL | TUE (% FSR) | Package Description | Package Option | |--------------------|-------------------|-------------------|---------|-------------|---------------------|----------------| | AD5722AREZ | 12 | −40°C to +85°C | ±1 LSB | ±0.3 | 24-Lead TSSOP_EP | RE-24 | | AD5722AREZ-REEL7 | 12 | −40°C to +85°C | ±1 LSB | ±0.3 | 24-Lead TSSOP_EP | RE-24 | | AD5732AREZ | 14 | −40°C to +85°C | ±4 LSB | ±0.3 | 24-Lead TSSOP_EP | RE-24 | | AD5732AREZ-REEL7 | 14 | −40°C to +85°C | ±4 LSB | ±0.3 | 24-Lead TSSOP_EP | RE-24 | | AD5752AREZ | 16 | −40°C to +85°C | ±16 LSB | ±0.3 | 24-Lead TSSOP_EP | RE-24 | | AD5752AREZ-REEL7 | 16 | −40°C to +85°C | ±16 LSB | ±0.3 | 24-Lead TSSOP_EP | RE-24 | $<sup>^{1}</sup>$ Z = RoHS Compliant Part.