# enCoRe™ III Full Speed USB Controller #### **Features** - Powerful Harvard Architecture Processor - □ M8C Processor Speeds to 24 MHz - □ Two 8x8 Multiply, 32-Bit Accumulate - □ 3.15 to 5.25V Operating Voltage - □ USB 2.0 USB-IF Certified. TID# 40000110 - □ Commercial Operating Temperature Range: 0°C to +70°C - ☐ Industrial Operating Temperature Range: -40°C to +85°C - Advanced Peripherals (enCoRe™ III Blocks) - □ 6 Analog enCoRe III Blocks provide: - Up to 14-Bit Incremental and Delta Sigma ADCs - Programmable Threshold Comparator - □ Four Digital enCoRe III Blocks Provide: - 8-Bit and 16-Bit PWMs, Timers, and Counters - I<sup>2</sup>C Master - SPI Master or Slave - Full Duplex UART - CYFISNP and CYFISPI Modules to Talk to Cypress CYFI Radio - Complex Peripherals by Combining Blocks - Full Speed USB (12 Mbps) - □ Four Unidirectional Endpoints - ☐ One Bidirectional Control Endpoint - □ Dedicated 256 Byte Buffer - □ No External Crystal Required - Operational at 3.15V to 3.5V or 4.35V to 5.25V - Flexible On-Chip Memory - □ 16K Flash Program Storage 50,000 Erase/Write Cycles - □ 1K SRAM Data Storage - □ In-System Serial Programming (ISSP) - □ Partial Flash Updates - □ Flexible Protection Modes - □ EEPROM Emulation in Flash - Programmable Pin Configurations - □ 25 mA Sink on all GPIO - □ Pull Up, Pull Down, High Z, Strong, or Open Drain Drive Modes on all GPIO - Configurable Interrupt on all GPIO - Precision, Programmable Clocking - □ Internal ±4% 24 and 48 MHz Oscillator with Support for External Clock Oscillator - □ Internal Oscillator for Watchdog and Sleep - □ .25% Accuracy for USB with no External Components - Additional System Resources - □ I<sup>2</sup>C Slave, Master, and Multi-Master to 400 kHz - □ Watchdog and Sleep Timers - □ User-Configurable Low Voltage Detection - □ Integrated Supervisory Circuit - □ On-Chip Precision Voltage Reference - Complete Development Tools - □ Free Development Software (PSoC Designer™) - □ Full Featured, In-Circuit Emulator and Programmer - □ Full Speed Emulation - □ Complex Breakpoint Structure - □ 128K Bytes Trace Memory ### **Contents** | Features | 1 | |-----------------------------------|---| | Block Diagram | 1 | | Contents | | | Applications | 3 | | enCoRe III Functional Overview | 3 | | enCoRe III Core | 3 | | The Digital System | 3 | | The Analog System | 4 | | Additional System Resources | 4 | | enCoRe III Device Characteristics | 4 | | Getting Started | 5 | | Development Kits | 5 | | Technical Training Modules | 5 | | Consultants | 5 | | Technical Support | 5 | | Application Notes | | | Development Tools | 5 | | PSoC Designer Software Subsystems | 5 | | Hardware Tools | 6 | | Designing with User Modules | 6 | | Document Conventions | 7 | | Acronyms Used | 7 | | Units of Measure | 7 | | Numeric Naming | 7 | | Pin Information | | |------------------------------------------------|----| | 56-Pin Part Pinout | 8 | | 28-Pin Part Pinout | 9 | | Register Reference | 10 | | Register Mapping Tables | 10 | | Register Map Bank 0 Table: User Space | 11 | | Register Map Bank 1 Table: Configuration Space | 12 | | Electrical Specifications | 13 | | Absolute Maximum Ratings | | | Operating Temperature | 14 | | DC Electrical Characteristics | 15 | | AC Electrical Characteristics | 22 | | Packaging Information | 28 | | Package Diagrams | 28 | | Thermal Impedance | | | Solder Reflow Peak Temperature | | | Package Handling | | | Ordering Information | | | Document History Page | | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | | | Products | | | PSoC® Solutions | 33 | ### **Applications** - PC HID devices - Mouse (Optomechanical, Optical, Trackball) - □ Keyboards - □ Joysticks - Gaming - □ Game Pads - □ Console Keyboards - General Purpose - □ Barcode Scanners - □ POS Terminal - □ Consumer Electronics - □ Toys - □ Remote Controls - □ USB to Serial #### enCoRe III Functional Overview The enCoRe III is based on flexible PSoC architecture and is a full featured, full speed (12 Mbps) USB part. Configurable analog, digital, and interconnect circuitry enable a high level of integration in a host of consumer, and communication applications This architecture enables the user to create customized peripheral configurations that match the requirements of each individual application. Additionally, a fast CPU, Flash program memory, SRAM data memory, and configurable I/O are included in both 28-pin SSOP and 56-pin QFN packages. enCoRe III architecture, as illustrated in the "Block Diagram" on page 1, is comprised of four main areas: enCoRe III Core, Digital System, Analog System, and System Resources including a full speed USB port. Configurable global busing enables all the device resources to combine into a complete custom system. The enCoRe III CY7C64215 can have up to seven I/O ports that connect to the global digital and analog interconnects, providing access to 4 digital blocks and 6 analog blocks. #### enCoRe III Core The enCoRe III Core is a powerful engine that supports a rich feature set. The core includes a CPU, memory, clocks, and configurable GPIO (General Purpose I/O). The M8C CPU core is a powerful processor with speeds up to 24 MHz, providing a four MIPS 8-bit Harvard architecture microprocessor. The CPU uses an interrupt controller with up to 20 vectors, to simplify programming of real-time embedded events. Program execution is timed and protected using the included Sleep and Watch Dog Timers (WDT). Memory encompasses 16K of Flash for program storage, 1K of SRAM for data storage, and up to 2K of EEPROM emulated using the Flash. Program Flash uses four protection levels on blocks of 64 bytes, enabling customized software IP protection. enCoRe III incorporates flexible internal clock generators, including a 24 MHz IMO (internal main oscillator) accurate to 8% over temperature and voltage as well as an option for an external clock oscillator. USB operation requires the OSC LOCK bit of the USB\_CR0 register to be set to obtain IMO accuracy to .25%. The 24 MHz IMO is doubled to 48 MHz for use by the digital system, if needed. The 48 MHz clock is required to clock the USB block and must be enabled for communication. A low power 32 kHz ILO (internal low speed oscillator) is provided for the Sleep Timer and WDT. The clocks, together with programmable clock dividers (System Resource), provide flexibility to integrate almost any timing requirement into enCoRe III. In USB systems, the IMO self-tunes to ±0.25% accuracy for USB communication. The extended temperature range for the Industrial operating range (-40°C to +85°C) requires the use of an external clock oscillator, which is only available on the 56-pin QFN package. enCoRe III GPIOs provide connection to the CPU, digital and analog resources of the device. Each pin's drive mode may be selected from eight options, enabling great flexibility in external interfacing. Every pin also has capability to generate a system interrupt on high level, low level, and change from last read. ### The Digital System The Digital System is composed of four digital enCoRe III blocks. Each block is an 8-bit resource that is used alone or combined with other blocks to form 8, 16, 24, and 32-bit peripherals, which are called user module references. Figure 1. Digital System Block Diagram The following digital configurations can be built from the blocks: - PWMs, Timers, and Counters (8-bit and 16-bit) - UART 8-bit with selectable parity - SPI master and slave - I<sup>2</sup>C Master - RF Interface: Interface to Cypress CYFI Radio The digital blocks are connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also enable signal multiplexing and performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller. #### The Analog System The Analog System is composed of six configurable blocks, comprised of an opamp circuit enabling the creation of complex analog signal flows. Analog peripherals are very flexible and are customized to support specific application requirements. enCoRe III analog function supports the Analog-to-digital converters (with 6 to 14-bit resolution, selectable as Incremental, and Delta Sigma) and programmable threshold comparator). Analog blocks are arranged in two columns of three, with each column comprising one CT (Continuous Time - AC B00 or AC B01) and two SC (Switched Capacitor - ASC10 and ASD20 or ASD11 and ASC21) blocks, as shown in Figure 2. Figure 2. Analog System Block Diagram #### The Analog Multiplexer System The Analog Mux Bus can connect to every GPIO pin in ports 0–5. Pins which are connected to the bus individually or in any combination. The bus also connects to the analog system for analysis with comparators and analog-to-digital converters. It is split into two sections for simultaneous dual-channel processing. An additional 8:1 analog input multiplexer provides a second path to bring Port 0 pins to the analog array. #### **Additional System Resources** System Resources provide additional capability useful to complete systems. Additional resources include a multiplier, decimator, low voltage detection, and power-on reset. Brief statements describing the merits of each resource follow. - Full Speed USB (12 Mbps) with five configurable endpoints and 256 bytes of RAM. No external components required except two series resistors. Industrial temperature operating range for USB requires an external clock oscillator. - Two multiply accumulates (MACs) provide fast 8-bit multipliers with 32-bit accumulate, to assist in both general math and digital filters. - The decimator provides a custom hardware filter for digital signal processing applications including the creation of Delta Sigma ADCs. - Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks are routed to both the digital and analog systems. - The I2C module provides 100 and 400 kHz communication over two wires. Slave, master, and multi-master modes are all supported. - Low Voltage Detection (LVD) interrupts can signal the application of falling voltage levels, while the advanced POR (Power On Reset) circuit eliminates the need for a system supervisor. #### enCoRe III Device Characteristics enCoRe III devices have four digital blocks and six analog blocks. The following table lists the resources available for specific enCoRe III devices. Table 1. enCoRe III Device Characteristics | Part<br>Number | Digital<br>I/O | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks | SRAM<br>Size | Flash<br>Size | |---------------------|----------------|-----------------|-------------------|------------------|-------------------|-------------------|------------------|--------------|---------------| | CY7C64215<br>28 Pin | up to<br>22 | 1 | 4 | 22 | 2 | 2 | 6 | 1K | 16K | | CY7C64215<br>56 Pin | up to<br>50 | 1 | 4 | 48 | 2 | 2 | 6 | 1K | 16K | ### Getting Started The quickest path to understanding the enCoRe III silicon is by reading this data sheet and using the PSoC Designer Integrated Development Environment (IDE). This data sheet is an overview of the enCoRe V integrated circuit and presents specific pin, register, and electrical specifications. For in-depth information, along with detailed programming information, reference the PSoC Programmable System-on-Chip Technical Reference Manual, which can be found on http://www.cypress.com/psoc. For up-to-date Ordering, Packaging, and Electrical Specification information, reference the latest enCoRe V device data sheets on the web at http://www.cypress.com/go/usb. #### **Development Kits** Development Kits are available online from Cypress at <a href="https://www.cypress.com/shop">www.cypress.com/shop</a> and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark. Under Product Categories, click USB (Universal Serial Bus) to view a current list of available items. #### **Technical Training Modules** Free technical training (on demand, webinars, and workshops) is available online at <a href="https://www.cypress.com/training">www.cypress.com/training</a>. The training covers a wide variety of topics and skill levels to assist you in your designs. #### **Consultants** Certified USB consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant go to www.cypress.com/cypros. #### **Technical Support** For assistance with technical issues, search KnowledgeBase articles and forums at <a href="https://www.cypress.com/support">www.cypress.com/support</a>. If you cannot find an answer to your question, call technical support at 1-800-541-4736. #### **Application Notes** Application notes are an excellent introduction to the wide variety of possible PSoC designs. They are located here: www.cypress.com/psoc. Select Application Notes under the Documentation tab. ### **Development Tools** PSoC Designer is a Microsoft® Windows® based, integrated development environment for enCoRe III. The PSoC Designer IDE and application runs on Windows XP or Vista. PSoC Designer helps the customer to select an operating configuration for the enCoRe III, write application code that uses the enCoRe III, and debug the application. This system provides design database management by project, an integrated debugger with In-Circuit Emulator, in-system programming support, and the CYASM macro assembler for the CPUs. PSoC Designer also supports a high-level C language compiler developed specifically for the devices in the family. #### **PSoC Designer Software Subsystems** Device Editor The Device Editor subsystem enables the user to select different onboard analog and digital components called user modules using the enCoRe III blocks. Examples of user modules are ADCs, SPIM, UART, and PWMs. The device editor also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic configuration enables changing configurations at run time. PSoC Designer sets up power on initialization tables for selected enCoRe III block configurations and creates source code for an application framework. The framework contains software to operate the selected components and, if the project uses more than one operating configuration, contains routines to switch between different sets of enCoRe III block configurations at run time. PSoC Designer can print out a configuration sheet for a given project configuration for use during application programming in conjunction with the Device Data Sheet. Once the framework is generated, the user can add application-specific code to flesh out the framework. It is also possible to change the selected components and regenerate the framework. #### Application Editor In the Application Editor you can edit your C language and Assembly language source code. You can also assemble, compile, link, and build. **Assembler.** The macro assembler enables the assembly code to merge seamlessly with C code. The link libraries automatically use absolute addressing or is compiled in relative mode, and linked with other software modules to get absolute addressing. **C** Language Compiler. A C language compiler is available that supports the enCoRe III family of devices. Even if you have never worked in the C language before, the product quickly enables you to create complete C programs for the enCoRe III devices. The embedded, optimizing C compiler provides all the features of C tailored to the enCoRe III architecture. It comes complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality. Page 5 of 33 #### Debugger The PSoC Designer Debugger subsystem provides hardware in-circuit emulation, enabling the designer to test the program in a physical system while providing an internal view of the enCoRe III device. Debugger commands enable the designer to read and program and read and write data memory, read and write I/O registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also enables the designer to create a trace buffer of registers and memory locations of interest. #### Online Help System The online help system displays online, context-sensitive help for the user. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer in getting started. #### **Hardware Tools** #### In-Circuit Emulator A low cost, high functionality ICE Cube is available for development support. This hardware has the capability to program single devices. The emulator consists of a base unit that connects to the PC by way of a USB port. The base unit is universal which operates with all enCoRe III devices. ### **Designing with User Modules** The development process for the enCoRe III device differs from that of a traditional fixed-function microprocessor. The configurable analog and digital hardware blocks give the enCoRe III architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called enCoRe III Blocks, have the ability to implement a wide variety of user-selectable functions. Each block has several registers that determine its function and connectivity to other blocks, multiplexers, buses and to the I/O pins. Iterative development cycles permit you to adapt the hardware and software. This substantially lowers the risk of having to select a different part to meet the final design requirements. To speed the development process, the PSoC Designer Integrated Development Environment (IDE) provides a library of pre-built, pre-tested hardware peripheral functions, called "User Modules." User modules make selecting and implementing peripheral devices simple, and come in analog, digital, and mixed signal varieties. The user module library contains the following digital and analog module designs: - Analog Blocks - □ Incremental ADC (ADCINC) - □ Delta Sigma ADC (DelSig) - □ Programmable Threshold Comparator (CMPPRG) - Digital Blocks - □ Counters: 8-bit and 16-bit (Counter8 and Counter 16) - □ PWMs: 8-bit and 16-bit (PWM8 and PWM16) - □ Timers: 8-bit and 16-bit (Timer8 and Timer 16) - □ I<sup>2</sup>C Master (I<sup>2</sup>CM) - □ SPI Master (SPIM) - □ SPI Slave (SPIS) - ☐ Full Duplex UART (UART) - □ RF (CYFISNP and CYFISPI) - System Resources - □ Protocols: - USBFS - I2C Bootheader (Boothdr I2C) - USB Bootheader (BoothdrUSBFS) - USBUART - □ Digital System Resources - E2PROM - LCD - LED - 7-segment LED (LED7SEG) - Shadow Registers (SHADOWREG) - Sleep Timer Each user module establishes the basic register settings that implement the selected function. It also provides parameters that enable you to tailor its precise configuration to your particular application. For example, a Pulse Width Modulator User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit the designer to establish the pulse width and duty cycle. User modules also provide tested software to cut development time. The user module application programming interface (API) provides high-level functions to control and respond to hardware events at run-time. The API also provides optional interrupt service routines that is adapted as needed. The API functions are documented in user module data sheets that are viewed directly in the PSoC Designer IDE. These data sheets explain the internal operation of the user module and provide performance specifications. Each data sheet describes the use of each user module parameter and documents the setting of each register controlled by the user module. The development process starts when you open a new project and bring up the Device Editor/Chip Layout View, a graphical user interface (GUI) for configuring the hardware. You pick the user modules you need for your project and map them onto the PSoC blocks with point-and-click simplicity. Next, you build signal chains by interconnecting user modules to each other and the I/O pins. At this stage, you also configure the clock source connections and enter parameter values directly or by selecting values from drop-down menus. When you are ready to test the hardware configuration or move on to developing code for the project, you perform the "Generate Application" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the high-level user module API functions. The next step is to write your main program, and any sub-routines using PSoC Designer's Application Editor subsystem. The Application Editor includes a Project Manager that enables you to open the project source code files (including all generated code files) from a hierarchal view. The source code editor provides syntax coloring and advanced edit features for both C and assembly language. File search capabilities include simple string searches and recursive "grep-style" patterns. A single mouse click invokes the Build Manager. It employs a professional-strength "makefile" system to automatically analyze all file dependencies and run the compiler and assembler as necessary. Project level options control optimization strategies used by the compiler and linker. Syntax errors are displayed in a console window. Double clicking the error message takes you directly to the offending line of source code. When all is correct. the linker builds a HEX file image suitable for programming. The last step in the development process takes place inside the PSoC Designer's Debugger subsystem. The Debugger downloads the HEX image to the In-Circuit Emulator (ICE CUBE) where it runs at full speed. Debugger capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint and watch-variable features, the Debugger provides a large trace buffer and enables you define complex breakpoint events that include monitoring address and data bus values, memory locations, and external signals. #### **Document Conventions** #### **Acronyms Used** The following table lists the acronyms that are used in this document. | Acronym | Description | | | | | | |---------|-----------------------------------|--|--|--|--|--| | AC | alternating current | | | | | | | ADC | analog-to-digital converter | | | | | | | API | application programming interface | | | | | | | CPU | central processing unit | | | | | | | Acronym | Description | | | | | | | | |---------|-----------------------------------------------------|--|--|--|--|--|--|--| | СТ | continuous time | | | | | | | | | ECO | external crystal oscillator | | | | | | | | | EEPROM | electrically erasable programmable read-only memory | | | | | | | | | FSR | full scale range | | | | | | | | | GPIO | general purpose I/O | | | | | | | | | GUI | graphical user interface | | | | | | | | | HBM | human body model | | | | | | | | | LSb | least-significant bit | | | | | | | | | LVD | low voltage detect | | | | | | | | | MSb | most-significant bit | | | | | | | | | PC | program counter | | | | | | | | | PLL | phase-locked loop | | | | | | | | | POR | power on reset | | | | | | | | | PPOR | precision power on reset | | | | | | | | | PSoC® | Programmable System-on-Chip™ | | | | | | | | | PWM | pulse width modulator | | | | | | | | | SC | switched capacitor | | | | | | | | | SRAM | static random access memory | | | | | | | | | ICE | in-circuit emulator | | | | | | | | | ILO | internal low speed oscillator | | | | | | | | | IMO | internal main oscillator | | | | | | | | | I/O | input/output | | | | | | | | | IPOR | imprecise power on reset | | | | | | | | #### **Units of Measure** A units of measure table is located in the Electrical Specifications section. Table 5 on page 13 lists all the abbreviations used to measure the enCoRe III devices. #### **Numeric Naming** Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (For example, 01010100b' or '01000011b'). Numbers not indicated by an 'h' or 'b' are decimal. #### Pin Information #### **56-Pin Part Pinout** The CY7C64215 enCoRe III device is available in a 56-pin package which is listed and illustrated in the following table. Every port pin (labeled "P") is capable of Digital I/O. However, Vss and Vdd are not capable of Digital I/O. Table 2. 56-Pin Part Pinout (QFN-MLF SAWN)[1] | Pin | ··· Nama | | Nama | Description | | Fig | ure 3. | CY7C6 | |-----|----------|------|-------|----------------------------------------|-----|----------------------|---------|-------------------------------------| | No. | | | Name | Description | | | | | | 1 | I/O | I, M | P2[3] | Direct Switched Capacitor Block Input. | | | | ≥<br>≥ ⊆ | | 2 | I/O | I, M | P2[1] | Direct Switched Capacitor Block Input. | | | _ | | | 3 | I/O | М | P4[7] | · | | | ≥ | Σέφ | | 4 | I/O | М | P4[5] | | | | 2[5 | P2[7],<br>P0[1], | | 5 | I/O | М | P4[3] | | | | | | | 6 | I/O | М | P4[1] | | | | | 55 <b>=</b> 54 <b>=</b> 53 <b>=</b> | | 7 | I/O | М | P3[7] | | | I,M,P2[3 | 3] 📁 1 | 4, 4, 4, | | 8 | I/O | М | P3[5] | | Α, | I,M,P2[1 | | | | 9 | I/O | М | P3[3] | | | M, P4[7 | | | | 10 | I/O | М | P3[1] | | | M, P4[5 | | | | 11 | I/O | М | P5[7] | | | M , P4[3<br>M , P4[1 | | | | 12 | I/O | М | P5[5] | | | M, P3[7 | | | | 13 | I/O | М | P5[3] | | | M, P3[5 | - | | | 14 | I/O | М | P5[1] | | | M, P3[3 | | | | 15 | I/O | М | | I2C Serial Clock (SCL). | | | 1] = 10 | | | 16 | I/O | М | P1[5] | I2C Serial Data (SDA). | | | 7] 🗖 11 | | | 17 | I/O | М | P1[3] | | | | 5] 🗖 12 | | | 18 | I/O | М | P1[1] | I2C Serial Clock (SCL), ISSP-SCLK. | | M, P5[3 | 3] 🗖 13 | | | 19 | Po | wer | Vss | Ground Connection. | | M, P5[1 | 13 | 9 2 | | 20 | U | SB | D+ | | | | | | | 21 | U | SB | D- | | | | | | | 22 | Po | wer | Vdd | Supply Voltage. | | | 7 | P1[5]<br>P1[3] | | 23 | I/O | | P7[7] | | | | Ę, | SDA,<br>M, | | 24 | I/O | | P7[0] | | | | S) | S S | | 25 | I/O | М | P1[0] | I2C Serial Data (SDA), ISSP-SDATA. | | | 12 | M, 12C 9 | | 26 | I/O | М | P1[2] | | | | Σ | Σ Σ | | 27 | I/O | М | P1[4] | Optional External Clock Input EXTCLK. | | | | | | 28 | I/O | М | P1[6] | | | | | | | 29 | I/O | М | P5[0] | | Pin | Ту | ре | Name | | 30 | I/O | М | P5[2] | | No. | Digital | Analog | Name | | 31 | I/O | М | P5[4] | | 44 | I/O | М | P2[6] | | 32 | I/O | М | P5[6] | | 45 | I/O | I, M | P0[0] | | 33 | I/O | М | P3[0] | | 46 | I/O | I, M | P0[2] | | 34 | I/O | М | P3[2] | | 47 | I/O | I, M | P0[4] | | 35 | I/O | М | P3[4] | | 48 | I/O | I, M | P0[6] | | 36 | I/O | М | P3[6] | | 49 | Po | wer | Vdd | | 37 | I/O | М | P4[0] | | 50 | Po | wer | Vss | | 38 | I/O | М | P4[2] | | 51 | I/O | I, M | P0[7] | Figure 3. CY7C64215 56-Pin enCoRe III Device | 28 | I/O | М | P1[6] | | | | | | | |----|-----|------|-------|----------------------------------------|-----|---------|--------|-------|--------------------------------------------| | 29 | I/O | М | P5[0] | | Pin | Ту | Type | | Description | | 30 | I/O | М | P5[2] | | No. | Digital | Analog | Name | Description | | 31 | I/O | М | P5[4] | | 44 | I/O | М | P2[6] | External Voltage Reference (VREF) Input. | | 32 | I/O | М | P5[6] | | 45 | I/O | I, M | P0[0] | Analog Column Mux Input. | | 33 | I/O | М | P3[0] | | 46 | I/O | I, M | P0[2] | Analog Column Mux Input and Column Output. | | 34 | I/O | М | P3[2] | | 47 | I/O | I, M | P0[4] | Analog Column Mux Input and Column Output. | | 35 | I/O | М | P3[4] | | 48 | I/O | I, M | P0[6] | Analog Column Mux Input. | | 36 | I/O | М | P3[6] | | 49 | Po | wer | Vdd | Supply Voltage. | | 37 | I/O | М | P4[0] | | 50 | Po | wer | Vss | Ground Connection. | | 38 | I/O | М | P4[2] | | 51 | I/O | I, M | P0[7] | Analog Column Mux Input. | | 39 | I/O | М | P4[4] | | 52 | I/O | I/O, M | P0[5] | Analog Column Mux Input and Column Output | | 40 | I/O | М | P4[6] | | 53 | I/O | I/O, M | P0[3] | Analog Column Mux Input and Column Output. | | 41 | I/O | I, M | P2[0] | Direct Switched Capacitor Block Input. | 54 | I/O | I, M | P0[1] | Analog Column Mux Input. | | 42 | I/O | I, M | P2[2] | Direct Switched Capacitor Block Input. | 55 | I/O | М | P2[7] | | | 43 | I/O | М | P2[4] | External Analog Ground (AGND) Input. | 56 | I/O | М | P2[5] | | **LEGEND** A = Analog, I = Input, O = Output, and M = Analog Mux Input. #### Note Document Number: 38-08036 Rev. \*E Page 8 of 33 <sup>1.</sup> The center pad on the QFN-MLF package should be connected to ground (Vss) for best mechanical, thermal, and electrical performance. If not connected to ground, it should be electrically floated and not connected to any other signal. ### 28-Pin Part Pinout The CY7C64215 enCoRe III device is available in a 28-pin package which is listed and illustrated in the following table. Every port pin (labeled with a "P") is capable of Digital I/O. However, Vss and Vdd are not capable of Digital I/O. Table 3. 28-Pin Part Pinout (SSOP) | Pin | Туре | | Mama | Decemention | |-----|---------|--------|-------|--------------------------------------------| | No. | Digital | Analog | Name | Description | | 1 | Po | wer | GND | Ground Connection. | | 2 | I/O | I, M | P0[7] | Analog Column Mux Input. | | 3 | I/O | I/O,M | P0[5] | Analog Column Mux Input and Column Output. | | 4 | I/O | I/O,M | P0[3] | Analog Column Mux Input and Column Output. | | 5 | I/O | I,M | P0[1] | Analog Column Mux Input. | | 6 | I/O | М | P2[5] | | | 7 | I/O | М | P2[3] | Direct Switched Capacitor Block Input. | | 8 | I/O | М | P2[1] | Direct Switched Capacitor Block Input. | | 9 | I/O | М | P1[7] | I2C Serial Clock (SCL). | | 10 | I/O | М | | I2C Serial Data (SDA). | | 11 | I/O | М | P1[3] | | | 12 | I/O M | | P1[1] | I2C Serial Clock (SCL), ISSP-SCLK. | | 13 | Power | | GND | Ground Connection. | | 14 | USB | | D+ | | | 15 | U | SB | D- | | | 16 | Po | wer | Vdd | Supply Voltage. | | 17 | I/O | М | P1[0] | I2C Serial Data (SDA), ISSP-SDATA. | | 18 | I/O | М | P1[2] | | | 19 | I/O | М | P1[4] | | | 20 | I/O | М | P1[6] | | | 21 | I/O | М | P2[0] | Direct Switched Capacitor Block Input. | | 22 | I/O | М | P2[2] | Direct Switched Capacitor Block Input. | | 23 | I/O | М | P2[4] | External Analog Ground (AGND) Input. | | 24 | I/O | М | P0[0] | Analog Column Mux Input. | | 25 | I/O | М | P0[2] | Analog Column Mux Input and Column Output. | | 26 | I/O | М | P0[4] | Analog Column Mux Input and Column Output. | | 27 | I/O | М | P0[6] | Analog Column Mux Input. | | 28 | Po | wer | Vdd | Supply Voltage. | **LEGEND** A = Analog, I = Input, O = Output, and M = Analog Mux Input. Figure 4. CY7C64215 28-Pin enCoRe III Device ### **Register Reference** The register conventions specific to this section are listed in the following table. **Table 4. Register Conventions** | Convention | Description | | | | | | |----------------------------|------------------------------|--|--|--|--|--| | R | Read register or bit(s) | | | | | | | W Write register or bit(s) | | | | | | | | L | Logical register or bit(s) | | | | | | | С | Clearable register or bit(s) | | | | | | | # | Access is bit specific | | | | | | ### **Register Mapping Tables** The enCoRe III device has a total register address space of 512 bytes. The register space is referred to as I/O space and is divided into two banks. The XOI bit in the Flag register (CPU\_F) determines which bank the user is currently in. When the XOI bit is set the user is in Bank 1. **Note** In the following register mapping tables, blank fields are Reserved and should not be accessed. ### Register Map Bank 0 Table: User Space | - | Map Bank | | | ice | | | | | | | | |-------------------|---------------|----------|---------------------|--------------|---------|----------------------|--------------|--------|----------------------|--------------|--------------------------------------------------| | Name | Addr (0,Hex) | | Name | Addr (0,Hex) | | Name | Addr (0,Hex) | Access | Name | Addr (0,Hex) | Access | | PRT0DR | 00 | RW | PMA0_DR | 40 | RW | ASC10CR0 | 80 | RW | | C0 | | | PRT0IE | 01 | RW | PMA1_DR | 41 | RW | ASC10CR1 | 81 | RW | | C1 | | | PRT0GS | 02 | RW | PMA2_DR | 42 | RW | ASC10CR2 | 82 | RW | | C2 | | | PRT0DM2 | 03 | RW | PMA3_DR | 43 | RW | ASC10CR3 | 83 | RW | | C3 | | | PRT1DR | 04 | RW | PMA4_DR | 44 | RW | ASD11CR0 | 84 | RW | | C4 | | | PRT1IE | 05 | RW | PMA5_DR | 45 | RW | ASD11CR1 | 85 | RW | | C5 | | | PRT1GS | 06 | RW | PMA6_DR | 46 | RW | ASD11CR2 | 86 | RW | | C6 | | | PRT1DM2 | 07 | RW | PMA7_DR | 47 | RW | ASD11CR3 | 87 | RW | | C7 | | | PRT2DR | 08 | RW | USB_SOF0 | 48 | R | | 88 | | | C8 | | | PRT2IE | 09<br>0A | RW<br>RW | USB_SOF1<br>USB_CR0 | 49<br>4A | R<br>RW | | 89<br>8A | | | C9<br>CA | | | PRT2GS | OB | RW | USBIO_CR0 | 4A<br>4B | # | | 8B | | | CB | | | PRT2DM2 | OC OC | | USBIO_CR1 | 4C | #<br>RW | | 8C | | | CC | | | PRT3DR | 0D | RW | USBIO_CK1 | 4C<br>4D | KVV | | 8D | | | CD | | | PRT3IE<br>PRT3GS | 0E | RW<br>RW | EP1_CNT1 | 4E | # | | 8E | | | CE | | | PRT3DM2 | 0E<br>0F | RW | EP1_CNT | 4F | #<br>RW | | 8F | | | CF | | | | 10 | RW | EP2_CNT1 | 50 | # | A C D 20 C D 0 | 90 | DW | CUR PP | D0 | RW | | PRT4DR | 11 | | EP2_CNT | 51 | #<br>RW | ASD20CR0 | 91 | RW | _ | D1 | | | PRT4IE | 12 | RW | _ | 52 | # | ASD20CR1 | 92 | RW | STK_PP | D2 | RW | | PRT4GS | 13 | RW | EP3_CNT1<br>EP3_CNT | 53 | #<br>RW | ASD20CR2 | 93 | RW | IDV DD | D3 | DW/ | | PRT4DM2 | 13 | RW | EP3_CNT<br>EP4_CNT1 | 53 | # | ASD20CR3 | 93 | RW | IDX_PP | D3 | RW | | PRT5DR | 15 | RW | EP4_CNT1 | 55 | #<br>RW | ASC21CR0 | 95 | RW | MVR_PP | D5 | RW | | PRT5IE | 16 | RW | EP4_CN1<br>EP0_CR | 56 | # | ASC21CR1 | | RW | MVW_PP | D6 | RW | | PRT5GS<br>PRT5DM2 | 17 | RW<br>RW | EP0_CR<br>EP0_CNT | 57 | # | ASC21CR2<br>ASC21CR3 | 96<br>97 | RW | I2C_CFG<br>I2C_SCR | D6 | RW | | PK I 5DIVIZ | 18 | RVV | EPO_CINT | 58 | #<br>RW | ASC21CR3 | 98 | RW | | D8 | # | | | 19 | | EP0_DR0<br>EP0_DR1 | 59 | RW | | 99 | | I2C_DR | D9 | RW | | | 19<br>1A | | EP0_DR1 | 5A | RW | | 99<br>9A | | I2C_MSCR | DA | # | | | 1B | | EP0_DR2<br>EP0_DR3 | 5B | RW | | 9B | | INT_CLR0<br>INT_CLR1 | DB | RW<br>RW | | PRT7DR | 1C | RW | EP0_DR3 | 5C | RW | | 9C | | INT_CLR1 | DC | RW | | | 1D | | EP0_DR4<br>EP0_DR5 | 5D | RW | | 9D | | | DD | | | PRT7IE | 1E | RW<br>RW | EP0_DR5 | 5E | RW | | 9E | | INT_CLR3 | DE | RW<br>RW | | PRT7GS<br>PRT7DM2 | 1F | RW | EP0_DR6<br>EP0_DR7 | 5F | RW | | 9F | | INT_MSK3 | DF | RW | | | 20 | | AMX IN | 60 | RW | | A0 | | INT_MSK2 | E0 | RW | | DBB00DR0 | 21 | #<br>W | | 61 | RW | | A0 | | INT_MSK0 | E1 | RW | | DBB00DR1 | 22 | RW | AMUXCFG | 62 | KVV | | A2 | | INT_MSK1<br>INT_VC | E2 | RC | | DBB00DR2 | 23 | # | ARF_CR | 63 | RW | | A3 | | RES_WDT | E3 | W | | DBB00CR0 | 24 | # | CMP_CR0 | 64 | # | | A4 | | DEC_DH | E4 | RC | | DBB01DR0 | 25 | W W | ASY_CR | 65 | # | | A5 | | DEC_DH | E5 | RC | | DBB01DR1 | 26 | RW | CMP_CR1 | 66 | #<br>RW | | A6 | | DEC_CR0 | E6 | RW | | DBB01DR2 | 27 | # | CIVIF_CIXT | 67 | IXVV | | A7 | | DEC_CR1 | E7 | RW | | DCB02DR0 | 28 | # | | 68 | | MUL1_X | A8 | W | MUL0_X | E8 | W | | DCB02DR0 | 29 | W | | 69 | | MUL1 Y | A9 | W | MUL0_X | E9 | W | | DCB02DR1 | 2A | RW | | 6A | | MUL1_DH | AA | R | MUL0_DH | EA | R | | DCB02DR2 | 2B | # | | 6B | | MUL1_DH | AB | R | MULO DL | EB | R | | DCB02CR0 | 2C | # | TMP_DR0 | 6C | RW | ACC1 DR1 | AC | RW | ACC0 DR1 | EC | RW | | DCB03DR0 | 2D | W | TMP_DR1 | 6D | RW | ACC1_DR1 | AD | RW | ACC0_DR1 | ED | RW | | DCB03DR1 | 2E | RW | TMP_DR2 | 6E | RW | ACC1_DR3 | AE | RW | ACC0_DR3 | EE | RW | | DCB03DR2 | 2F | # | TMP_DR3 | 6F | RW | ACC1_DR3 | AF | RW | ACC0_DR3 | EF | RW | | 202000110 | 30 | rr . | ACB00CR3 | 70 | RW | RDI0RI | B0 | RW | /\000_DI\Z | F0 | **** | | | 31 | | ACB00CR0 | 71 | RW | RDIOSYN | B1 | RW | - | F1 | <del> </del> | | | 32 | | ACB00CR0 | 72 | RW | RDIOSTN | B2 | RW | | F2 | <del> </del> | | | 33 | | ACB00CR1 | 73 | RW | RDI0LT0 | B3 | RW | | F3 | <del> </del> | | | 34 | | ACB01CR3 | 74 | RW | RDI0LT0 | B4 | RW | | F4 | <del> </del> | | | 35 | | ACB01CR0 | 75 | RW | RDI0RO0 | B5 | RW | | F5 | <del> </del> | | | 36 | | ACB01CR1 | 76 | RW | RDI0RO1 | B6 | RW | | F6 | <del> </del> | | | 37 | | ACB01CR1 | 77 | RW | | B7 | | CPU F | F7 | RL | | | 38 | | .102010112 | 78 | **** | | B8 | | 5. 5_1 | F8 | | | | 39 | | - | 79 | | - | B9 | | - | F9 | <del> </del> | | | 3A | | | 7A | | | BA | | - | FA | <del> </del> | | | 3B | | | 7B | | | BB | | | FB | <del> </del> | | | 3C | | | 7C | | | BC | | | FC | <del> </del> | | | 3D | | | 7D | | | BD | | DAC_D | FD | RW | | | 3E | | | 7E | | | BE | | CPU SCR1 | FE | # | | | 3F | | | 7F | | | BF | | CPU_SCR0 | FF | # | | | or Boomied on | l | | _ ′ ' | | # Aggggg ig b | | | OF U_SCRU | ' ' | # | Blank fields are Reserved and should not be accessed. # Access is bit specific. Register Map Bank 1 Table: Configuration Space | Register N | egister Map Bank 1 Table: Configuration Space | | | | | | | | | | | | |------------|-----------------------------------------------|--------|--------------|-----------------|--------|----------------------|-----------------|--------|--------------------------------------------------|-----------------|--------------------------------------------------|--| | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | Name | Addr<br>(1,Hex) | Access | | | PRT0DM0 | 00 | RW | PMA0_WA | 40 | RW | ASC10CR0 | 80 | RW | USBIO_CR2 | C0 | RW | | | PRT0DM1 | 01 | RW | PMA1_WA | 41 | RW | ASC10CR1 | 81 | RW | USB_CR1 | C1 | # | | | PRT0IC0 | 02 | RW | PMA2_WA | 42 | RW | ASC10CR2 | 82 | RW | | | | | | PRT0IC1 | 03 | RW | PMA3_WA | 43 | RW | ASC10CR3 | 83 | RW | | | | | | PRT1DM0 | 04 | RW | PMA4_WA | 44 | RW | ASD11CR0 | 84 | RW | EP1_CR0 | C4 | # | | | PRT1DM1 | 05 | RW | PMA5_WA | 45 | RW | ASD11CR1 | 85 | RW | EP2_CR0 | C5 | # | | | PRT1IC0 | 06 | RW | PMA6_WA | 46 | RW | ASD11CR2 | 86 | RW | EP3_CR0 | C6 | # | | | PRT1IC1 | 07 | RW | PMA7_WA | 47 | RW | ASD11CR3 | 87 | RW | EP4_CR0 | C7 | # | | | PRT2DM0 | 08 | RW | | 48 | | | 88 | | | C8 | | | | PRT2DM1 | 09 | RW | | 49 | | | 89 | | | C9 | | | | PRT2IC0 | 0A | RW | | 4A | | | 8A | | | CA | | | | PRT2IC1 | 0B | RW | | 4B | | | 8B | | | СВ | | | | PRT3DM0 | 0C | RW | | 4C | | | 8C | | | CC | | | | PRT3DM1 | 0D | RW | | 4D | | | 8D | | | CD | | | | PRT3IC0 | 0E | RW | | 4E | | | 8E | 1 | | CE | | | | PRT3IC1 | 0F | RW | | 4F | | | 8F | | | CF | | | | PRT4DM0 | 10 | RW | PMA0_RA | 50 | RW | | 90 | | GDI_O_IN | D0 | RW | | | PRT4DM1 | 11 | RW | PMA1_RA | 51 | RW | ASD20CR1 | 91 | RW | GDI_E_IN | D1 | RW | | | PRT4IC0 | 12 | RW | PMA2_RA | 52 | RW | ASD20CR2 | 92 | RW | GDI_O_OU | D2 | RW | | | PRT4IC1 | 13 | RW | PMA3_RA | 53 | RW | ASD20CR3 | 93 | RW | GDI_E_OU | D3 | RW | | | PRT5DM0 | 14 | RW | PMA4_RA | 54 | RW | ASC21CR0 | 94 | RW | ODI_L_OO | D4 | 17.44 | | | PRT5DM1 | | RW | PMA5_RA | 55 | RW | ASC21CR0<br>ASC21CR1 | 95 | RW | | D5 | | | | | 15 | | | | | ASC21CR1 | | | | | | | | PRT5IC0 | 16 | RW | PMA6_RA | 56 | RW | | 96 | RW | | D6 | | | | PRT5IC1 | 17 | RW | PMA7_RA | 57 | RW | ASC21CR3 | 97 | RW | | D7 | | | | | 18 | | | 58 | | | 98 | | MUX_CR0 | D8 | RW | | | | 19 | | | 59 | | | 99 | | MUX_CR1 | D9 | RW | | | | 1A | | | 5A | | | 9A | | MUX_CR2 | DA | RW | | | | 1B | | | 5B | | | 9B | | MUX_CR3 | DB | RW | | | PRT7DM0 | 1C | RW | | 5C | | | 9C | | | DC | | | | PRT7DM1 | 1D | RW | | 5D | | | 9D | | OSC_GO_EN | DD | RW | | | PRT7IC0 | 1E | RW | | 5E | | | 9E | | OSC_CR4 | DE | RW | | | PRT7IC1 | 1F | RW | | 5F | | | 9F | | OSC_CR3 | DF | RW | | | DBB00FN | 20 | RW | CLK_CR0 | 60 | RW | | A0 | | OSC_CR0 | E0 | RW | | | DBB00IN | 21 | RW | CLK_CR1 | 61 | RW | | A1 | | OSC_CR1 | E1 | RW | | | DBB00OU | 22 | RW | ABF_CR0 | 62 | RW | | A2 | | OSC_CR2 | E2 | RW | | | | 23 | | AMD_CR0 | 63 | RW | | A3 | | VLT_CR | E3 | RW | | | DBB01FN | 24 | RW | CMP_GO_EN | 64 | RW | | A4 | | VLT_CMP | E4 | R | | | DBB01IN | 25 | RW | | 65 | RW | | A5 | | | E5 | | | | DBB01OU | 26 | RW | AMD_CR1 | 66 | RW | | A6 | | | E6 | | | | | 27 | | ALT_CR0 | 67 | RW | | A7 | | | E7 | | | | DCB02FN | 28 | RW | | 68 | 1 | | A8 | | IMO_TR | E8 | W | | | DCB02IN | 29 | RW | | 69 | | | A9 | | ILO_TR | E9 | W | | | DCB02OU | 2A | RW | | 6A | | | AA | | BDG_TR | EA | RW | | | D0D0200 | 2B | 1000 | | 6B | | | AB | | ECO TR | EB | W | | | DCB03FN | 2C | RW | TMP DR0 | 6C | RW | | AC | | MUX CR4 | EC | RW | | | | | | | | | | | | | | | | | DCB03IN | 2D<br>2E | RW | TMP_DR1 | 6D<br>6E | RW | <b></b> | AD | ļ | MUX_CR5 | EE | RW | | | DODUJOU | | LVAA | TMP_DR2 | | | | | | <b>!</b> | | <u> </u> | | | | 2F | | TMP_DR3 | 6F | RW | DDIODI | AF | DW | | EF | | | | | 30 | | ACB00CR3 | 70 | RW | RDI0RI | B0 | RW | | F0 | | | | | 31 | | ACB00CR0 | 71 | RW | RDI0SYN | B1 | RW | | F1 | | | | | 32 | | ACB00CR1 | 72 | RW | RDI0IS | B2 | RW | | F2 | | | | | 33 | | ACB00CR2 | 73 | RW | RDI0LT0 | B3 | RW | | F3 | | | | | 34 | | ACB01CR3 | 74 | RW | RDI0LT1 | B4 | RW | I | F4 | | | | | 35 | | ACB01CR0 | 75 | RW | RDI0RO0 | B5 | RW | | F5 | | | | | 36 | | ACB01CR1 | 76 | RW | RDI0RO1 | B6 | RW | Ī | F6 | | | | | 37 | | ACB01CR2 | 77 | RW | | B7 | | CPU_F | F7 | RL | | | | 38 | | 1 | 78 | | | B8 | | 1 | F8 | | | | | 39 | | 1 | 79 | 1 | | B9 | | 1 | F9 | | | | | 3A | | 1 | 7A | + | | BA | | 1 | FA | <del> </del> | | | | 3B | | <del> </del> | 7B | | | BB | | <del> </del> | FB | | | | | 3C | | | 7C | + | | BC | | 1 | FC | <del> </del> | | | | 3D | | <b>-</b> | 7D | - | - | BD | | DAC_CR | FD | RW | | | | 3E | | 1 | 7E | | | BE | | CPU_SCR1 | FE | # | | | | 3F | | 1 | 7F | | | BF | ļ | CPU_SCR0 | FF | | | | | JI. | | pe accessed. | 11. | 1 | # Access is bit spec | | | OF U_SUKU | 1'' | # | | Blank fields are Reserved and should not be accessed. # Access is bit specific. ### **Electrical Specifications** This section presents the DC and AC electrical specifications of the CY7C64215 enCoRe III. For the most up to date electrical specifications, confirm that you have the most recent data sheet by going to the web at <a href="http://www.cypress.com/go/usb">http://www.cypress.com/go/usb</a>. Specifications are valid for $-40^{\circ}C \le T_A \le 85^{\circ}C$ and $T_J \le 100^{\circ}C$ , except where noted. Specifications for devices running at greater than 12 MHz are valid for $-40^{\circ}C \le T_A \le 70^{\circ}C$ and $T_J \le 82^{\circ}C$ . Figure 5. Voltage versus CPU Frequency The following table lists the units of measure that are used in this section. Table 5. Units of Measure | Symbol | Unit of Measure | Symbol | Unit of Measure | |--------|-----------------------------|--------|-------------------------------| | °C | degree Celsius | μW | microwatts | | dB | decibels | mA | milliampere | | fF | femto farad | ms | millisecond | | Hz | hertz | mV | millivolts | | KB | 1024 bytes | nA | nanoampere | | Kbit | 1024 bits | ns | nanosecond | | kHz | kilohertz | nV | nanovolts | | kΩ | kilohm | Ω | ohm | | MHz | megahertz | pA | picoampere | | MΩ | megaohm | pF | picofarad | | μΑ | microampere | pp | peak-to-peak | | μF | microfarad | ppm | parts per million | | μН | microhenry | ps | picosecond | | μS | microsecond | sps | samples per second | | μV | microvolts | S | sigma: one standard deviation | | μVrms | microvolts root-mean-square | V | volts | #### Note Document Number: 38-08036 Rev. \*E Page 13 of 33 <sup>2.</sup> This is a valid operating region for the CPU, but USB hardware is non-functional in the voltage range from 3.50V - 4.35V. ### **Absolute Maximum Ratings** ### Table 6. Absolute Maximum Ratings | Parameter | Description | Min | Тур | Max | Unit | Notes | |-------------------|------------------------------------------------------------------|-------------|-----|-----------|------|----------------------------------------------------------| | T <sub>STG</sub> | Storage Temperature | <b>–</b> 55 | _ | +100 | °C | Higher storage temperatures reduces data retention time. | | T <sub>A</sub> | Ambient Temperature with Power Applied | 0 | - | +70 | °C | | | Vdd | Supply Voltage on Vdd Relative to Vss | -0.5 | - | +6.0 | V | | | V <sub>IO</sub> | DC Input Voltage | Vss - 0.5 | - | Vdd + 0.5 | V | | | V <sub>IO2</sub> | DC Voltage Applied to Tri-state | Vss – 0.5 | - | Vdd + 0.5 | V | | | I <sub>MIO</sub> | Maximum Current into any Port Pin | -25 | - | +50 | mA | | | I <sub>MAIO</sub> | Maximum Current into any Port Pin<br>Configured as Analog Driver | -50 | _ | +50 | mA | | | ESD | Electro Static Discharge Voltage | 2000 | _ | - | V | Human Body Model ESD. | | LU | Latch Up Current | _ | _ | 200 | mA | | ### **Operating Temperature** ### **Table 7. Operating Temperature** | Parameter | Description | Min | Тур | Max | Unit | Notes | |-----------------|--------------------------------|-----|-----|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>AC</sub> | Commercial Ambient Temperature | 0 | _ | +70 | °C | | | T <sub>AI</sub> | Industrial Ambient Temperature | -40 | - | +85 | °C | USB operation requires the use of an external clock oscillator and the 56-pin QFN package. | | TJ | Junction Temperature | -40 | 1 | +100 | °C | The temperature rise from ambient to junction is package specific. See "Thermal Impedance" on page 30. The user must limit the power consumption to comply with this requirement. | #### **DC Electrical Characteristics** #### DC Chip-Level Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.15V to 3.5V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only. Table 8. DC Chip-Level Specifications | Parameter | Description | Min | Тур | Max | Unit | Notes | |------------------|-----------------------------------------------------------------------------------|-----|-----|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Vdd | Supply Voltage | 3.0 | _ | 5.25 | V | See DC POR and LVD specifications,<br>Table 16 on page 20. USB hardware is not<br>functional when Vdd is between 3.5V to<br>4.35V. | | I <sub>DD5</sub> | Supply Current, IMO = 24 MHz (5V) | - | 14 | 27 | mA | Conditions are Vdd = $5.0V$ , $T_A = 25^{\circ}C$ , CPU = $3$ MHz, SYSCLK doubler disabled, VC1 = $1.5$ MHz, VC2 = $93.75$ kHz, VC3 = $93.75$ kHz, analog power = off. | | I <sub>DD3</sub> | Supply Current, IMO = 24 MHz (3.3V) | ı | 8 | 14 | mA | Conditions are Vdd = 3.3V, T <sub>A</sub> = 25°C,<br>CPU = 3 MHz, SYSCLK doubler disabled,<br>VC1 = 1.5 MHz, VC2 = 93.75 kHz, VC3 =<br>0.367 kHz, analog power = off. | | I <sub>SB</sub> | Sleep (Mode) Current with POR, LVD, Sleep Timer, and WDT. <sup>[3]</sup> | - | 3 | 6.5 | μА | Conditions are with internal slow speed oscillator, Vdd = 3.3V, $0^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ 55 $^{\circ}$ C, analog power = off. | | I <sub>SBH</sub> | Sleep (Mode) Current with POR, LVD, Sleep Timer, and WDT at high temperature. [3] | - | 4 | 25 | μА | Conditions are with internal slow speed oscillator, Vdd = 3.3V, $55^{\circ}$ C < $T_A \le 70^{\circ}$ C, analog power = off. | ### DC General Purpose I/O Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.15V to 3.5V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ and are for design guidance only. Table 9. DC GPIO Specifications | Parameter | Description | Min | Тур | Max | Unit | Notes | |-----------------|---------------------------|-----------|-----|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R <sub>PU</sub> | Pull Up Resistor | 4 | 5.6 | 8 | kΩ | | | R <sub>PD</sub> | Pull down Resistor | 4 | 5.6 | 8 | kΩ | | | V <sub>ОН</sub> | High Output Level | Vdd – 1.0 | _ | - | V | IOH = 10 mA, Vdd = 4.75 to 5.25V (8 total loads, 4 on even port pins (for example, P0[2], P1[4]), 4 on odd port pins (for example, P0[3], P1[5])). 80 mA maximum combined IOH budget. | | V <sub>OL</sub> | Low Output Level | _ | - | 0.75 | V | IOL = 25 mA, Vdd = 4.75 to 5.25V (8 total loads, 4 on even port pins (for example, P0[2], P1[4]), 4 on odd port pins (for example, P0[3], P1[5])). 150 mA maximum combined IOL budget. | | I <sub>OH</sub> | High Level Source Current | 10 | _ | - | mA | | | I <sub>OL</sub> | Low Level Sink Current | 25 | _ | _ | mA | | | $V_{IL}$ | Input Low Level | _ | - | 0.8 | V | Vdd = 3.15 to 5.25. | | $V_{IH}$ | Input High Level | 2.1 | _ | | V | Vdd = 3.15 to 5.25. | #### Note Document Number: 38-08036 Rev. \*E Page 15 of 33 <sup>3.</sup> Standby current includes all functions (POR, LVD, WDT, Sleep Time) needed for reliable system operation. This should be compared with devices that have similar functions enabled. Table 9. DC GPIO Specifications (continued) | $V_{H}$ | Input Hysteresis | _ | 60 | _ | mV | | |------------------|-----------------------------------|---|-----|----|----|-----------------------------------------| | I <sub>IL</sub> | Input Leakage (Absolute Value) | _ | 1 | _ | nA | Gross tested to 1 μA. | | C <sub>IN</sub> | Capacitive Load on Pins as Input | _ | 3.5 | 10 | pF | Package and pin dependent. Temp = 25°C. | | C <sub>OUT</sub> | Capacitive Load on Pins as Output | _ | 3.5 | 10 | pF | Package and pin dependent. Temp = 25°C. | #### DC Full Speed USB Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges when the IMO is selected as system clock: 4.75V to 5.25V and $0^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 70^{\circ}\text{C}$ , or 3.15V to 3.5V and $0^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 70^{\circ}\text{C}$ , respectively. The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges when an external clock is selected as the system clock: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.15V to 3.5V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ . Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only. Table 10. DC Full Speed (12 Mbps) USB Specifications | Parameter | Description | Min | Тур | Max | Unit | Notes | | |-------------------|--------------------------------------|-----|-----|-----|------|-------------------------------------------------------------------|--| | USB Interface | | | | | | | | | $V_{DI}$ | Differential Input Sensitivity | 0.2 | _ | _ | V | (D+) – (D–) | | | V <sub>CM</sub> | Differential Input Common Mode Range | 0.8 | _ | 2.5 | V | | | | $V_{SE}$ | Single Ended Receiver Threshold | 0.8 | _ | 2.0 | V | | | | C <sub>IN</sub> | Transceiver Capacitance | _ | _ | 20 | pF | | | | I <sub>IO</sub> | High Z State Data Line Leakage | -10 | _ | 10 | μА | 0V < V <sub>IN</sub> < 3.3V. | | | R <sub>EXT</sub> | External USB Series Resistor | 23 | _ | 25 | Ω | In series with each USB pin. | | | V <sub>UOH</sub> | Static Output High, Driven | 2.8 | _ | 3.6 | V | 15 kΩ ± 5% to ground. Internal pull up enabled. | | | V <sub>UOHI</sub> | Static Output High, Idle | 2.7 | _ | 3.6 | V | $15 \text{ k}\Omega \pm 5\%$ to ground. Internal pull up enabled. | | | V <sub>UOL</sub> | Static Output Low | - | _ | 0.3 | V | 15 k $\Omega$ ± 5% to ground. Internal pull up enabled. | | | Z <sub>O</sub> | USB Driver Output Impedance | 28 | _ | 44 | Ω | Including R <sub>EXT</sub> resistor. | | | $V_{CRS}$ | D+/D- Crossover Voltage | 1.3 | _ | 2.0 | V | | | [+] Feedback ### DC Analog Output Buffer Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.15V to 3.5V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only. Table 11. 5V DC Analog Output Buffer Specifications | Parameter | Description | Min | Тур | Max | Unit | Notes | |----------------------|---------------------------------------------------------------------------------------|--------------------------------|------------|------------------------------------------|----------|-------------------------------------------------------| | V <sub>OSOB</sub> | Input Offset Voltage (Absolute Value) | _ | 3 | 12 | mV | | | TCV <sub>OSOB</sub> | Average Input Offset Voltage Drift | _ | +6 | 1 | μV/°C | | | $V_{CMOB}$ | Common-Mode Input Voltage Range | 0.5 | - | Vdd - 1.0 | V | | | R <sub>OUTOB</sub> | Output Resistance Power = Low Power = High | - | 0.6<br>0.6 | | W<br>W | | | V <sub>OHIGHOB</sub> | High Output Voltage Swing<br>(Load = 32 ohms to Vdd/2)<br>Power = Low<br>Power = High | 0.5xVdd + 1.1<br>0.5xVdd + 1.1 | _<br>_ | - | V | | | V <sub>OLOWOB</sub> | Low Output Voltage Swing<br>(Load = 32 ohms to Vdd/2)<br>Power = Low<br>Power = High | _<br>_ | _<br>_ | 0.5 x Vdd –<br>1.3<br>0.5 x Vdd –<br>1.3 | V | | | I <sub>SOB</sub> | Supply Current Including Bias Cell (No<br>Load)<br>Power = Low<br>Power = High | <u>-</u><br>- | 1.1<br>2.6 | 5.1<br>8.8 | mA<br>mA | | | PSRR <sub>OB</sub> | Supply Voltage Rejection Ratio | 53 | 64 | - | dB | $(0.5 \times Vdd - 1.3) \le V_{OUT} \le (Vdd - 2.3).$ | Table 12. 3.3V DC Analog Output Buffer Specifications | Parameter | Description | Min | Тур | Max | Unit | Notes | |----------------------|---------------------------------------------------------------------------------------|------------------------------------|------------|------------------------------------|----------|------------------------------------------------------------------| | V <sub>OSOB</sub> | Input Offset Voltage (Absolute Value) | _ | 3 | 12 | mV | | | TCV <sub>OSOB</sub> | Average Input Offset Voltage Drift | _ | +6 | _ | μV/°C | | | V <sub>CMOB</sub> | Common-Mode Input Voltage Range | 0.5 | - | Vdd - 1.0 | V | | | R <sub>OUTOB</sub> | Output Resistance Power = Low Power = High | - | 1<br>1 | - | W<br>W | | | V <sub>OHIGHOB</sub> | High Output Voltage Swing<br>(Load = 1K ohms to Vdd/2)<br>Power = Low<br>Power = High | 0.5 x Vdd + 1.0<br>0.5 x Vdd + 1.0 | | _<br>_ | V<br>V | | | V <sub>OLOWOB</sub> | Low Output Voltage Swing<br>(Load = 1K ohms to Vdd/2)<br>Power = Low<br>Power = High | _<br>_ | _<br>_ | 0.5 x Vdd – 1.0<br>0.5 x Vdd – 1.0 | | | | I <sub>SOB</sub> | Supply Current Including Bias Cell<br>(No Load)<br>Power = Low<br>Power = High | - | 0.8<br>2.0 | 2.0<br>4.3 | mA<br>mA | | | PSRR <sub>OB</sub> | Supply Voltage Rejection Ratio | 34 | 64 | - | dB | $(0.5 \times Vdd - 1.0) \le V_{OUT} \le (0.5 \times Vdd + 0.9).$ | Document Number: 38-08036 Rev. \*E Page 17 of 33 ### DC Analog Reference Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.15V to 3.5V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only. Table 13. 5V DC Analog Reference Specifications | Parameter | Description | Min | Тур | Max | Unit | |-----------|-------------------------------------------------------------|---------------------------|------------------------|------------------------|------| | BG | Bandgap Voltage Reference | 1.28 | 1.30 | 1.32 | V | | _ | $AGND = Vdd/2^{[3]}$ | Vdd/2 - 0.04 | Vdd/2 - 0.01 | Vdd/2 + 0.007 | V | | _ | AGND = 2 x BandGap <sup>[3]</sup> | 2 x BG - 0.048 | 2 x BG - 0.030 | 2 x BG + 0.024 | V | | _ | $AGND = P2[4] (P2[4] = Vdd/2)^{[3]}$ | P2[4] - 0.011 | P2[4] | P2[4] + 0.011 | V | | _ | AGND = BandGap <sup>[3]</sup> | BG - 0.009 | BG + 0.008 | BG + 0.016 | V | | _ | AGND = 1.6 x BandGap <sup>[3]</sup> | 1.6 x BG - 0.022 | 1.6 x BG - 0.010 | 1.6 x BG + 0.018 | V | | _ | AGND Block to Block Variation (AGND = Vdd/2) <sup>[3]</sup> | -0.034 | 0.000 | 0.034 | V | | _ | RefHi = Vdd/2 + BandGap | Vdd/2 + BG - 0.10 | Vdd/2 + BG | Vdd/2 + BG + 0.10 | V | | _ | RefHi = 3 x BandGap | 3 x BG - 0.06 | 3 x BG | 3 x BG + 0.06 | V | | - | RefHi = 2 x BandGap + P2[6] (P2[6] = 1.3V) | 2 x BG + P2[6] -<br>0.113 | 2 x BG + P2[6] - 0.018 | 2 x BG + P2[6] + 0.077 | V | | _ | RefHi = P2[4] + BandGap (P2[4] = Vdd/2) | P2[4] + BG - 0.130 | P2[4] + BG - 0.016 | P2[4] + BG + 0.098 | V | | _ | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2,<br>P2[6] = 1.3V) | P2[4] + P2[6] - 0.133 | P2[4] + P2[6] - 0.016 | P2[4] + P2[6]+ 0.100 | V | | _ | RefHi = 3.2 x BandGap | 3.2 x BG - 0.112 | 3.2 x BG | 3.2 x BG + 0.076 | V | | _ | RefLo = Vdd/2 - BandGap | Vdd/2 - BG - 0.04 | Vdd/2 – BG + 0.024 | Vdd/2 – BG + 0.04 | V | | _ | RefLo = BandGap | BG - 0.06 | BG | BG + 0.06 | V | | - | RefLo = 2 x BandGap - P2[6] (P2[6] = 1.3V) | 2 x BG - P2[6] -<br>0.084 | 2 x BG – P2[6] + 0.025 | 2 x BG - P2[6] + 0.134 | V | | _ | RefLo = P2[4] - BandGap (P2[4] = Vdd/2) | P2[4] – BG – 0.056 | P2[4] – BG + 0.026 | P2[4] – BG + 0.107 | V | | _ | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2,<br>P2[6] = 1.3V) | P2[4] - P2[6] - 0.057 | P2[4] - P2[6] + 0.026 | P2[4] – P2[6] + 0.110 | V | Table 14. 3.3V DC Analog Reference Specifications | Parameter | Description | Min | Тур | Max | Unit | | | | |-----------|---------------------------------------------------------------|-----------------------|-----------------------|-----------------------|------|--|--|--| | BG | Bandgap Voltage Reference | 1.28 | 1.30 | 1.32 | V | | | | | _ | $AGND = Vdd/2^{[3]}$ | Vdd/2 - 0.03 | Vdd/2 - 0.01 | Vdd/2 + 0.005 | V | | | | | _ | AGND = 2 x BandGap <sup>[3]</sup> | Not Allowed | | | | | | | | _ | AGND = P2[4] (P2[4] = Vdd/2) | P2[4] - 0.008 | P2[4] + 0.001 | P2[4] + 0.009 | V | | | | | _ | AGND = BandGap <sup>[3]</sup> | BG - 0.009 | BG + 0.005 | BG + 0.015 | V | | | | | _ | AGND = 1.6 x BandGap <sup>[3]</sup> | 1.6 x BG - 0.027 | 1.6 x BG - 0.010 | 1.6 x BG + 0.018 | V | | | | | _ | AGND Column to Column Variation (AGND = Vdd/2) <sup>[3]</sup> | -0.034 | 0.000 | 0.034 | V | | | | | _ | RefHi = Vdd/2 + BandGap | Not Allowed | | | | | | | | _ | RefHi = 3 x BandGap | Not Allowed | | | | | | | | _ | RefHi = 2 x BandGap + P2[6]<br>(P2[6] = 0.5V) | Not Allowed | | | | | | | | _ | RefHi = P2[4] + BandGap<br>(P2[4] = Vdd/2) | Not Allowed | | | | | | | | _ | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2,<br>P2[6] = 0.5V) | P2[4] + P2[6] - 0.075 | P2[4] + P2[6] - 0.009 | P2[4] + P2[6] + 0.057 | V | | | | | _ | RefHi = 3.2 x BandGap | Not Allowed | • | | | | | | | _ | RefLo = Vdd/2 - BandGap | Not Allowed | | | | | | | | _ | RefLo = BandGap | Not Allowed | | | | | | | | _ | RefLo = 2 x BandGap - P2[6]<br>(P2[6] = 0.5V) | Not Allowed | | | | | | | | - | RefLo = P2[4] – BandGap<br>(P2[4] = Vdd/2) | Not Allowed | | | | | | | | _ | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2,<br>P2[6] = 0.5V) | P2[4] - P2[6] - 0.048 | P2[4] - P2[6] + 0.022 | P2[4] – P2[6] + 0.092 | V | | | | #### DC Analog enCoRe III Block Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.15V to 3.5V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only. Table 15. DC Analog enCoRe III Block Specifications | Parameter | Description | Min | Тур | Max | Unit | Notes | |-----------------|-------------------------------------------|-----|------|-----|------|-------| | R <sub>CT</sub> | Resistor Unit Value (Continuous Time) | - | 12.2 | _ | kΩ | | | C <sub>SC</sub> | Capacitor Unit Value (Switched Capacitor) | - | 80 | - | fF | | #### Note Document Number: 38-08036 Rev. \*E Page 19 of 33 <sup>3.</sup> AGND tolerance includes the offsets of the local buffer in the enCoRe III block. Bandgap voltage is $1.3V \pm 0.02V$ . ### DC POR and LVD Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}\text{C} \le T_{A} \le 85^{\circ}\text{C}$ , or 3.15V to 3.5V and $-40^{\circ}\text{C} \le T_{A} \le 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V or 3.3V at 25°C and are for design guidance only. Note The bits PORLEV and VM in the following table refer to bits in the VLT\_CR register. See the PSoC Mixed-Signal Array Technical Reference Manual for more information on the VLT\_CR register. Table 16. DC POR and LVD Specifications | Parameter | Description | Min | Тур | Max | Unit | Notes | |----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------|-------| | V <sub>PPOR0R</sub><br>V <sub>PPOR1R</sub><br>V <sub>PPOR2R</sub> | Vdd Value for PPOR Trip (positive ramp) PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b | _ | 2.91<br>4.39<br>4.55 | _ | V<br>V<br>V | | | V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub> | Vdd Value for PPOR Trip (negative ramp) PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b | _ | 2.82<br>4.39<br>4.55 | _ | V<br>V<br>V | | | V <sub>PH0</sub><br>V <sub>PH1</sub><br>V <sub>PH2</sub> | PPOR Hysteresis PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b | _<br>_<br>_ | 92<br>0<br>0 | _<br>_<br>_ | mV<br>mV<br>mV | | | VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD7 | Vdd Value for LVD Trip VM[2:0] = 000b VM[2:0] = 001b VM[2:0] = 010b VM[2:0] = 011b VM[2:0] = 100b VM[2:0] = 100b VM[2:0] = 101b VM[2:0] = 110b VM[2:0] = 111b | 2.86<br>2.96<br>3.07<br>3.92<br>4.39<br>4.55<br>4.63<br>4.72 | 2.92<br>3.02<br>3.13<br>4.00<br>4.48<br>4.64<br>4.73<br>4.81 | 2.98 <sup>[4]</sup> 3.08 3.20 4.08 4.57 4.74 <sup>[5]</sup> 4.82 4.91 | V<br>V<br>V<br>V<br>V | | [+] Feedback Always greater than 50 mV above PPOR (PORLEV = 00) for falling supply. Always greater than 50 mV above PPOR (PORLEV = 10) for falling supply. #### DC Programming Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.15V to 3.5V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only. **Table 17. DC Programming Specifications** | Parameter | Description | Min | Тур | Max | Unit | Notes | |-----------------------|---------------------------------------------------------------------------------|-----------------------|-----|------------|-------|--------------------------------------| | I <sub>DDP</sub> | Supply Current During Programming or Verify | _ | 15 | 30 | mΑ | | | V <sub>ILP</sub> | Input Low Voltage During Programming or Verify | _ | _ | 0.8 | V | | | V <sub>IHP</sub> | Input High Voltage During Programming or Verify | 2.1 | - | - | V | | | I <sub>ILP</sub> | Input Current when Applying Vilp to P1[0] or P1[1] During Programming or Verify | _ | _ | 0.2 | mA | Driving internal pull down resistor. | | I <sub>IHP</sub> | Input Current when Applying Vihp to P1[0] or P1[1] During Programming or Verify | _ | - | 1.5 | mA | Driving internal pull down resistor. | | V <sub>OLV</sub> | Output Low Voltage During Programming or Verify | _ | - | Vss + 0.75 | V | | | V <sub>OHV</sub> | Output High Voltage During Programming or Verify | Vdd – 1.0 | - | Vdd | V | | | Flash <sub>ENPB</sub> | Flash Endurance (per block) | 50,000 <sup>[6]</sup> | - | - | _ | Erase/write cycles per block. | | Flash <sub>ENT</sub> | Flash Endurance (total)[7] | 1,800,000 | - | _ | _ | Erase/write cycles. | | Flash <sub>DR</sub> | Flash Data Retention | 10 | ı | _ | Years | | #### Notes <sup>6.</sup> The 50,000 cycle Flash endurance per block will only be guaranteed if the Flash is operating within one voltage range. Voltage ranges are 3.0V to 3.6V and 4.75V A maximum of 36 x 50,000 block endurance cycles is allowed. This may be balanced between operations on 36x1 blocks of 50,000 maximum cycles each, 36x2 blocks of 25,000 maximum cycles each, or 36x4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36x50,000 and that no single block ever sees more than 50,000 cycles). For the full industrial range, the user must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 at http://www.cypress.com under Application Notes for more information. ### **AC Electrical Characteristics** #### AC Chip-Level Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.15V to 3.5V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only. Table 18. AC Chip-Level Specifications | Parameter | Description | Min | Тур | Max | Unit | Notes | |------------------------|-----------------------------------------------------------------------------------------------|-------|------|-----------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------| | F <sub>IMO245V</sub> | Internal Main Oscillator Frequency for 24 MHz (5V) | 23.04 | 24 | 24.96 <sup>[7, 8]</sup> | MHz | Trimmed for 5V operation using factory trim values. | | F <sub>IMO243V</sub> | Internal Main Oscillator Frequency for 24 MHz (3.3V) | 22.08 | 24 | 25.92 <sup>[7,9]</sup> | MHz | Trimmed for 3.3V operation using factory trim values. | | F <sub>IMOUSB</sub> | Internal Main Oscillator Frequency with USB Frequency Locking Enabled and USB Traffic Present | 23.94 | 24 | 24.06 <sup>[8]</sup> | MHz | USB operation for system clock source from the IMO is limited to $0^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 70^{\circ}\text{C}$ . | | F <sub>CPU1</sub> | CPU Frequency (5V Nominal) | 0.93 | 24 | 24.96 <sup>[7,8]</sup> | MHz | | | F <sub>CPU2</sub> | CPU Frequency (3.3V Nominal) | 0.93 | 12 | 12.96 <sup>[8, 9]</sup> | MHz | | | F <sub>BLK5</sub> | Digital PSoC Block Frequency (5V Nominal) | 0 | 48 | 49.92 <sup>[7, 8, 10]</sup> | MHz | Refer to the AC Digital Block Specifications. | | F <sub>BLK3</sub> | Digital PSoC Block Frequency (<br>3.3V Nominal) | 0 | 24 | 25.92 <sup>[8, 10]</sup> | MHz | | | F <sub>32K1</sub> | Internal Low Speed Oscillator Frequency | 15 | 32 | 64 | kHz | | | F <sub>32K_U</sub> | Internal Low Speed Oscillator Untrimmed Frequency | 5 | _ | _ | kHz | | | DC <sub>ILO</sub> | Internal Low Speed Oscillator Duty Cycle | 20 | 50 | 80 | % | | | Jitter32k | 32 kHz Period Jitter | _ | 100 | | ns | | | Step24M | 24 MHz Trim Step Size | _ | 50 | - | kHz | | | Fout48M | 48 MHz Output Frequency | 46.08 | 48.0 | 49.92 <sup>[7, 9]</sup> | MHz | Trimmed. Utilizing factory trim values. | | Jitter24M1 | 24 MHz Period Jitter (IMO) Peak-to-Peak | _ | 300 | | ps | | | F <sub>MAX</sub> | Maximum Frequency of Signal on Row Input or Row Output | _ | _ | 12.96 | MHz | | | SR <sub>POWER_UP</sub> | Power Supply Slew Rate | _ | _ | 250 | V/ms | | | T <sub>POWERUP</sub> | Time from End of POR to CPU Executing Code | 1 | 16 | 100 | ms | | Figure 6. 24 MHz Period Jitter (IMO) Timing Diagram #### Notes - 7. 4.75V < Vdd < 5.25V. - 8. Accuracy derived from Internal Main Oscillator with appropriate trim for Vdd range. 9. 3.0V < Vdd < 3.6V. See Application Note AN2012 "Adjusting PSoC Microcontroller Trims for Dual Voltage-Range Operation" for information on trimming for operation at 3.3V. - 10. See the individual user module data sheets for information on maximum frequencies for user modules. ### AC General Purpose I/O Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.15V to 3.5V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ and are for design guidance only. Table 19. AC GPIO Specifications | Parameter | Description | Min | Тур | Max | Unit | Notes | |-------------------|----------------------------------------------|-----|-----|-----|------|-----------------------------| | F <sub>GPIO</sub> | GPIO Operating Frequency | 0 | - | 12 | MHz | Normal Strong Mode | | TRiseF | Rise Time, Normal Strong Mode, Cload = 50 pF | 3 | - | 18 | ns | Vdd = 4.5 to 5.25V, 10%–90% | | TFallF | Fall Time, Normal Strong Mode, Cload = 50 pF | 2 | _ | 18 | ns | Vdd = 4.5 to 5.25V, 10%–90% | | TRiseS | Rise Time, Slow Strong Mode, Cload = 50 pF | 10 | 27 | _ | ns | Vdd = 3 to 5.25V, 10%–90% | | TFallS | Fall Time, Slow Strong Mode, Cload = 50 pF | 10 | 22 | _ | ns | Vdd = 3 to 5.25V, 10%–90% | GPIO Pin Output Voltage TRiseF TRiseS TFallF TFallS Figure 7. GPIO Timing Diagram #### AC Full Speed USB Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.15V to 3.5V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ and are for design guidance only. Table 20. AC Full Speed (12 Mbps) USB Specifications | Parameter | Description | Min | Тур | Max | Unit | Notes | |----------------------|------------------------------------------------------------|------------|-----|------------|------|-----------------| | T <sub>RFS</sub> | Transition Rise Time | 4 | _ | 20 | ns | For 50 pF load. | | T <sub>FSS</sub> | Transition Fall Time | 4 | _ | 20 | ns | For 50 pF load. | | T <sub>RFMFS</sub> | Rise/Fall Time Matching: (T <sub>R</sub> /T <sub>F</sub> ) | 90 | _ | 111 | % | For 50 pF load. | | T <sub>DRATEFS</sub> | Full Speed Data Rate | 12 – 0.25% | 12 | 12 + 0.25% | Mbps | | [+] Feedback #### AC Digital Block Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.15V to 3.5V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ and are for design guidance only. Table 21. AC Digital Block Specifications | Function | Description | Min | Тур | Max | Unit | Notes | |-------------------------|--------------------------------------------|--------------------|-----|-------|------|---------------------------------------------------------| | Timer | Capture Pulse Width | 50 <sup>[11]</sup> | _ | _ | ns | | | | Maximum Frequency, No Capture | _ | _ | 49.92 | MHz | 4.75V < Vdd < 5.25V. | | | Maximum Frequency, With Capture | _ | _ | 25.92 | MHz | | | Counter | Enable Pulse Width | 50 <sup>[11]</sup> | _ | _ | ns | | | | Maximum Frequency, No Enable Input | _ | _ | 49.92 | MHz | 4.75V < Vdd < 5.25V. | | | Maximum Frequency, Enable Input | - | _ | 25.92 | MHz | | | Dead Band | Kill Pulse Width: | | | | | | | | Asynchronous Restart Mode | 20 | _ | _ | ns | | | | Synchronous Restart Mode | 50 <sup>[11]</sup> | _ | _ | ns | | | | Disable Mode | 50 <sup>[12]</sup> | _ | _ | ns | | | | Maximum Frequency | _ | _ | 49.92 | MHz | 4.75V < Vdd < 5.25V. | | CRCPRS<br>(PRS<br>Mode) | Maximum Input Clock Frequency | _ | - | 49.92 | MHz | 4.75V < Vdd < 5.25V. | | CRCPRS<br>(CRC<br>Mode) | Maximum Input Clock Frequency | _ | _ | 24.6 | MHz | | | SPIM | Maximum Input Clock Frequency | _ | _ | 8.2 | MHz | Maximum data rate at 4.1 MHz due to 2 x over clocking. | | SPIS | Maximum Input Clock Frequency | _ | _ | 4.1 | MHz | | | | Width of SS_ Negated Between Transmissions | 50 <sup>[11]</sup> | - | - | ns | | | Transmitter | Maximum Input Clock Frequency | _ | _ | 24.6 | MHz | Maximum data rate at 3.08 MHz due to 8 x over clocking. | | Receiver | Maximum Input Clock Frequency | 1 | - | 24.6 | MHz | Maximum data rate at 3.08 MHz due to 8 x over clocking. | #### AC External Clock Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.15V to 3.5V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}\text{C}$ and are for design guidance only. Table 22. AC External Clock Specifications | Parameter | Description | Min | Тур | Max | Unit | Notes | |---------------------|--------------------------------|-------|-----|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>OSCEXT</sub> | Frequency for USB Applications | 23.94 | 24 | 24.06 | | USB operation in the extended Industrial temperature range ( $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ ) requires that the system clock is sourced from an external clock oscillator. | | _ | Duty Cycle | 47 | 50 | 53 | % | | | _ | Powerup to IMO Switch | 150 | ı | _ | μS | | #### Note Document Number: 38-08036 Rev. \*E Page 24 of 33 <sup>11.50</sup> ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period). ### AC Analog Output Buffer Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.15V to 3.5V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only. Table 23. 5V AC Analog Output Buffer Specifications | Parameter | Description | Min | Тур | Max | Unit | Notes | |--------------------|--------------------------------------------------------------------------------------------------|--------------|--------|------------|--------------------------|-------| | T <sub>ROB</sub> | Rising Settling Time to 0.1%, 1V Step, 100 pF Load<br>Power = Low<br>Power = High | _ | _<br>_ | 2.5<br>2.5 | μ <b>s</b><br>μ <b>s</b> | | | T <sub>SOB</sub> | Falling Settling Time to 0.1%, 1V Step, 100 pF Load Power = Low Power = High | | _<br>_ | 2.2<br>2.2 | μ <b>s</b><br>μ <b>s</b> | | | SR <sub>ROB</sub> | Rising Slew Rate (20% to 80%), 1V Step, 100 pF Load<br>Power = Low<br>Power = High | 0.65<br>0.65 | _<br>_ | _<br>_ | V/μs<br>V/μs | | | SR <sub>FOB</sub> | Falling Slew Rate (80% to 20%), 1V Step, 100 pF Load<br>Power = Low<br>Power = High | 0.65<br>0.65 | _<br>_ | _<br>_ | V/μs<br>V/μs | | | BW <sub>OBSS</sub> | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3-dB BW, 100 pF Load<br>Power = Low<br>Power = High | 0.8<br>0.8 | _<br>_ | _<br>_ | MHz<br>MHz | | | BW <sub>OBLS</sub> | Large Signal Bandwidth, 1V <sub>pp</sub> , 3-dB BW, 100 pF Load<br>Power = Low<br>Power = High | 300<br>300 | _<br>_ | _<br>_ | kHz<br>kHz | | Table 24. 3.3V AC Analog Output Buffer Specifications | Parameter | Description | Min | Тур | Max | Unit | Notes | |--------------------|-------------------------------------------------------------------------------------------------|------------|--------|------------|--------------|-------| | T <sub>ROB</sub> | Rising Settling Time to 0.1%, 1V Step, 100 pF Load<br>Power = Low<br>Power = High | _ | | 3.8<br>3.8 | μs<br>μs | | | T <sub>SOB</sub> | Falling Settling Time to 0.1%, 1V Step, 100 pF Load Power = Low Power = High | _ | | 2.6<br>2.6 | μs<br>μs | | | SR <sub>ROB</sub> | Rising Slew Rate (20% to 80%), 1V Step, 100 pF Load<br>Power = Low<br>Power = High | 0.5<br>0.5 | | | V/μs<br>V/μs | | | SR <sub>FOB</sub> | Falling Slew Rate (80% to 20%), 1V Step, 100 pF Load<br>Power = Low<br>Power = High | 0.5<br>0.5 | | | V/μs<br>V/μs | | | BW <sub>OBSS</sub> | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3dB BW, 100 pF Load<br>Power = Low<br>Power = High | 0.7<br>0.7 | | _<br>_ | MHz<br>MHz | | | BW <sub>OBLS</sub> | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100 pF Load<br>Power = Low<br>Power = High | 200<br>200 | _<br>_ | _<br>_ | kHz<br>kHz | | ### AC Programming Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.15V to 3.5V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only. **Table 25. AC Programming Specifications** | Parameter | Description | Min | Тур | Max | Unit | Notes | |---------------------------|--------------------------------------------|-----|-----|-----|------|-------------------------------------------------| | T <sub>RSCLK</sub> | Rise Time of SCLK | 1 | _ | 20 | ns | | | T <sub>FSCLK</sub> | Fall Time of SCLK | 1 | _ | 20 | ns | | | T <sub>SSCLK</sub> | Data Set up Time to Falling Edge of SCLK | 40 | _ | - | ns | | | T <sub>HSCLK</sub> | Data Hold Time from Falling Edge of SCLK | 40 | _ | - | ns | | | F <sub>SCLK</sub> | Frequency of SCLK | 0 | _ | 8 | MHz | | | T <sub>ERASEB</sub> | Flash Erase Time (Block) | _ | 10 | _ | ms | | | T <sub>WRITE</sub> | Flash Block Write Time | _ | 40 | _ | ms | | | T <sub>DSCLK</sub> | Data Out Delay from Falling Edge of SCLK | _ | _ | 45 | ns | Vdd > 3.6 | | T <sub>DSCLK3</sub> | Data Out Delay from Falling Edge of SCLK | _ | _ | 50 | ns | 3.15 ≤ Vdd ≤ 3.5 | | T <sub>ERASEALL</sub> | Flash Erase Time (Bulk) | - | 40 | _ | ms | Erase all blocks and protection fields at once. | | T <sub>PROGRAM_HOT</sub> | Flash Block Erase + Flash Block Write Time | _ | _ | 100 | ms | $0^{\circ}C \leq T_{J} \leq 100^{\circ}C$ | | T <sub>PROGRAM_COLD</sub> | Flash Block Erase + Flash Block Write Time | _ | _ | 200 | ms | $-40$ °C $\leq T_J \leq 0$ °C | #### AC I<sup>2</sup>C Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.15V to 3.5V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only. Table 26. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins for Vdd | Parameter | Description | Standar | d-Mode | Fast-l | Mode | Unit | Notes | |-----------------------|----------------------------------------------------------------------------------------------|---------|--------|---------------------|------|------|-------| | Parameter | Description | Min | Max | Min | Max | Unit | | | F <sub>SCLI2C</sub> | SCL Clock Frequency | 0 | 100 | 0 | 400 | kHz | | | T <sub>HDSTAI2C</sub> | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated. | 4.0 | - | 0.6 | _ | μS | | | T <sub>LOWI2C</sub> | LOW Period of the SCL Clock | 4.7 | _ | 1.3 | _ | μS | | | T <sub>HIGHI2C</sub> | HIGH Period of the SCL Clock | 4.0 | _ | 0.6 | _ | μS | | | T <sub>SUSTAI2C</sub> | Setup Time for a Repeated START Condition | 4.7 | _ | 0.6 | _ | μS | | | T <sub>HDDATI2C</sub> | Data Hold Time | 0 | _ | 0 | _ | μS | | | T <sub>SUDATI2C</sub> | Data Setup Time | 250 | _ | 100 <sup>[12]</sup> | _ | ns | | | T <sub>SUSTOI2C</sub> | Setup Time for STOP Condition | 4.0 | _ | 0.6 | _ | μS | | | T <sub>BUFI2C</sub> | Bus Free Time Between a STOP and START Condition | 4.7 | _ | 1.3 | _ | μS | | | T <sub>SPI2C</sub> | Pulse Width of spikes are suppressed by the input filter. | _ | _ | 0 | 50 | ns | | Figure 8. Definition for Timing for Fast-/Standard-Mode on the I<sup>2</sup>C Bus #### Note Page 27 of 33 <sup>12.</sup> A Fast-Mode I<sup>2</sup>C-bus device can be used in a Standard-Mode I<sup>2</sup>C-bus system, but the requirement T<sub>SUDATI2C</sub> ≥ 250 ns must then be met. This automatically is the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + T<sub>SUDATI2C</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I<sup>2</sup>C-bus specification) before the SCL line is released. ### **Packaging Information** This section illustrates the package specification for the CY7C64215 enCoRe III, along with the thermal impedance for the package. Important Note Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the document titled PSoC Emulator Pod Dimensions at http://www.cypress.com/design/MR10161. #### **Package Diagrams** Figure 9. 56-Pin (8x8 mm) QFN-MLF (PUNCH) #### NOTES: - 1. M HATCH AREA IS SOLDERABLE EXPOSED METAL. - 2. REFERENCE JEDEC#: MO-220 - 3. PACKAGE WEIGHT: 0.162g - 4. ALL DIMENSIONS ARE IN MM [MIN/MAX] - 5. PACKAGE CODE 001-12921 \*A Figure 10. 56-Pin QFN (8 X 8 X 0.9 MM) (SAWN) TOP VIEW BOTTOM VIEW SIDE VIEW -0.900±0.100 8.000±0.100 4.500 REF--0.200 REF. PIN #1 ID R 0.20 0.25 +0.05 -0.50 PITCH 56 43 ט ע ט ט ט ט ט ט 0.45 REF 42 42 00000000000 PIN 1 DOT LASER MARK RFF 8.000±0.100 SOLDERABLE 5.200 EXPOSED PAD 14 29| 29 0.400±0.100 0.0 +0.05 28 15 SEATING PLANE NOTES: 6.500±0.100 2. REFERENCE JEDEC#: MO-220 3, PACKAGE WEIGHT; 0,162G 001-53450 \*A 4. ALL DIMENSIONS ARE IN MILLIMETERS #### Thermal Impedance Table 27. Thermal Impedance for the Package | Package | Typical θ <sub>JA</sub> <sup>[13]</sup> | |----------------------------|-----------------------------------------| | 56 Pin QFN <sup>[14]</sup> | 20 °C/W | | 28 Pin SSOP | 96 °C/W | ### Solder Reflow Peak Temperature Following is the minimum solder reflow peak temperature to achieve good solderability. Table 28. Solder Reflow Peak Temperature | Package | Minimum Peak Temperature <sup>[15]</sup> | Maximum Peak Temperature | |-------------|------------------------------------------|--------------------------| | 56 Pin QFN | 240°C | 260°C | | 28 Pin SSOP | 240°C | 260°C | ### **Package Handling** Some IC packages require baking before they are soldered onto a PCB to remove moisture that may have been absorbed after leaving the factory. A label on the packaging has details about actual bake temperature and the minimum bake time to remove this moisture. The maximum bake time is the aggregate time that the devices are exposed to the bake temperature. Exceeding this exposure time may degrade device reliability. | Parameter | Description | Min | Тур | Max | Unit | |-----------------------|------------------|-------------------|-----|-------------------|-------| | T <sub>BAKETEMP</sub> | Bake Temperature | | 125 | See Package Label | °C | | T <sub>BAKETIME</sub> | Bake Time | See Package Label | | 72 | Hours | #### Notes Document Number: 38-08036 Rev. \*E Page 30 of 33 <sup>13.</sup> $T_J = T_A + POWER \times \theta_{JA}$ <sup>14.</sup> To achieve the thermal impedance specified for the QFN package, the center thermal pad should be soldered to the PCB ground plane. <sup>15.</sup> Higher temperatures may be required based on the solder melting point. Typical temperatures for solder are 220 ± 5°C with Sn-Pb or 245 ± 5°C with Sn-Ag-Cu paste. Refer to the solder manufacturer specifications. ### **Ordering Information** | Package | Ordering Code | Flash Size | SRAM (Bytes) | Temperature Range | |----------------------------------------------|-------------------|------------|--------------|-------------------| | 56-Pin QFN-MLF (Punch) | CY7C64215-56LFXC | 16K | 1K | 0°C to 70°C | | 56-Pin QFN-MLF (Punch)<br>(Tape and Reel) | CY7C64215-56LFXCT | 16K | 1K | 0°C to 70°C | | 28-Pin SSOP | CY7C64215-28PVXC | 16K | 1K | 0°C to 70°C | | 28-Pin SSOP<br>(Tape and Reel) | CY7C64215-28PVXCT | 16K | 1K | 0°C to 70°C | | 56-Pin QFN (Sawn) Commercial | CY7C64215-56LTXC | 16K | 1K | 0°C to 70°C | | 56-Pin QFN (Sawn) Commercial (Tape and Reel) | CY7C64215-56LTXCT | 16K | 1K | 0°C to 70°C | | 56-Pin QFN (Sawn) Industrial | CY7C64215-56LTXI | 16K | 1K | –40°C to 85°C | | 56-Pin QFN (Sawn) Industrial (Tape and Reel) | CY7C64215-56LTXIT | 16K | 1K | –40°C to 85°C | ## **Document History Page** | Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change | | |------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | ** | 131325 | See ECN | XGR | New data sheet. | | | *A | 385256 | See ECN | ВНА | Changed from Advance Information to Preliminary. Added standard data sheet items. Changed Part number from CY7C642xx to CY7C64215. | | | *B | 2547630 | 08/04/08 | AZIEL/PYRS | Operational voltage range for USB specified under "Full Speed USB (12Mbps)" CMP_GO_EN1 register removed as it has no functionality on Radon. Figure "CPU Frequency" adjusted to show invalid operating region for USB with footnote describing reason. DC electrical characteristic, Vdd. Note added describing where USB hardware is non-functional. | | | *C | 2620679 | 12/12/08 | CMCC/PYRS | Added Package Handling information. Deleted note regarding link to amkor.com for MLF package dimensions. | | | *D | 2717887 | 06/11/2009 | DPT | Added 56 -Pin Sawn QFN (8 X 8 mm) package diagram and added CY7C64215-56LTXC part information in the Ordering Information table. | | | *E | 2852393 | 01/15/2010 | BHA/XUT | <ul> <li>Added Table of Contents.</li> <li>Added external clock oscillator option and Industrial Temperature information to the Features, Pin Information, Electrical Specifications, Operating Temper ature, DC Electrical Characteristics, AC Electrical Characteristics, and Ordering Information sections.</li> <li>Updated DC GPIO, AC Chip, and AC Programming Specifications follows: <ul> <li>Replaced TRAMP (time) with SRPOWER_UP (slew rate) specification.</li> <li>Added IOH, IOL, DCILO, F32K_U, TPOWERUP, TERASEALL, TPROGRAM_HOT, and TPROGRAM_COLD specifications.</li> <li>Updated Vdd ranges on Figure 5 and Table 8.</li> <li>Added notes for VM and VDI on Table 10.</li> <li>Removed TR/TF from Table 20.</li> </ul> </li> <li>Update Ordering Information for: CY7C64215-56LFXCT, CY7C64215-28PVXCT, CY7C64215-56LTXIT Tape and Reel.</li> <li>Updated 28-Pin SSOP and 56-Pin QFN PUNCH and SAWN package diagrams.</li> <li>Updated copyright and Sales, Solutions, and Legal Information URLs.</li> </ul> | | [+] Feedback ### Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless PSoC® Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2007-2009, 2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 38-08036 Rev. \*E Revised February 1, 2010 Page 33 of 33 PSoC Designer™ and enCoRe™ are trademarks and PSoC® is a registered trademark of Cypress Semiconductor Corporation. Purchase of I<sup>2</sup>C components from Cypress or one of its sublicensed Associated Companies conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. As from October 1st, 2006 Philips Semiconductors has a new trade name - NXP Semiconductors.