# THIS SPEC IS OBSOLETE Spec No: 38-05475 Spec Title: CY7C1049DV33, 4-MBIT (512K X 8) STATIC **RAM** Replaced by: None # 4-Mbit (512K × 8) Static RAM #### **Features** - Pin and function compatible with CY7C1049CV33 - High speed □ t<sub>AA</sub> = 10 ns - Low active power □ I<sub>CC</sub> = 90 mA at 10 ns - Low CMOS standby power □ I<sub>SB2</sub> = 10 mA - 2.0 V data retention - Automatic power down when deselected - TTL compatible inputs and outputs - Easy memory expansion with CE and OE features - Available in Pb-free 36-pin (400 Mil) molded SOJ and 44-pin TSOP II packages ### **Functional Description** The CY7C1049DV33 is a high performance CMOS Static RAM organized as 512K words by 8-bits. Easy memory expansion is provided by an Active LOW Chip Enable ( $\overline{\text{CE}}$ ), an Active LOW Output Enable ( $\overline{\text{OE}}$ ), and tristate drivers. You can write to the device by taking Chip Enable ( $\overline{\text{CE}}$ ) and Write Enable ( $\overline{\text{WE}}$ ) inputs LOW. Data on the eight I/O pins (IO<sub>0</sub> through IO<sub>7</sub>) is then written into the location specified on the address pins (A<sub>0</sub> through A<sub>18</sub>). You can read from the device by taking Chip Enable $(\overline{CE})$ and Output Enable $(\overline{OE})$ LOW while forcing Write Enable $(\overline{WE})$ HIGH. Under these conditions, the contents of the memory location specified by the address pins appear on the I/O pins. The eight input or output pins (IO<sub>0</sub> through IO<sub>7</sub>) are <u>placed</u> in a high impedance state whe<u>n</u> the device is deselected (CE HIGH), the outputs are <u>disabled</u> (OE HIGH), or during a write operation (CE LOW, and WE LOW). The CY7C1049DV33 is available in standard 400 Mil wide 36-pin SOJ package and 44-pin TSOP II package with center power and ground (revolutionary) pinout. For a complete list of related documentation, click here. ### **Logic Block Diagram** ### **Contents** | Pin Configuration | 3 | |--------------------------------|---| | Selection Guide | | | Maximum Ratings | 4 | | Operating Range | 4 | | Electrical Characteristics | 4 | | Capacitance | 4 | | Thermal Resistance | 5 | | AC Test Loads and Waveforms | 5 | | Data Retention Characteristics | 5 | | AC Switching Characteristics | 6 | | Switching Waveforms | 7 | | Truth Table | ٥ | | Ordering information | 9 | |-----------------------------------------|----| | Ordering Code Definitions | | | Package Diagrams | | | Acronyms | 12 | | Document Conventions | 12 | | Units of Measure | 12 | | Document History Page | 13 | | Sales, Solutions, and Legal Information | 14 | | Worldwide Sales and Design Support | 14 | | Products | 14 | | PSoC Solutions | 14 | ### **Pin Configuration** ### **Selection Guide** | Description | | -10 (Indus | strial) | Unit | |------------------------------|--|------------|---------|------| | Maximum access time | | 10 | | ns | | Maximum operating current | | 90 | | mA | | Maximum CMOS standby current | | 10 | | mA | ### **Maximum Ratings** Exceeding the maximum ratings may impair the useful life of the device. User guidelines are not tested. Storage temperature ......—65 °C to +150 °C Ambient temperature with Supply voltage on V<sub>CC</sub> to relative GND<sup>[1]</sup> ......–0.3 V to +4.6 V | Operating Pange | | |---------------------------------|----------------------------------| | Latch up current | > 200 mA | | (MIL-STD-883, Method 3015) | | | Static discharge voltage | >2001 V | | Current into outputs (LOW) | 20 mA | | DC input voltage <sup>[1]</sup> | 0.3 V to V <sub>CC</sub> + 0.3 V | ### Operating Range | Range | Ambient<br>Temperature | V <sub>cc</sub> | Speed | |------------|------------------------|-----------------|-------| | Industrial | –40 °C to +85 °C | $3.3~V\pm0.3~V$ | 10 ns | ### **Electrical Characteristics** Over the Operating Range | | | | -10 (Inc | lustrial) | | |--------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------|------| | Parameter | Description | Test Conditions | Min | Max | Unit | | V <sub>OH</sub> | Output HIGH voltage | V <sub>CC</sub> = Min, I <sub>OH</sub> = -4.0 mA | 2.4 | _ | V | | V <sub>OL</sub> | Output LOW voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8.0 mA | _ | 0.4 | V | | V <sub>IH</sub> <sup>[1]</sup> | Input HIGH voltage | | 2.0 | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> [1] | Input LOW voltage <sup>[1]</sup> | | -0.3 | 0.8 | V | | I <sub>IX</sub> | Input leakage current | $GND \le V_1 \le V_{CC}$ | -1 | +1 | μА | | I <sub>OZ</sub> | Output leakage current | $\frac{\text{GND}}{\text{Output Disabled}} \leq V_{\text{CC}},$ | -1 | +1 | μА | | I <sub>CC</sub> | V <sub>CC</sub> operating supply current | V <sub>CC</sub> = Max, 100 MHz | _ | 90 | mA | | | | $f = f_{MAX} = 1/t_{RC}$ | _ | 80 | mA | | | | 66 MHz | - | 70 | mA | | | | 40 MHz | - | 60 | mA | | I <sub>SB1</sub> | Automatic CE Power down current —TTL Inputs | $\begin{aligned} &\text{Max V}_{\text{CC}}, \overline{\text{CE}} \geq \text{V}_{\text{IH}}; \text{V}_{\text{IN}} \geq \text{V}_{\text{IH}} \text{ or} \\ &\text{V}_{\text{IN}} \leq \text{V}_{\text{IL}}, \text{f} = \text{f}_{\text{MAX}} \end{aligned}$ | - | 20 | mA | | I <sub>SB2</sub> | Automatic CE Power down current —CMOS Inputs | $\begin{aligned} &\text{Max V}_{\text{CC}}, \overline{\text{CE}} \geq \text{V}_{\text{CC}} - 0.3 \text{ V}, \\ &\text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.3 \text{ V}, \text{ or V}_{\text{IN}} \leq 0.3 \text{ V}, \\ &\text{f} = 0 \end{aligned}$ | - | 10 | mA | ### Capacitance Tested initially and after any design or process changes that may affect these parameters. | Parameter | Description | Test Conditions | Max | Unit | | |------------------|-------------------|----------------------------------------------------------------------|-----|------|----| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = 3.3 \text{V}$ | | 8 | pF | | C <sub>OUT</sub> | I/O capacitance | | | 8 | pF | Document Number: 38-05475 Rev. \*J <sup>1.</sup> $V_{IL}$ (min.) = -2.0 V and $V_{IH}$ (max) = $V_{CC}$ + 2 V for pulse durations of less than 20 ns. ### **Thermal Resistance** Tested initially and after any design or process changes that may affect these parameters. | Parameter | Description | Test Conditions | 36-pin SOJ<br>Package | 44-pin TSOP II<br>Package | Unit | |-----------------|------------------------------------------|------------------------------------------------------------------------|-----------------------|---------------------------|------| | $\Theta_{JA}$ | Thermal resistance (Junction to Ambient) | Still Air, soldered on a 3 × 4.5 inch, two layer printed circuit board | 57.91 | 50.66 | °C/W | | Θ <sub>JC</sub> | Thermal resistance (Junction to Case) | | 36.73 | 17.17 | °C/W | ### **AC Test Loads and Waveforms** Figure 1. AC Test Loads and Waveforms [4] ### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions [4] | Min | Max | Unit | |---------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | | 2.0 | - | V | | I <sub>CCDR</sub> | Data retention current | $V_{CC} = V_{DR} = 2.0 \text{ V}, \overline{CE} \ge V_{CC} - 0.3 \text{ V}$<br>$V_{IN} \ge V_{CC} - 0.3 \text{ V} \text{ or } V_{IN} \le 0.3 \text{ V}$ | - | 10 | mA | | t <sub>CDR</sub> <sup>[2]</sup> | Chip deselect to data retention time | | 0 | - | ns | | t <sub>R</sub> <sup>[5]</sup> | Operation recovery time | | t <sub>RC</sub> | - | ns | Figure 2. Data Retention Waveform #### Notes - Tested initially and after any design or process changes that may affect these parameters. AC characteristics (except High Z) are tested using the load conditions shown in Figure 1 (a). High Z characteristics are tested for all speeds using the test load shown in Figure 1 (c). - No input may exceed V<sub>CC</sub> + 0.3 V. - Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub> $\geq$ 50 $\mu$ s or stable at V<sub>CC(min.)</sub> $\geq$ 50 $\mu$ s. Document Number: 38-05475 Rev. \*J ### **AC Switching Characteristics** Over the Operating Range [6] | | | -10 (Inc | lustrial) | | |-----------------------------------|-----------------------------------------------|----------|-----------|------| | Parameter | Description | Min | Max | Unit | | Read Cycle | | | | | | t <sub>power</sub> <sup>[7]</sup> | V <sub>CC</sub> (typical) to the first access | 100 | _ | μS | | t <sub>RC</sub> | Read cycle time | 10 | _ | ns | | t <sub>AA</sub> | Address to data valid | _ | 10 | ns | | t <sub>OHA</sub> | Data hold from address change | 3 | _ | ns | | t <sub>ACE</sub> | CE LOW to data valid | _ | 10 | ns | | t <sub>DOE</sub> | OE LOW to data valid | _ | 5 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z <sup>[8]</sup> | 0 | - | ns | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[8, 9]</sup> | _ | 5 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z <sup>[8]</sup> | 3 | _ | ns | | t <sub>HZCE</sub> | CE HIGH to High Z <sup>[8, 9]</sup> | _ | 5 | ns | | t <sub>PU</sub> | CE LOW to power up | 0 | - | ns | | t <sub>PD</sub> | CE HIGH to power down | _ | 10 | ns | | Write Cycle <sup>[10, 11]</sup> | | | | | | t <sub>WC</sub> | Write cycle time | 10 | - | ns | | t <sub>SCE</sub> | CE LOW to write end | 7 | _ | ns | | t <sub>AW</sub> | Address setup to write end | 7 | - | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | ns | | t <sub>SA</sub> | Address setup to write start | 0 | _ | ns | | t <sub>PWE</sub> | WE pulse width | 7 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 5 | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | - | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[8]</sup> | 3 | - | ns | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[8, 9]</sup> | -/ | 5 | ns | #### Notes - Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30 pF load capacitance. - and 30 pF load capacitance. 1. t<sub>POWER</sub> gives the minimum amount of time that the power supply must be at stable, typical V<sub>CC</sub> values until the first memory access is performed. 2. t<sub>POWER</sub> gives the minimum amount of time that the power supply must be at stable, typical V<sub>CC</sub> values until the first memory access is performed. 3. At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZOE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> for any given device. 4. t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (c) of Figure 1 on page 5. Transition is measured when the outputs enter a high impedance state. 4. The internal write time of the memory is defined by the overlap of CE LOW, and WE LOW. CE and WE must be LOW to initiate a write, and the transition of either of these signals can terminate the write. The input data set up and hold timing must be referred to the leading edge of the signal that terminates the write. 11. The minimum write cycle time for Write Cycle No. 2 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. ### **Switching Waveforms** Figure 3. Read Cycle No. 1<sup>[12, 13]</sup> Figure 4. Read Cycle No. 2 (OE Controlled)[13, 14] Figure 5. Write Cycle No. 1 (WE Controlled, OE HIGH During Write)[15, 16] #### Notes - 12. <u>Dev</u>ice is continuously selected. <del>OE</del>, <del>CE</del> = V<sub>IL</sub>. 13. WE is HIGH for read cycle. 14. Address valid prior to or coincident with <del>CE</del> transition LOW. 15. <u>Data</u> I/O is high impedance if <del>OE</del> = V<sub>IH</sub>. 16. If <del>CE</del> goes HIGH simultaneously with WE going HIGH, the output remains in a high impedance state. ### Switching Waveforms (continued) Figure 6. Write Cycle No. 2 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW)<sup>[17]</sup> Figure 7. Write Cycle No. 3 (CE Controlled)[17, 19] <sup>17.</sup> If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high impedance state. 18. During this period the I/Os are in the output state and input signals must not be applied. 19. Data I/O is high impedance if OE = V<sub>IH</sub>. ### **Truth Table** | CE | ŌE | WE | IO <sub>0</sub> –IO <sub>7</sub> | Mode | Power | |----|----|----|----------------------------------|----------------------------|----------------------------| | Н | Х | Х | High Z | Power down | Standby (I <sub>SB</sub> ) | | L | L | Н | Data Out | Read | Active (I <sub>CC</sub> ) | | L | Х | L | Data In | Write | Active (I <sub>CC</sub> ) | | L | Н | Н | High Z | Selected, Outputs Disabled | Active (I <sub>CC</sub> ) | # **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Name | Package Type | Operating Range | |------------|---------------------|-----------------|---------------------------------------|-----------------| | 10 | CY7C1049DV33-10VXI | 51-85090 | 36-pin (400-Mil) Molded SOJ (Pb-free) | Industrial | | | CY7C1049DV33-10ZSXI | 51-85087 | 44-pin TSOP II (Pb-free) | | Contact your local Cypress sales representative for availability of these parts. ### **Ordering Code Definitions** ### **Package Diagrams** ### Figure 8. 36-pin (400-Mil) Molded SOJ V36.4, (51-85090) 36 Lead (400 MIL) Molded SOJ V36 51-85090 \*F ### Package Diagrams (continued) Figure 9. 44-pin TSOP Z44-II, (51-85087) 44 Lead TSOP TYPE II - STANDARD ## **Acronyms** | Acronym | Description | | | | |---------|-----------------------------------------|--|--|--| | CE | chip enable | | | | | CMOS | complementary metal oxide semiconductor | | | | | I/O | input/output | | | | | ŌĒ | output enable | | | | | SOJ | small outline J-lead | | | | | SRAM | static random access memory | | | | | TSOP | thin small outline package | | | | | TTL | transistor-transistor logic | | | | | WE | write enable | | | | ## **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degree Celcius | | | | | MHz | megahertz | | | | | μΑ | microamperes | | | | | μs | microseconds | | | | | mA | milliamperes | | | | | mm | millimeter | | | | | ms | milliseconds | | | | | ns | nanoseconds | | | | | Ω | ohms | | | | | % | percent | | | | | pF | pico Farad | | | | | V | Volts | | | | | W | Watts | | | | # **Document History Page** | | t litie: CY/C<br>t Number: 3 | | 4-MDIT (512) | K × 8) Static RAM | |------|------------------------------|------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | | ** | 201560 | See ECN | SWI | Advance Datasheet for C9 IPP | | *A | 233729 | See ECN | SYT | 1.AC, DC parameters are modified as per EROS (Specification # 01-2165) 2.Pb-free offering in the Ordering Information Table | | *B | 351096 | See ECN | PCI | Changed status from Advance to Preliminary. Removed 20 ns Speed bin Corrected DC voltage (min) value in maximum ratings section from - 0.5 to - 0.3 Redefined I <sub>CC</sub> values for Com'l and Ind'l temperature ranges I <sub>CC</sub> (Com'l): Changed from 100, 80, and 67 mA to 90, 80 and, 75 mA for 8, 10, an 12ns speed bins respectively I <sub>CC</sub> (Ind'l): Changed from 80 and 67 mA to 90 and 85 mA for 10 and 12ns speed bins respectively Added V <sub>IH(max</sub> ) specification in Note# 2 Changed reference voltage level for measurement of High Z parameters from ±50 mV to ±200 mV Added Data Retention Characteristics, Waveform, and footnotes 11 and 12 Changed Package Diagram name from 44-pin TSOP II Z44 to 44-pin TSOP II Z54 Changed part names from Z to ZS in the Ordering Information Table Added 8 ns parts in the Ordering Information Table Added Pb-free Ordering Information Shaded Ordering Information Table | | *C | 446328 | See ECN | NXR | Changed status from Preliminary to Final. Removed -8 speed bin Removed Commercial Operating Range product information Added Automotive Operating Range product information Updated Thermal Resistance table Updated footnote #8 on High Z parameter measurement Replaced Package Name column with Package Diagram in the Ordering Information table | | *D | 1274726 | See ECN | VKN/AESA | Updated Pin Configuration. Corrected typo in the 44-pin TSOP II pinout. | | *E | 2899972 | 03/29/2010 | AJU | Updated Package Diagrams. | | *F | 3059162 | 10/14/2010 | PRAS | Added Ordering Code Definitions. Updated Package Diagrams. | | *G | 3266084 | 05/28/2011 | PRAS | Updated Functional Description (Removed "Refer to the Cypress application not AN1064, SRAM System Guidelines for best practice recommendations."). Added Acronyms and Units of Measure. Updated to new template. | | *H | 3440302 | 11/16/2011 | TAVA | Removed Automotive Temperature Range related information in all instances across the document. Updated Switching Waveforms. Updated Ordering Information: Updated part numbers. | | * | 4574311 | 11/19/2014 | TAVA | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end. Updated Package Diagrams: spec 51-85090 – Changed revision from *E to *F. | | *J | 5544150 | 12/06/2016 | VINI | Obsolete document. Completing Sunset Review. | ### Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive cypress.com/go/automotive cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc Memory Optical & Image Sensing PSoC Cypress.com/go/image cypress.com/go/psoc cypress.com/go/psoc cypress.com/go/touch Cypress.com/go/touch cypress.com/go/USB Wireless/RF Cypress.com/go/wireless #### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2004-2016. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 38-05475 Rev. \*J