

Tel: 905-477-1166 Fax: 905-477-1782 http://www.orientdisplay.com

# SPECIFICATION FOR LCM MODULE

### MODULE NO.: AMG24064PR-G-Y6WFDY DOC.REVISION: 00

**Customer Approval:** 

|                              | SIGNATURE | DATE        |
|------------------------------|-----------|-------------|
| PREPARED BY<br>(RD ENGINEER) |           | Aug-18-2009 |
| PREPARED BY<br>(QA ENGINEER) |           |             |
| CHECKED BY                   |           |             |
| APPROVED BY                  |           |             |

# **DOCUMENT REVISION HISTORY**

| Version | DATE        | DESCRIPTION | CHANGED BY |
|---------|-------------|-------------|------------|
| 00      | Aug-18-2009 | First issue |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |
|         |             |             |            |

# **CONTENTS**

| 1. Functions & Features                                     | 2     |
|-------------------------------------------------------------|-------|
| 2. Mechanical specifications                                | 2     |
| 3. Block diagram                                            | 2     |
| 4. Dimensional outline                                      | 3     |
| 5. LCD Driving voltage generator and bias reference circuit | 4     |
| 6. Pin description                                          | 5     |
| 7. Maximum absolute limit                                   | 6     |
| 8. Electrical characteristics                               | 6     |
| 9. Timing characteristics                                   | 7-10  |
| 10. Reset timing                                            | 10    |
| 11. Control and display command                             | 11    |
| 12. Backlight characteristics                               | 12    |
| 13. Electro-optical characteristics                         | 12    |
| 14. Precaution for using LCD/LCM                            | 13~14 |
| 15. LCM test criteria                                       | 15-24 |

### **<u>1. FUNCTIONS & FEATURES</u>**

- 1.1. Format
- 1.2. LCD mode
- 1.3. Viewing direction
- 1.4. Driving scheme
- 1.5. Power supply voltage (V<sub>DD</sub>)
- 1.6. LCD driving voltage (VLCD)
- 1.7. Operation temp
- 1.8. Storage temp
- 1.9. Backlight color
- 1.10. RoHS compliant

# 2.1. Module size : 134.6mm(L)\*55.1mm(W) (Not include FPC)\*5.8 (MAX)mm(H)

- 2.1. Module size 2.2. Viewing area
  - a :11
    - : 111.0mm(L)\*37.0mm(W) : 0.44mm(L)\*0.50mm(W)
    - : 0.41 mm(L) \* 0.47 mm(W)
- 2.4. Dot size 2.5. Weight

2.3. Dot pitch

: Approx.

## **3. BLOCK DIAGRAM**



#### Figure 1.Block diagram

- : 240x64 Dots : STN / Positive/ Transmissvie/YG
- : 6 o'clock
- : 1/64 Duty cycle, 1/9 Bias
- : 3.0V
- : 12.0V(Reference Voltage)
- :-10~60°C
- :-20~70℃
- : Edge YG

## **4. DIMENSIONAL OUTLINE**



Figure 2. Dimensional outline



### 5. LCD Driving voltage generator and bias reference circuit

NOTE: Recommended component values.

CB: 150~250xLCD load capacitance or 4.7 uF (2V). whichever is higher.

CL: 50Nf~0.1uF(25V) is appropriate for most applications..

R1:  $10M\Omega$  Acts as a draining circuit when the power is abnormally shut down.

VR: 1MΩ.

R1,R2: See instructions below.

CBIAS: 10nF~0.1Nf.

- The above component values are for reference only. Please optimize the values for individual requirements of each specific application.
- To ensure consistency of LCM contrast. VLCD fine tuning is highly recommended. Since the value of R1/R2 depends strongly on the GN,PM,BR settings, and vary slightly depends on the value of VDD2,each LCM design will need to be optimized individually.

The following is the recommended procedures for selecting R1, R2 and VR values.

Step 1: adjust LCM for best contrast which CBIAS. But without R1, R2, VR. Step 2: measure VBIAS voltage.

Step 3: select VR and R2 (recommend to start with VR=1M $\Omega$ , R2=200K)

Step 4: calculate R1 by:  $R1 = R2 \times (VDD2/VBIAS-1)$ 

Step 5: install R1, R2, VR . The "neutral position" of VR is at VBIAS/VDD2 .

Step 6: Test the fine tuning range by adjusting VR over the full range.

Step7 : if adjustment fang is too narrow, reduce R2,... and vise versa.

Step 8: repeat from Sept 4.

# **6. PIN DESCRIPTION**

| No.   | Symbol  |                            |                                                                                           |                            | Function                              |                           |                           |  |  |
|-------|---------|----------------------------|-------------------------------------------------------------------------------------------|----------------------------|---------------------------------------|---------------------------|---------------------------|--|--|
| 1     | NC      | No connec                  | t                                                                                         |                            |                                       |                           |                           |  |  |
| 2     | VB1-    |                            |                                                                                           |                            |                                       |                           |                           |  |  |
| 3     | VB1+    | LCD Bias                   | Voltages                                                                                  |                            |                                       |                           |                           |  |  |
| 4     | VB0-    |                            | , onugos.                                                                                 |                            |                                       |                           |                           |  |  |
| 5     | VB0+    | D C                        | Power Supply for LCD                                                                      |                            |                                       |                           |                           |  |  |
| 6     | VLCD    | -                          | <u> </u>                                                                                  |                            |                                       |                           |                           |  |  |
| 7     | VBAIS   |                            | reference                                                                                 | voltage to                 | o generate the a                      | actual SEG dri            | iving voltage             |  |  |
| 8     | VSS     | Ground                     | 1 ( . 0 . 0.1                                                                             |                            |                                       |                           |                           |  |  |
| 9     | VDD     | Power sup                  |                                                                                           |                            |                                       |                           |                           |  |  |
| 10~17 | DB7~DB0 | BI-directic                | -directional bus for both serial and parallel host interfaces.<br>BM=1X BM=0X BM=01 BM=00 |                            |                                       |                           |                           |  |  |
|       |         | D0<br>D1<br>D2<br>D3<br>D4 |                                                                                           | D0<br>D1<br>D2<br>D3<br>D4 | D0/D4<br>D1/D5<br>D2/D6<br>D3/D7<br>- | SCK<br>-<br>-<br>SDA<br>- | SCK<br>-<br>-<br>SDA<br>- |  |  |
|       |         | D5<br>D6<br>D7             |                                                                                           | D5<br>D6<br>D7             |                                       | -<br>S9<br>1              | -<br>S8/s8uc<br>1         |  |  |
|       |         |                            | ne unused                                                                                 |                            | DD OR VSS                             |                           |                           |  |  |
| 18    | WR1     |                            |                                                                                           | ·                          |                                       |                           |                           |  |  |
| 19    | WR0     | WR[1:0] c                  | ontrols th                                                                                | e read/wri                 | te operation of                       | the host inter            | face.                     |  |  |
| 20    | CD      | Select Con<br>"L": Comr    |                                                                                           |                            | Data for read/w<br>data               | rite operation.           |                           |  |  |
| 21    | RST     | Reset inpu                 |                                                                                           |                            |                                       |                           |                           |  |  |
| 22    | CS      | Chip Selec                 | et.                                                                                       |                            |                                       |                           |                           |  |  |
| 23    | BM0     | The interf                 | ace bus                                                                                   | mode is                    | determined b                          | v MB[1:0] ar              | nd D[7:6] by the          |  |  |
| 24    | BM1     | following                  |                                                                                           |                            |                                       | , <u> </u>                |                           |  |  |
|       |         | BM[1:0<br>]                | D[7:6]                                                                                    | MODE                       |                                       |                           |                           |  |  |
|       |         | 11                         | Data                                                                                      | 6800/8k                    | bit                                   |                           |                           |  |  |
|       |         | 10                         | Data                                                                                      | 8080/8t                    | pit                                   |                           |                           |  |  |
|       |         | 01                         | 0x                                                                                        | 6800/4k                    | oit                                   |                           |                           |  |  |
|       |         | 00                         | 0x                                                                                        | 8080/4k                    | bit                                   |                           |                           |  |  |
|       |         | 01                         | 10                                                                                        | 3-wire S                   | SPI w/9-bit tok                       | ken.(s9:conve             | entional)                 |  |  |
|       |         | 00                         | 10                                                                                        | 4-wire S                   | SPI w/8-bit tok                       | ken.(s8:conve             | entional)                 |  |  |
|       |         | 00                         | 11                                                                                        | 3-or 4-v                   | vire SPI w/8-b                        | oit token.(s8u            | l)                        |  |  |

## 7. MAXIMUM ABSOUTE LIMIT

| Item                          | Symbol                   | MIN  | MAX                  | Unit |  |  |  |  |
|-------------------------------|--------------------------|------|----------------------|------|--|--|--|--|
| Supply Voltage for Logic      | Vdd                      | -0.3 | +4.0                 | V    |  |  |  |  |
| Supply Voltage for LCD        | V0                       | -0.3 | +17.0                | V    |  |  |  |  |
| Input Voltage                 | Vin                      | -0.4 | V <sub>DD</sub> +0.5 | V    |  |  |  |  |
| Supply Current for Backlight  | $I_F(Ta = 25^{\circ}C)$  |      | 105                  | mA   |  |  |  |  |
| Reverse Voltage for Backlight | V <sub>R</sub> (Ta=25°C) |      | 5                    | V    |  |  |  |  |
| Operating Temperature         | Тор                      | -10  | 60                   | °C   |  |  |  |  |
| Storage Temperature           | Tst                      | -20  | 70                   | °C   |  |  |  |  |

#### (Voltage Reference to VSS)(for IC)

### **8. ELECTRICAL CHARACTERISTICS**

| Symbol  | Parameter                  | Conditions                                   | Min.               | Тур.    | Max.               | Unit |
|---------|----------------------------|----------------------------------------------|--------------------|---------|--------------------|------|
| VDD     | Supply for digital circuit |                                              | 2.7                | 2.8~3.3 | 3.6                | V    |
| VDD2/3  | Supply for bias & pump     |                                              | 2.7                | 2.8~3.3 | 3.6                | V    |
| VLCD    | Charge pump output         | V <sub>DD2/3</sub> ≥ 2.7V, 25 <sup>0</sup> C |                    | 12.5    | 16                 | V    |
| VD      | LCD data voltage           | V <sub>DD2/3</sub> ≥ 2.7V, 25 <sup>o</sup> C |                    |         | 1.53               | V    |
| VIL     | Input logic LOW            |                                              | 1                  | 1       | 0.2V <sub>DD</sub> | V    |
| VIH     | Input logic HIGH           |                                              | 0.8V <sub>DD</sub> |         |                    | V    |
| Vol     | Output logic LOW           |                                              |                    |         | 0.2V <sub>DD</sub> | V    |
| Voн     | Output logic HIGH          |                                              | 0.8V <sub>DD</sub> |         |                    | V    |
| IIL     | Input leakage current      |                                              |                    |         | 1.5                | μΑ   |
| CIN     | Input capacitance          |                                              |                    | 5       | 10                 | PF   |
| Соит    | Output capacitance         | 1                                            |                    | 5       | 10                 | PF   |
| R0(SEG) | SEG output impedance       | V <sub>LCD</sub> = 12.5V                     |                    | 1.5     | 3                  | kΩ   |
| Ro(COM) | COM output impedance       | V <sub>LCD</sub> = 9                         |                    | 1.5     | 3                  | kΩ   |
| fLINE   | Average frame rate         |                                              | 69                 | 75      |                    | Hz   |

### DC CHARACTERISTICS

#### POWER CONSUMPTION

 $V_{DD} = 2.7V$ ,  $V_{DD2/3} = 2.7V$ , Bias Ratio (BR) = 10b, GN = 11b, PM = 000000b, Panel Loading (PL): 26~43nF, MR = 128, Bus mode = 6800, C<sub>L</sub> = 0.1µF, C<sub>B</sub> = 4.7µF. All outputs are open circuit.

| Display Pattern | Conditions                   | Тур. (µА) | Max. (µA) |
|-----------------|------------------------------|-----------|-----------|
| All-OFF         | Bus = idle                   | 580       | 870       |
| 2-pixel checker | Bus = idle                   | 730       | 1095      |
|                 | Bus = idle (standby current) | -         | 5         |



FIGURE 15: Parallel Bus Timing Characteristics (for 8080 MCU)

 $(2.7V \le V_{DD} < 3.6V, Ta = -30 \text{ to } +85^{\circ}C)$ 

| Symbol                                                          | Signal   | Description                                                                                         | Condition              | Min.                     | Max.     | Units |
|-----------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------|------------------------|--------------------------|----------|-------|
| t <sub>AS80</sub><br>t <sub>AH80</sub>                          | CD       | Address setup time<br>Address hold time                                                             |                        | 0<br>20                  | -        | nS    |
| t <sub>CY80</sub>                                               |          | System cycle time<br>8-bit bus (read)<br>8-bit bus (write)<br>4-bit bus (read)<br>4-bit bus (write) |                        | 140<br>140<br>140<br>140 |          | nS    |
| t <sub>PWR80</sub>                                              | WR1      | Pulse width<br>8-bit bus (read)<br>4-bit bus (read)                                                 | 1                      | 65<br>65                 | Ī        | nS    |
| t <sub>PWW80</sub>                                              | WR0      | Pulse width<br>8-bit bus (write)<br>4-bit bus (write)                                               |                        | 35<br>35                 | -        | nS    |
| t <sub>HPW80</sub>                                              | WR0, WR1 | High pulse width<br>8-bit bus (read)<br>(write)<br>4-bit bus (read)<br>(write)                      |                        | 65<br>35<br>65<br>35     | -        | nS    |
| t <sub>DS80</sub><br>t <sub>DH80</sub>                          | D0~D7    | Data setup time<br>Data hold time                                                                   |                        | 30<br>20                 | -        | nS    |
| t <sub>ACC80</sub><br>t <sub>OD80</sub>                         | 11.1     | Read access time<br>Output disable time                                                             | C <sub>L</sub> = 100pF | -<br>12                  | 60<br>20 | nS    |
| t <sub>SSA80</sub><br>t <sub>CSSD80</sub><br>t <sub>CSH80</sub> | CS1/CS0  | Chip select setup time                                                                              |                        | 10<br>10<br>20           |          | nS    |



FIGURE 16: Parallel Bus Timing Characteristics (for 6800 MCU)

(2.7V ≤ V<sub>DD</sub> < 3.6V, Ta= -30 to +85°C)

| Symbol                                                           | Signal   | Description                                                                                         | Condition              | Min.                     | Max.     | Units |
|------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------|------------------------|--------------------------|----------|-------|
| t <sub>aseb</sub><br>taheb                                       | CD       | Address setup time<br>Address hold time                                                             |                        | 0<br>20                  | -        | nS    |
| T <sub>CY88</sub>                                                |          | System cycle time<br>8-bit bus (read)<br>8-bit bus (write)<br>4-bit bus (read)<br>4-bit bus (write) |                        | 140<br>140<br>140<br>140 | -        | nS    |
| t <sub>PWR68</sub>                                               | WR1      | Pulse width<br>8-bit bus (read)<br>4-bit bus (read)                                                 | <u>i</u>               | 65<br>65                 | -        | nS    |
| tpww68                                                           | WR0      | Pulse width<br>8-bit bus (write)<br>4-bit bus (write)                                               | -                      | 35<br>35                 |          | nS    |
| t <sub>lPW68</sub>                                               | WR0, WR1 | Low pulse width<br>8-bit bus (read)<br>8-bit bus (write)<br>4-bit bus (read)<br>4-bit bus (write)   |                        | 65<br>35<br>65<br>35     | -        | nS    |
| t <sub>DS68</sub><br>t <sub>DH68</sub>                           | D0~D7    | Data setup time<br>Data hold time                                                                   |                        | 30<br>20                 | 1        | nS    |
| t <sub>acces</sub><br>t <sub>odes</sub>                          |          | Read access time<br>Output disable time                                                             | C <sub>L</sub> = 100pF | -<br>12                  | 60<br>20 | nS    |
| t <sub>cssaeb</sub><br>t <sub>cssdeb</sub><br>t <sub>csheb</sub> | CS1/CS0  | Chip select setup time                                                                              |                        | 10<br>10<br>20           |          | nS    |



FIGURE 17: Serial Bus Timing Characteristics (for S8 / S8uc)

| Symbol                                                           | Signal | Description                       | Condition             | Min.           | Max.   | Units |
|------------------------------------------------------------------|--------|-----------------------------------|-----------------------|----------------|--------|-------|
| t <sub>ASS8</sub>                                                | CD     | Address setup time                | and the second second | 0              |        | nS    |
| t <sub>AHS8</sub>                                                | CD     | Address hold time                 |                       | 20             | 1      | nS    |
| tcyss                                                            |        | System cycle time                 |                       | 140            |        | nS    |
| t <sub>LPWS8</sub>                                               | SCK    | Low pulse width                   |                       | 65             | 80 H.J | nS    |
| t <sub>HPWS8</sub>                                               |        | High pulse width                  | i                     | 65             |        | nS    |
| tossa<br>t <sub>onsa</sub>                                       | SDA    | Data setup time<br>Data hold time |                       | 30<br>20       | -      | nS    |
| t <sub>CSSAS8</sub><br>t <sub>CSSDS8</sub><br>t <sub>CSHS8</sub> | CS     | Chip select setup time            | ( <u>1</u>            | 10<br>20<br>10 |        | nS    |



FIGURE 18: Serial Bus Timing Characteristics (for S9)

 $<sup>(2.7</sup>V \le V_{DD} < 3.6V, Ta = -30 \text{ to } +85^{\circ}C)$ 

| Symbol                                                           | Signal | Description                       | Condition | Min.           | Max. | Units |
|------------------------------------------------------------------|--------|-----------------------------------|-----------|----------------|------|-------|
| t <sub>CYS9</sub>                                                |        | System cycle time                 |           | 140            | -    | nS    |
| t <sub>LPWS9</sub>                                               | SCK    | Low pulse width                   |           | 65             | -    | nS    |
| t <sub>HPWS9</sub>                                               |        | High pulse width                  |           | 65             |      | nS    |
| t <sub>DSS9</sub><br>t <sub>DHS9</sub>                           | SDA    | Data setup time<br>Data hold time |           | 30<br>20       | P    | nS    |
| t <sub>CSSAS9</sub><br>t <sub>CSSDS9</sub><br>t <sub>CSHS9</sub> | CS     | Chip select setup time            |           | 10<br>20<br>10 |      | nS    |



## FIGURE 4.c: 3-wire Serial Interface (S9)

# 10. Reset Timing



Reset Characteristics

(2.7V ≤ V<sub>DD</sub> < 3.6V, Ta= -30 to +85°C)

| Symbol          | Signal | Description           | Condition | Min. | Max. | Units |
|-----------------|--------|-----------------------|-----------|------|------|-------|
| t <sub>RW</sub> | RST    | Reset low pulse width |           | 1000 | -    | nS    |

# **11. CONTROL AND DISPLAY COMMAND**

The following is a list of host commands supported by UC1608 C/D: 0: Control, 1: Data

W/R: 0: Write Cycle, 1: Read Cycle

# Useful Data bits

- Don't Care

|    | Command                                             | C/D    | W/R    | D7     | D6     | D5     | D4     | D3     | D2     | D1     | D0     | Action                             | Default           |
|----|-----------------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|------------------------------------|-------------------|
| 1  | Write Data Byte                                     | 1      | 0      | #      | #      | #      | #      | #      | #      | #      | #      | Write 1 byte                       | N/A               |
| 2  | Read Data Byte                                      | 1      | 1      | #      | #      | #      | #      | #      | #      | #      | #      | Read 1 byte                        | N/A               |
| 3  | Get Status                                          | 0      | 1      | ΒZ     | MX     | DE     | RS     | WA     | GN1    | GN0    | 1      | Get Status                         | N/A               |
| 4  | Set Column Address LSB                              | 0      | 0      | 0      | 0      | 0      | 0      | #      | #      | #      | #      | Set CA[3:0]                        | 0                 |
| 4  | Set Column Address MSB                              | 0      | 0      | 0      | 0      | 0      | 1      | #      | #      | #      | #      | Set CA[7:4]                        | 0                 |
| 5  | Set Mux Rate and<br>temperature compensation.       | 0      | 0      | 0      | 0      | 1      | 0      | 0      | #      | #      | #      | Set {MR, TC[1:0]}                  | MR: 1b<br>TC: 00b |
| 6  | Set Power Control                                   | 0      | 0      | 0      | 0      | 1      | 0      | 1      | #      | #      | #      | Set PC[2:0]                        | 101b              |
| 7  | Set Adv. Program Control.                           | 0      | 0      | 0      | 0      | 1      | 1      | 0      | 0      | 0      | R      | For UltraChip only.                | N/A               |
| '  | (double byte command)                               | 0      | 0      | #      | #      | #      | #      | #      | #      | #      | #      | Do not use.                        | IN/A              |
| 8  | Set Start Line                                      | 0      | 0      | 0      | 1      | #      | #      | #      | #      | #      | #      | Set SL[5:0]                        | 0                 |
| 9  | Set Gain and Potentiometer<br>(double-byte command) | 0<br>0 | 0<br>0 | 1<br># | 0<br># | 0<br># | 0<br># | 0<br># | 0<br># | 0<br># | 1<br># | Set {GN[1:0],<br>PM[5:0]}          | GN=3<br>PM=0      |
| 10 | Set RAM Address Control                             | 0      | 0      | 1      | 0      | 0      | 0      | 1      | #      | #      | #      | Set AC[2:0]                        | 001b              |
| 11 | Set All-Pixel-ON                                    | 0      | 0      | 1      | 0      | 1      | 0      | 0      | 1      | 0      | #      | Set DC[1]                          | 0=disable         |
| 12 | Set Inverse Display                                 | 0      | 0      | 1      | 0      | 1      | 0      | 0      | 1      | 1      | #      | Set DC[0]                          | 0=disable         |
| 13 | Set Display Enable                                  | 0      | 0      | 1      | 0      | 1      | 0      | 1      | 1      | 1      | #      | Set DC[2]                          | 0=disable         |
| 14 | Set Fixed Lines                                     | 0      | 0      | 1      | 0      | 0      | 1      | #      | #      | #      | #      | Set FL[3:0]                        | 0                 |
| 15 | Set Page Address                                    | 0      | 0      | 1      | 0      | 1      | 1      | #      | #      | #      | #      | Set PA[3:0]                        | 0                 |
| 16 | Set LCD Mapping Control                             | 0      | 0      | 1      | 1      | 0      | 0      | #      | #      | #      | #      | Set LC[3:0]                        | 0                 |
| 17 | System Reset                                        | 0      | 0      | 1      | 1      | 1      | 0      | 0      | 0      | 1      | 0      | System Reset                       | N/A               |
| 18 | NOP                                                 | 0      | 0      | 1      | 1      | 1      | 0      | 0      | 0      | 1      | 1      | No operation                       | N/A               |
| 19 | Set LCD Bias Ratio                                  | 0      | 0      | 1      | 1      | 1      | 0      | 1      | 0      | #      | #      | Set BR[1:0]                        | 10b=12            |
| 20 | Reset Cursor Mode                                   | 0      | 0      | 1      | 1      | 1      | 0      | 1      | 1      | 1      | 0      | AC[3]=0, CA=CR                     | N/A               |
| 21 | Set Cursor Mode                                     | 0      | 0      | 1      | 1      | 1      | 0      | 1      | 1      | 1      | 1      | AC[3]=1, CR=CA                     | N/A               |
| 22 | Set Test Control<br>(double byte command)           | 0      | 0      | 1<br># | 1<br># | 1 #    | 0<br># | 0<br># | 1<br># | T<br># | Г<br># | For UltraChip only.<br>Do not use. | N/A               |

\* Other than commands listed above, all other bit patterns may result in undefined behavior.

### **12. BACK LIGHT CHARACTERISTICS**

LCD Module with Edge LED Backlight **ELECTRICAL RATINGS** 

|                                     |        | $Ta = 25^{\circ}$ |     |     |     |                   |
|-------------------------------------|--------|-------------------|-----|-----|-----|-------------------|
| Item                                | Symbol | Condition         | Min | Тур | Max | Unit              |
| Forward Voltage                     | VF     | IF=90mA           | 1.9 | 2.1 | 2.3 | V                 |
| Reverse Current                     | IR     | VR=5V             |     |     | 100 | uA                |
| Wave length                         | λρ     | IF=90mA           | 564 | 572 | 580 | nm                |
| Luminous Intensity<br>(Without LCD) | Lv     | IF=90mA           |     | TBD |     | Cd/m <sup>2</sup> |
| Color                               |        | Yellow-green      |     |     |     |                   |

NOTE: when the temperature exceed 25 °C, the approved current decrease rate for Backlight change as the temperature increase is: -0.36x2mA/°C (below 25 °C, the current refer to constant, which would not change with temperature ).

#### 13. ELECTRO-OPTICAL CHARACTERISTICS

 $(V_{DD} = 3.0V, Ta = 25^{\circ}C)$ 

| Item                         | Symbol | Condition               | Min  | Тур  | Max  | Unit |
|------------------------------|--------|-------------------------|------|------|------|------|
| Operating Voltage            |        | Ta =-10°C               | 14.2 | 14.4 | 14.6 |      |
| Operating Voltage<br>for LCD | Vop    | $Ta = 25^{\circ}C$      | 13.8 | 14.0 | 14.2 | V    |
|                              |        | $Ta = 60^{\circ}C$      | 13.5 | 13.6 | 13.7 |      |
| Despense time                | Tr     | $Ta = 25^{\circ}C$      |      | 250  | 500  | ms   |
| Response time                | Tf     | $Tf$ $Ta = 25^{\circ}C$ |      | 300  | 600  | ms   |
| Contrast                     | Cr     | $Ta = 25^{\circ}C$      | 2    | 10   |      |      |
| Viewing angle range          | θ      |                         | -35  |      | +35  | deg  |
|                              | Φ      | Cr≥2                    | -35  |      | +40  | deg  |



### **14. PRECAUTION FOR USING LCD/LCM**

After reliability test, recovery time should be 24 hours minimum. Moreover, functions, performance and appearance shall be free from remarkable deterioration within 50,000 hours(average) under ordinary operating and storage conditions room temperature ( $20\pm8^{\circ}C$ ), normal humidity (below 65% RH), and in the area not exposed to direct sun light. Using LCM beyond these conditions will shorten the life time.

Precaution for using LCD/LCM

LCD/LCM is assembled and adjusted with a high degree of precision. Do not attempt to make any alteration or modification. The followings should be noted.

#### **General Precautions:**

- 1. LCD panel is made of glass. Avoid excessive mechanical shock or applying strong pressure onto the surface of display area.
- 2. The polarizer used on the display surface is easily scratched and damaged. Extreme care should be taken when handling. To clean dust or dirt off the display surface, wipe gently with cotton, or other soft material soaked with isoproply alcohol, ethyl alcohol or trichlorotriflorothane, do not use water, ketone or aromatics and never scrub hard.
- 3. Do not tamper in any way with the tabs on the metal frame.
- 4. Do not made any modification on the PCB without consulting Orient Display.
- 5. When mounting a LCM, make sure that the PCB is not under any stress such as bending or twisting. Elastomer contacts are very delicate and missing pixels could result from slight dislocation of any of the elements.
- 6. Avoid pressing on the metal bezel, otherwise the elastomer connector could be deformed and lose contact, resulting in missing pixels and also cause rainbow on the display.
- 7. Be careful not to touch or swallow liquid crystal that might leak from a damaged cell. Any liquid crystal adheres to skin or clothes, wash it off immediately with soap and water.

#### **Static Electricity Precautions:**

- 1. CMOS-LSI is used for the module circuit; therefore operators should be grounded whenever he/she comes into contact with the module.
- 2. Do not touch any of the conductive parts such as the LSI pads; the copper leads on the PCB and the interface terminals with any parts of the human body.
- 3. Do not touch the connection terminals of the display with bare hand; it will cause disconnection or defective insulation of terminals.
- 4. The modules should be kept in anti-static bags or other containers resistant to static for storage.

- 5. Only properly grounded soldering irons should be used.
- 6. If an electric screwdriver is used, it should be grounded and shielded to prevent sparks.
- 7. The normal static prevention measures should be observed for work clothes and working benches.
- 8. Since dry air is inductive to static, a relative humidity of 50-60% is recommended.

#### **Soldering Precautions:**

- 1. Soldering should be performed only on the I/O terminals.
- 2. Use soldering irons with proper grounding and no leakage.
- 3. Soldering temperature:  $280^{\circ}C \pm 10^{\circ}C$
- 4. Soldering time: 3 to 4 second.
- 5. Use eutectic solder with resin flux filling.
- 6. If flux is used, the LCD surface should be protected to avoid spattering flux.
- 7. Flux residue should be removed.

#### **Operation Precautions:**

- 1. The viewing angle can be adjusted by varying the LCD driving voltage Vo.
- 2. Since applied DC voltage causes electro-chemical reactions, which deteriorate the display, the applied pulse waveform should be a symmetric waveform such that no DC component remains. Be sure to use the specified operating voltage.
- 3. Driving voltage should be kept within specified range; excess voltage will shorten display life.
- 4. Response time increases with decrease in temperature.
- 5. Display color may be affected at temperatures above its operational range.
- 6. Keep the temperature within the specified range usage and storage. Excessive temperature and humidity could cause polarization degradation, polarizer peel-off or generate bubbles.
- 7. For long-term storage over 40°C is required, the relative humidity should be kept below 60%, and avoid direct sunlight.

#### Limited Warranty

Orient Display LCDs and modules are not consumer products, but may be incorporated by Orient Display's customers into consumer products or components thereof, Orient Display does not warrant that its LCDs and components are fit for any such particular purpose.

- 1. The liability of Orient Display is limited to repair or replacement on the terms set forth below. Orient Display will not be responsible for any subsequent or consequential events or injury or damage to any personnel or user including third party personnel and/or user. Unless otherwise agreed in writing between Orient Display and the customer, Orient Display will only replace or repair any of its LCD which is found defective electrically or visually when inspected in accordance with Orient Display general LCD inspection standard . (Copies available on request)
- 2. No warranty can be granted if any of the precautions state in handling liquid crystal display above has been disregarded. Broken glass, scratches on polarizer mechanical damages as well as defects that are caused accelerated environment tests are excluded from warranty.

In returning the LCD/LCM, they must be properly packaged; there should be detailed description of the failures or defect.

## **15. LCM TEST CRITERIA**

### 1. Objective

The criteria is made for customer and company to check on delivery LCM end product, guarantee the production quality to meet with customer's demand.

### 2. Range

2.1 Suit for our company's LCD end production.

### 3. Testing equipment

Function tester, sliding calipers, microscope, visual magnifying glass, ESD arm protector, finger cover, label, high-low temperature experiment case, refrigerator, fixed-voltage power supply (DC), table lamp and so on.

#### 4. Sampling plan and quote superscript

4.1.1 According to GB/T 2828.1---2003/ISO2859-1:1999, normal check of one sampling plan, general level of inspection II.

| Testing item | Sample quantity    | AQL judgment  |
|--------------|--------------------|---------------|
| cosmetic     | II one time sample | MA=0.4 MI=1.5 |
| scale        | N=3                | C=0           |
| function     | II one time sample | MA=0.4 MI=1.5 |

- 4. 1. 2 GB/T 2828.1---2003/ISO2859-1:1999 check and count the sampling procedure and table one by one.
- 4. 1. 3 GB/T 1619.96 Test method of twisting out LCD device.
- 4. 1. 4 GB/T 12848.91 General standard of super-out LCD device.
- 4. 1. 5 GB2421-89 Basic experience environment of electrical and electronic products
- 4. 1. 6 IPC-A-610C Check condition of electrical assemblies.

#### 5. Test condition and basis

5.1 visual: General under the condition of 25±5°C, 45±20%RH, with enough light (
>300cd/cm2), the distance between operator and LCD is 30cm, use the method of reflective to test is normal, the backlight products, must test under the condition of luminance smaller than 100cd/cm2, and lit up the backlight.

5. 2 The test left and right direction is 45°, up and down view angle is 0-45°



(STN depends on  $-20-55^{\circ}$ ) to have a test, as follows:

5.3 Viewing area definition



- 5.4 Naked eye examination (except with assistant of magnifying glass to do defect test).
- 5. 5 Electricity property

Testing use self-made/professional LCM test installation: contrast with the products file and designed drawing, ask for the display content and parameters accord with the document, and the result in line with the pattern

- 5. 5. 1 Testing voltage (V) : Refer to the requirement of test device, customer have no special statement, think the external circuit adjustable, effect controlled in agreed voltage fluctuation (without special agreement, accord to LCD driving voltage at 9V or bellowed control in±0.3V, above 9V, at least is LCD driving voltage ±3%) , to the products with special voltage demand, assurance display effect through circuit adjust, when necessary made the maximum and minimum receivable samples.
- 5. 5. 2 Power consumption of electric current (I) : refer to product document or designed blueprint identify.

#### 6. Defective item and testing criteria

6.1 Scale: To the whole cosmetic scale and which could influence the assemble position , should accord to the drawing, main defect.

### 6.2 capacity test:

|          | 1 5                                         |                                                                                                                             |              |     |                                                                     |
|----------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------|-----|---------------------------------------------------------------------|
| order    | item                                        | description                                                                                                                 | MAJ          | MIN | Accept<br>standar<br>d                                              |
| 6. 2. 1  | Segment missing                             | SEG/COM showed line or spot missing<br>caused by line break/bad connection,<br>i8nner short                                 | 1            |     | reject                                                              |
| 6.2.3    | No display/no action                        | Normal connection, no display                                                                                               | $\checkmark$ |     | reject                                                              |
| 6.2.4    | mistake/abnormal                            | Accord to common scanner procedure,<br>picture and order inconsistent with<br>requirement                                   | $\checkmark$ |     | reject                                                              |
| 6.2.5    | Viewing angle<br>mistake                    | The clearest direction inconsistent with requirement                                                                        | $\checkmark$ |     | reject                                                              |
| 6. 2. 6  | Display<br>dark/light                       | Normal display the whole ratio too light or dark                                                                            | ~            |     | Over<br>voltage<br>standard<br>,reject                              |
| 6.2.7    | Slow reflect                                | Reflection of lit or off on part dose not uniform with others.                                                              | $\checkmark$ |     | reject                                                              |
| 6. 2. 8  | Show more<br>symbol, more<br>lines and rows | due to lack of matching unrightenousness or<br>etched caused alignment or logo when lit<br>display of symbols, row or line. |              | ~   | refer to<br>spot/line<br>standard                                   |
| 6. 2. 9  | light/dim<br>segment                        | On the condition of normal voltage, the display contrast is not uniformed                                                   |              | ~   | Reject<br>or refer<br>to<br>samples                                 |
| 6. 2. 10 | PI black/white<br>spot                      | Poor connect in LCD lead to<br>black/white spot in word change<br>procedure                                                 |              | ~   | Suspend<br>ed<br>screen,<br>refer to<br>spot/line<br>, others<br>OK |
| 6. 2. 11 | pinhole/white<br>spot                       | ITO missing lead to picture incomplete<br>when lit up<br>d = (X+Y)/2                                                        |              | ~   | refer to<br>spot/line<br>standard                                   |

| 6. 2. 12 | word deformed | Mistaken match caused the display<br>width dose not conform to standard,<br>then lead to convex or air leakage:  Ia-<br>Ib ≤1/4W(W is the normal width) | ~            | accept<br> Ia-<br>Ib >1/4<br>W,<br>reject |
|----------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------------------------|
| 6.2.13   | High current  | LCM current exceed requirement                                                                                                                          | $\checkmark$ | reject                                    |

#### 6.3 LCD visual defect

#### 6. 3. 1 spot defect(controlled in viewing area, in un-viewing area, OK)

| Defective item               | average diameter (d)                                       | Accept number | MAJ | MIN          |
|------------------------------|------------------------------------------------------------|---------------|-----|--------------|
| Spot defect                  | d≤0.2                                                      | 3             |     |              |
| (black spot, impurity,       | 0.2≤d≤0.25                                                 | 2             |     | $\checkmark$ |
| pinhole,, contain LC defect) | 0.25 <d≤0.30< td=""><td>1</td><td></td><td></td></d≤0.30<> | 1             |     |              |

#### 6. 3. 2 Line defect(controlled in viewing area, in un-viewing area, OK)

| Defective item              | length(L)                                                                | width(W) | Accept number | MAJ | MIN          |  |  |  |  |
|-----------------------------|--------------------------------------------------------------------------|----------|---------------|-----|--------------|--|--|--|--|
| line defect (segment,       | ≤5.0                                                                     | ≤0.02    | 3             |     |              |  |  |  |  |
| impurity)                   | ≤3.0                                                                     | ≤0.03    | 3             |     | $\checkmark$ |  |  |  |  |
| $\sim$                      | ≤3.0                                                                     | ≤0.05    | 1             |     |              |  |  |  |  |
| note. 1 when width is bigge | note. 1 when width is bigger than 0.1 it needs to handle as line defect. |          |               |     |              |  |  |  |  |

note: 1.when width is bigger than 0.1, it needs to handle as line defect.

### 6. 3. 3 polarizer air bubble (controlled in viewing area, in un-viewing area, OK)

| average diameter (d)                                     | Accept number                                                                                                                                                                                                           | MAJ                                                   | MIN                                                    |
|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------|
| d≤0.3                                                    | 3                                                                                                                                                                                                                       |                                                       |                                                        |
| 0.3 <d≤0.5< td=""><td>2</td><td></td><td>,</td></d≤0.5<> | 2                                                                                                                                                                                                                       |                                                       | ,                                                      |
| 0.5 <d≤0.8< td=""><td>1</td><td></td><td>V</td></d≤0.8<> | 1                                                                                                                                                                                                                       |                                                       | V                                                      |
|                                                          | d≤0.3<br>0.3 <d≤0.5< td=""><td><math display="block">\begin{array}{c ccccccccccccccccccccccccccccccccccc</math></td><td><math display="block"> \begin{array}{c ccccccccccccccccccccccccccccccccccc</math></td></d≤0.5<> | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ |

#### 6. 3. 4 Damaged(LCD edge reveal without mental frame, contain COG,H/S, deduct BL directly)

| order    | item                               | Permi            | MAJ                                                      | MIN |              |
|----------|------------------------------------|------------------|----------------------------------------------------------|-----|--------------|
|          | Conductor chips                    |                  | (mm)                                                     |     |              |
|          |                                    | Х                | ≤1/8L                                                    |     |              |
|          |                                    | Y                | ≤1/3W                                                    |     | $\checkmark$ |
| 6.3.4.1  |                                    | Ζ                | ≤1/2t                                                    |     |              |
|          |                                    | Accept<br>number | 2                                                        |     |              |
|          |                                    |                  | m, neglect the length l on $X \le 1/10L$ , $Y \le 1/10L$ |     | ctor         |
|          |                                    |                  | (mm)                                                     | MAJ | MIN          |
|          | chips(ITO lead position)           | Х                | Not enter into frit<br>or do not attach                  |     |              |
|          |                                    | Y                | the conductor                                            |     | $\checkmark$ |
| 6.3.4.2  |                                    | Ζ                | ≤t                                                       |     | ·            |
|          |                                    | Accept<br>number | 2                                                        |     |              |
|          | z                                  | frame black      | e refer to 6.3.4.3, of edge.                             |     |              |
|          | interface seal rubber crack (outer |                  | (mm)                                                     | MAJ | MIN          |
|          | crack)                             | Х                | ≤1/8 L                                                   |     |              |
|          |                                    | Y                | ≤1/2H                                                    |     | ,            |
| 6.3.4.3  |                                    | Z                | $\leq 1/2t$                                              |     | $\checkmark$ |
|          |                                    | Accept<br>number | 2                                                        |     |              |
|          |                                    |                  | bber inner crack co<br>outer. when the bac               |     | cked         |
| note: tg | lass thickness, Llength, Hdista    | nce. W—glas      | s stage width                                            |     |              |

### 6.3.5 others

| order   | item                  | description                  | MAJ | MIN          | Accept<br>standar<br>d                        |
|---------|-----------------------|------------------------------|-----|--------------|-----------------------------------------------|
| 6.3.5.1 | coloration/background | One product, different color |     | $\checkmark$ | Reject<br>or refer<br>to<br>limited<br>sample |

| 6.3.5.2 | Leak ink(LC)         | / | $\checkmark$ |              | reject |
|---------|----------------------|---|--------------|--------------|--------|
| 6.3.5.3 | Without protect film | / |              | $\checkmark$ | reject |

#### 6.4 backlight components

| order | item                               | description                                                                                                                         | MAJ | MIN | Accept<br>standard                   |
|-------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------------------|
| 6.4.1 | Backlight<br>unlit, wrong<br>color | /                                                                                                                                   | ~   |     | reject                               |
| 6.4.2 | Color<br>deviation                 | Lit up, color differ from the sample, or do not match the drawing after testing                                                     |     | ~   | Refer to<br>sample<br>and<br>drawing |
| 6.4.3 | Brightness deviation               | Lit up, lightness differ from the sample, or<br>do not match the drawing after testing, or<br>over the sample range of $\pm 30\%$ . |     | ~   | Refer to<br>sample<br>and<br>drawing |
| 6.4.4 | LED uneven                         | Lit up, brightness uneven, exceed the drawing specification.                                                                        |     | ~   | Refer to<br>sample<br>and<br>drawing |
| 6.4.5 | Spot/line<br>segment               | There are tainted, segment when lit up.                                                                                             |     | ~   | Refer to<br>6.3.1/6.3<br>.2          |

### 6.5 Mental frame

| order | item                                                              | description                                                                                                                                                                                                                                                                                                                                                              | MAJ          | MIN | Accept<br>standard |
|-------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----|--------------------|
| 6.5.1 | material/surface                                                  | Mental frame/surface approach inconsistent with specification.                                                                                                                                                                                                                                                                                                           | $\checkmark$ |     | reject             |
| 6.5.2 | Twist un-<br>quality/without<br>twisting                          | Twist method/direction default,                                                                                                                                                                                                                                                                                                                                          | $\checkmark$ |     | reject             |
| 6.5.3 | oxidation,<br>paint stripping,<br>discoloration,<br>dent ,segment | The surface of the mental frame dose not<br>appear oxidation, front surface paint<br>stripping and segment to<br>bottom≤0.8mm, exceed 3 point,<br>length≤5.0mm, width≤0.05mm line<br>defect exceed 2 point, positive dent,<br>bubble and side surface have paint<br>stripping and segment to bottom≤1.0mm<br>exceed 3 point, width≤0.05mm line<br>defect exceed 3 point. |              | ~   | reject             |

| 6.5.4 | prick | Prick is too long, enter into viewing area |  | $\checkmark$ | reject |
|-------|-------|--------------------------------------------|--|--------------|--------|
|-------|-------|--------------------------------------------|--|--------------|--------|

### 6.6 PCB/COB part

| order | item                      | description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | MAJ | MIN | Accept<br>standard |
|-------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------|
| 6.6.1 | Seal rubber<br>defect     | <ol> <li>COB inner round white remark line<br/>have PAD out reveal</li> <li>height exceed the document/drawing<br/>specification.</li> <li>COB seal rubber should in white<br/>remark, the largest out scale can not<br/>exceed remark radius 2MM</li> <li>COB surface has clear lien assemble<br/>mark, some even through the pinhole.</li> <li>COB surface pinhole diameter over<br/>0.25mm or have tainted</li> </ol>                                                                                                                  |     | ~   | reject             |
| 6.6.2 | PCB<br>cosmetic<br>defect | <ol> <li>PCB golden figure surface can not have<br/>oxidation, dirt.</li> <li>PCB can not appear bubble caused by<br/>reflow.</li> <li>PCB green oil drop /segment lead to<br/>leak copper.<br/>Use mending, circuit diameterψ can not<br/>over 1.3mm, other diameterψ can not<br/>over 2.6mm, total less than 10 point.<br/>otherwise reject.</li> </ol>                                                                                                                                                                                 |     | ~   | reject             |
| 6.6.3 | Components<br>mistake     | <ol> <li>PCB components inconsistent with<br/>drawing. Find wrong pitch, more or less<br/>pitch, polar reverse (LCD voltage side<br/>circuit/BL current limit resistance<br/>modify, only if customer have special<br/>require, otherwise do not control)</li> <li>The JUMP of PCB shot need refer to the<br/>structure picture, appear more or less<br/>soldering.</li> <li>customer have special require on the<br/>component, mode specification and<br/>supplier should conform to technique<br/>demand. Otherwise reject.</li> </ol> | 4   | ~   | reject             |

| Order | Item                    | Description                                                                                                        | MAJ | MIN          | Accept<br>standard |
|-------|-------------------------|--------------------------------------------------------------------------------------------------------------------|-----|--------------|--------------------|
| 6.7.1 | Soldering<br>defect     | Cold solder, fake solder, missing solder, crack, tin un-dissolved                                                  |     | $\checkmark$ | reject             |
| 6.7.2 | Solder<br>ball/bridge   | Solder ball/bridge drop lead to spot short.                                                                        |     | $\checkmark$ | reject             |
| 6.7.3 | DIP parts               | DIP parts, keypad, connection appear flowing and tilted.                                                           |     | $\checkmark$ | reject             |
| 6.7.4 | Spot shape              | Inner dent, can not form to cover solder or less solder, otherwise reject                                          |     | $\checkmark$ | reject             |
| 6.7.5 | Component<br>out reveal | After cutting, just left 0.5mm~2mm,can not damage solder surface and covered the component foot. Otherwise reject. |     | $\checkmark$ | reject             |
| 6.7.6 | Cosmetic<br>defect      | Solder residues appear tawny or coke black.<br>PCB solder spot remained white mist<br>residues after clean.        |     | $\checkmark$ | reject             |

 $6.\,7$   $\,$  SMT part (vague parts refer to IPC-A-610C)  $\,$ 

6.8 Thermal press part (contain H/S, FPC)

| Order | item                                     | description                                                                                                                                                                                                | MAJ | MIN          | Accept<br>standard            |
|-------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------|-------------------------------|
| 6.8.1 | Model specifi<br>cations do not<br>match |                                                                                                                                                                                                            | ~   |              | reject                        |
| 6.8.2 | Scale/position                           | Material scale must in the drawing<br>specification range, the contact area of<br>dielectric material and the body (ITO,<br>PDA) should be above 1/2, and the<br>dislocation must control in specification |     | ~            | Accept                        |
| 6.8.3 | Thermal press dirt                       | Thermal area tainted can not lead to short,<br>OK, in through position, dirt area is<br>smaller than 50%, OK.                                                                                              |     | $\checkmark$ | accept                        |
| 6.8.4 | creases                                  |                                                                                                                                                                                                            |     | $\checkmark$ | Refer to<br>limited<br>sample |

### 6.9 connection and other parts

| order | item | description | MAJ | MIN | Accept standard |
|-------|------|-------------|-----|-----|-----------------|
|-------|------|-------------|-----|-----|-----------------|

| 6.9.1 | Specification<br>un-matched | Connection and other components do not conform to drawing requirement                                                                                                  | $\checkmark$ |              | reject |
|-------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------|
| 6.9.2 | Position and order          | Solder position should consistent with the drawing .                                                                                                                   |              | $\checkmark$ | reject |
| 6.9.3 | cosmetic                    | <ol> <li>the body of our connect component and<br/>the PIN foot have solder-helping.</li> <li>PIN connection PIN deformation bigger<br/>than PIN width 1/2.</li> </ol> |              | $\checkmark$ | reject |

### 6.10 General visual

| order  | item                        | description                                                                                                                                                                                                                                                                        | MAJ | MIN          | Accept<br>standard |
|--------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------|--------------------|
| 6.10.1 | Connect<br>material         | FPC golden figure or H/S,FFC out part of<br>PIN leak copper or material, have damaged.<br>FPC,FFC,COF,H/S connected material<br>curved (except for original).<br>FPC、PCB golden figure bigger than 1PIN<br>width.<br>FPC/FFC material segment, crease exceed<br>the specification. |     | ~            | reject             |
| 6.10.2 | Protect<br>defect           | Protect film do not cover circuit totally (如<br>H/S, FFC, FPC) or not contact with<br>interface, or add on PIN outer part.                                                                                                                                                         |     | ~            | reject             |
| 6.10.3 | Visual dirty                | The surface of end products have dirt,<br>rubber, PCB/COB un-welding area has<br>solder ball.<br>The defective remark or label do not clean.                                                                                                                                       |     | ~            | reject             |
| 6.10.4 | Assembly<br>black spot      | Add backlight, taint and black spot                                                                                                                                                                                                                                                |     | ~            | Refer to 6.3.1     |
| 6.10.5 | Product<br>remark           | Model defer from approved remark and technique requirement, position, vague and leak.                                                                                                                                                                                              |     | $\checkmark$ | reject             |
| 6.10.6 | Inner<br>product<br>packing | Packing inconsistent with requirement,<br>segment short, wrong amount. And<br>inconsistent with shipment remark/ order<br>demand.                                                                                                                                                  |     | ~            | reject             |

#### 7. Reality test

| Test item                  | Condition                                                      | Time(hrs) | Accept standard          |
|----------------------------|----------------------------------------------------------------|-----------|--------------------------|
| high temp storage          | 70°C                                                           | 120       |                          |
| high temperature operating | 60°C                                                           | 120       |                          |
| low temperature storage    | -20°C                                                          | 120       | Before and after test,   |
| low temperature operating  | -10°C                                                          | 120       | function and cosmetic is |
| temperature& humility test | 40°C/ 90%RH                                                    | 120       | qualified.               |
|                            | $-10^{\circ}C \leftarrow 25^{\circ}C \rightarrow +60^{\circ}C$ |           |                          |
| temperature shock          | $(30 \min \leftarrow 5 \min \rightarrow 30 \min)$              | 10 cycles |                          |

Note: ①The customer should inform the special requirements on the reliability test to Orient Display when starting the project.

<sup>(2)</sup>For high/low temperature test under both storage and operating condition, the temperature is referrer to the product specification.

(3)For temperature test  $\pm 5^{\circ}$ C deviation could be accepted.

#### 8. Packing

- 8.1 Product design must meet the requirement of packing design and check on delivery. Besides the product name, specification, model, quantity and date on the label, the quality chapter is necessary after checked by QA. Incomplete or mistake, is not qualified.
- 8.2 When the safety of the packing (earthquake, moisture-proof, anti-static, anti-squeezed) exist problem, not qualified.
- 8.3 When customer's special requirement is confirmed and accepted by

interior, carry it out and check on delivery.

8.4 Environment protected and unprotected products must have obvious distinguished remark. The present remark adopts "RoHS". If customer have special requirement, use the appointed remark or label.

#### 9. Others

9.1 No-provision or compromised item, depend on two side agreement and limited prototype.