## High Efficiency Buck-Boost DC/DC µModule Regulator ### **FEATURES** - Single Inductor Architecture Allows V<sub>IN</sub> Above, Below or Equal to V<sub>OUT</sub> - Wide V<sub>IN</sub> Range: 4.5V to 20V Wide V<sub>OLIT</sub> Range: 0.8V to 16V - 5A DC Typical (12A DC Typical at Buck Mode) - High Efficiency Up to 98% - Current Mode Control - Power Good Output Signal - Phase-Lockable Fixed Frequency: 200kHz to 400kHz - Ultrafast Transient Response - Current Foldback Protection - Output Overvoltage Protection - Small, Low Profile Surface Mount LGA Package (15mm × 15mm × 2.8mm) ### **APPLICATIONS** - Telecom, Servers and Networking Equipment - Industrial and Automotive Equipment - High Power Battery-Operated Devices $\Delta T$ , LT, LTC, LTM, Linear Technology, the Linear logo, $\mu$ Module ad PolyPhase are registered trademarks and No R<sub>SENSE</sub> is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners. ## DESCRIPTION The LTM®4605 is a high efficiency switching mode buckboost power supply. Included in the package are the switching controller, power FETs, and support components. Operating over an input voltage range of 4.5V to 20V, the LTM4605 supports an output voltage range of 0.8V to 16V, set by a resistor. This high efficiency design delivers up to 5A continuous current in boost mode (12A in buck mode). Only the inductor, sense resistor, bulk input and output capacitors are needed to finish the design. The low profile package enables utilization of unused space on the bottom of PC boards for high density point of load regulation. The high switching frequency and current mode architecture enable a very fast transient response to line and load changes. The LTM4605 can be frequency synchronized with an external clock to reduce undesirable frequency harmonics. Fault protection features include overvoltage and foldback current protection. The DC/DC $\mu\text{Module}^{\circledcirc}$ regulator is offered in a small and thermally enhanced 15mm $\times$ 15mm $\times$ 2.8mm LGA package. The LTM4605 is Pb-free and RoHS compliant. ## TYPICAL APPLICATION 12V/5A Buck-Boost DC/DC µModule Regulator with 4.5V to 20V Input ## Efficiency and Power Loss vs Input Voltage 4605fd ## **ABSOLUTE MAXIMUM RATINGS** #### (Note 1) | V <sub>IN</sub> | 0.3V to 20V | |----------------------------------------------------------|----------------------------| | V <sub>OUT</sub> | 0.8V to 16V | | INTV <sub>CC</sub> , EXTV <sub>CC</sub> , RUN, SS, PGOOD | 0.3V to 7V | | SW1, SW2 (Note 6) | 5V to 20V | | V <sub>FB</sub> , COMP | 0.3V to 2.4V | | FCB, STBYMD | 0.3V to INTV <sub>CC</sub> | | PLLIN | 0.3V to 5.5V | | PLLFLTR | 0.3V to 2.7V | | Operating Temperature Range | | | (Note 2) | 40°C to 85°C | | Storage Temperature Range | 55°C to 125°C | ## PIN CONFIGURATION (See Table 6. Pin Assignment) ## ORDER INFORMATION | | | PART MARKING* | | PACKAGE | MSL | TEMPERATURE RANGE | |---------------|--------------------|---------------|-------------|---------|--------|-------------------| | PART NUMBER | PAD OR BALL FINISH | DEVICE | FINISH CODE | TYPE | RATING | (SEE NOTE 2) | | LTM4605EV#PBF | Au (RoHS) | LTM4605V | e4 | LGA | 3 | -40°C to 85°C | | LTM4605IV#PBF | Au (RoHS) | LTM4605V | e4 | LGA | 3 | -40°C to 85°C | Consult Marketing for parts specified with wider operating temperature ranges. \*Device temperature grade is indicated by a label on the shipping container. Pad or ball finish code is per IPC/JEDEC J-STD-609. • Terminal Finish Part Marking: www.linear.com/leadfree - Recommended LGA and BGA PCB Assembly and Manufacturing Procedures: - www.linear.com/umodule/pcbassembly - LGA and BGA Package and Tray Drawings: www.linear.com/packaging # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ (Note 2), $V_{IN} = 12V$ . Per typical application (front page) configuration. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |-----------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|---|-----|------------------|-----|----------------| | Input Specificat | tions | | | | | | | | V <sub>IN(DC)</sub> | Input DC Voltage | | • | 4.5 | | 20 | V | | V <sub>IN(UVLO)</sub> | Undervoltage Lockout Threshold | V <sub>IN</sub> Falling | • | | 3.4 | 4 | V | | I <sub>Q(VIN)</sub> | Input Supply Bias Current Normal Standby Shutdown Supply Current | V <sub>RUN</sub> = 0V, V <sub>STBYMD</sub> > 2V<br>V <sub>RUN</sub> = 0V, V <sub>STBYMD</sub> = 0pen | | | 2.8<br>1.6<br>35 | 60 | mA<br>mA<br>μA | 4605fd # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ (Note 2), $V_{IN} = 12V$ . Per typical application (front page) configuration. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---|-----|---------------|-------------|----------| | Output Specification | ins | | | | | | | | Гоитрс | Output Continuous Current Range<br>(See Output Current Derating Curves<br>for Different V <sub>IN</sub> , V <sub>OUT</sub> and T <sub>A</sub> ) | V <sub>IN</sub> = 12V, V <sub>OUT</sub> = 5V<br>V <sub>IN</sub> = 6V, V <sub>OUT</sub> = 12V | | | 12<br>5 | | A<br>A | | $\Delta V_{FB}/V_{FB(NOM)}$ | Reference Voltage Line Regulation<br>Accuracy | V <sub>IN</sub> = 4.5V to 20V, V <sub>COMP</sub> = 1.2V (Note 3) | | | 0.002 | 0.02 | %/V | | $\Delta V_{FB}/V_{FB(LOAD)}$ | Load Regulation Accuracy | V <sub>COMP</sub> = 1.2V to 0.7V<br>V <sub>COMP</sub> = 1.2V to 1.8V (Note 3) | • | | 0.15<br>-0.15 | 0.5<br>-0.5 | %<br>% | | Switch Section | | | | | | | | | M1 t <sub>r</sub> | Turn-On Time (Note 4) | Drain to Source Voltage V <sub>DS</sub> = 12V,<br>Bias Current I <sub>SW</sub> = 10mA | | | 50 | | ns | | M1 t <sub>f</sub> | Turn-Off Time | Drain to Source Voltage $V_{DS} = 12V$ , Bias Current $I_{SW} = 10 \text{mA}$ | | | 40 | | ns | | M3 t <sub>r</sub> | Turn-On Time | Drain to Source Voltage $V_{DS} = 12V$ , Bias Current $I_{SW} = 10 \text{mA}$ | | | 25 | | ns | | M3 t <sub>f</sub> | Turn-Off Time | Drain to Source Voltage V <sub>DS</sub> = 12V,<br>Bias Current I <sub>SW</sub> = 10mA | | | 20 | | ns | | M2, M4 t <sub>r</sub> | Turn-On Time | Drain to Source Voltage V <sub>DS</sub> = 12V,<br>Bias Current I <sub>SW</sub> = 10mA | | | 20 | | ns | | M2, M4 t <sub>f</sub> | Turn-Off Time | Drain to Source Voltage V <sub>DS</sub> = 12V,<br>Bias Current I <sub>SW</sub> = 10mA | | 20 | | | ns | | t <sub>1d</sub> | M1 Off to M2 On Delay (Note 4) | Drain to Source Voltage V <sub>DS</sub> = 12V,<br>Bias Current I <sub>SW</sub> = 10mA | | 50 | | | ns | | $\overline{t_{2d}}$ | M2 Off to M1 On Delay | Drain to Source Voltage V <sub>DS</sub> = 12V,<br>Bias Current I <sub>SW</sub> = 10mA | | | 50 | | ns | | t <sub>3d</sub> | M3 Off to M4 On Delay | Drain to Source Voltage V <sub>DS</sub> = 12V,<br>Bias Current I <sub>SW</sub> = 10mA | | | 50 | | ns | | t <sub>4d</sub> | M4 Off to M3 On Delay | Drain to Source Voltage V <sub>DS</sub> = 12V,<br>Bias Current I <sub>SW</sub> = 10mA | | | 50 | | ns | | Mode Transition 1 | M2 Off to M4 On Delay | Drain to Source Voltage V <sub>DS</sub> = 12V,<br>Bias Current I <sub>SW</sub> = 10mA | | | 220 | | ns | | Mode Transition 2 | M4 Off to M2 On Delay | Drain to Source Voltage V <sub>DS</sub> = 12V,<br>Bias Current I <sub>SW</sub> = 10mA | | | 220 | | ns | | M1 R <sub>DS(ON)</sub> | Static Drain-to-Source On-Resistance | Bias Current I <sub>SW</sub> = 3A | | | 6.5 | | mΩ | | M2 R <sub>DS(ON)</sub> | Static Drain-to-Source On-Resistance | Bias Current I <sub>SW</sub> = 3A | | | 8 | 12 | mΩ | | M3 R <sub>DS(ON)</sub> | Static Drain-to-Source On-Resistance | Bias Current I <sub>SW</sub> = 3A | | | 8 | 12 | mΩ | | M4 R <sub>DS(ON)</sub> | Static Drain-to-Source On-Resistance | Bias Current I <sub>SW</sub> = 3A | | | 8 | 12 | mΩ | | Oscillator and Phas | se-Locked Loop | | | | | | | | f <sub>NOM</sub> | Nominal Frequency | V <sub>PLLFLTR</sub> = 1.2V | | 260 | 300 | 330 | kHz | | $f_{LOW}$ | Lowest Frequency | V <sub>PLLFLTR</sub> = 0V | | 170 | 200 | 220 | kHz | | f <sub>HIGH</sub> | Highest Frequency | V <sub>PLLFLTR</sub> = 2.4V | | 340 | 400 | 440 | kHz | | R <sub>PLLIN</sub> | PLLIN Input Resistance | | | | 50 | | kΩ | | I <sub>PLLFLTR</sub> | Phase Detector Output Current | f <sub>PLLIN</sub> < f <sub>OSC</sub><br>f <sub>PLLIN</sub> > f <sub>OSC</sub> | | | -15<br>15 | | μA<br>μA | # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ (Note 2), $V_{IN} = 12V$ . Per typical application (front page) configuration. | SYMBOL | PARAMETER | CONDITIONS | , | MIN | TYP | MAX | UNITS | |---------------------------------|-------------------------------------------------------------|---------------------------------------------------------|---|-------|-------------|-------------|----------| | Control Section | | 1 | | | | | | | $V_{FB}$ | Feedback Reference Voltage | V <sub>COMP</sub> = 1.2V | • | 0.792 | 0.8 | 0.808 | V | | $\overline{V_{RUN}}$ | RUN Pin ON/OFF Threshold | | | 1 | 1.6 | 2.2 | V | | I <sub>SS</sub> | Soft-Start Charging Current | V <sub>RUN</sub> = 2.2V | | 1 | 1.7 | | μА | | V <sub>STBYMD(START)</sub> | Start-Up Threshold | V <sub>STBYMD</sub> Rising | | 0.4 | 0.7 | | V | | V <sub>STBYMD(KA)</sub> | Keep-Active Power On Threshold | V <sub>STBYMD</sub> Rising, V <sub>RUN</sub> = 0V | | | 1.25 | | V | | $V_{FCB}$ | Forced Continuous Threshold | | | 0.76 | 0.8 | 0.84 | V | | I <sub>FCB</sub> | Forced Continuous Pin Current | V <sub>FCB</sub> = 0.85V | | -0.3 | -0.2 | -0.1 | μА | | V <sub>BURST</sub> | Burst Inhibit (Constant Frequency)<br>Threshold | Measured at FCB Pin | | | 5.3 | 5.5 | V | | DF <sub>(BOOST, MAX)</sub> | Maximum Duty Factor | % Switch M4 On | | | 99 | | % | | DF <sub>(BUCK, MAX)</sub> | Maximum Duty Factor | % Switch M1 On | | | 99 | | % | | t <sub>ON(MIN, BUCK)</sub> | Minimum On-Time for Synchronous<br>Switch in Buck Operation | Switch M1 (Note 5) | | | 200 | 250 | ns | | RFBHI | Resistor Between V <sub>OUT</sub> and V <sub>FB</sub> Pins | | | 99.5 | 100 | 100.5 | kΩ | | Internal V <sub>CC</sub> Regula | ator | | | | | | | | INTV <sub>CC</sub> | Internal V <sub>CC</sub> Voltage | V <sub>IN</sub> > 7V, V <sub>EXTVCC</sub> = 5V | • | 5.7 | 6 | 6.3 | V | | $\Delta V_{LD0}/V_{LD0}$ | Internal V <sub>CC</sub> Load Regulation | I <sub>CC</sub> = 0mA to 20mA, V <sub>EXTVCC</sub> = 5V | | | 0.3 | 2 | % | | V <sub>EXTVCC</sub> | EXTV <sub>CC</sub> Switchover Voltage | I <sub>CC</sub> = 20mA, V <sub>EXTVCC</sub> Rising | • | 5.4 | 5.6 | | V | | $\Delta V_{EXTVCC(HYS)}$ | EXTV <sub>CC</sub> Switchover Hysteresis | | | | 300 | | mV | | $\Delta V_{EXTVCC}$ | EXTV <sub>CC</sub> Switch Drop Voltage | I <sub>CC</sub> = 20mA, V <sub>EXTVCC</sub> = 6V | | | 60 | 150 | mV | | <b>Current Sensing Se</b> | ction | | | | | | | | V <sub>SENSE(MAX)</sub> | Maximum Current Sense Threshold | Boost Mode<br>Buck Mode | • | -95 | 160<br>-130 | 190<br>–150 | mV<br>mV | | V <sub>SENSE(MIN, BUCK)</sub> | Minimum Current Sense Threshold | Discontinuous Mode | | | -6 | | mV | | I <sub>SENSE</sub> | Sense Pins Total Source Current | $V_{SENSE}^- = V_{SENSE}^+ = 0V$ | | | -380 | | μΑ | | PG00D | | | | | | | | | $\Delta V_{FBH}$ | PGOOD Upper Threshold | V <sub>FB</sub> Rising | | 5.5 | 7.5 | 10 | % | | $\Delta V_{FBL}$ | PGOOD Lower Threshold | V <sub>FB</sub> Falling | | -5.5 | -7.5 | -10 | % | | $\Delta V_{FB(HYS)}$ | PGOOD Hysteresis | V <sub>FB</sub> Returning | | | 2.5 | | % | | $V_{PGL}$ | PGOOD Low Voltage | I <sub>PGOOD</sub> = 2mA | | | 0.2 | 0.3 | V | | I <sub>PGOOD</sub> | PGOOD Leakage Current | $V_{PGOOD} = 5V$ | | | | 1 | μА | **Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. **Note 2:** The LTM4605E is guaranteed to meet specifications from the 0°C to 85°C operating temperature range. Specifications over the -40°C to 85°C operating temperature range are assured by design, characterization and correlation with statistical process controls. The LTM4605I is guaranteed over the -40°C to 85°C operating temperature range. **Note 3:** The LTM4605 is tested in a feedback loop that servos $V_{COMP}$ to a specified voltage and measures the resultant $V_{FB}$ . **Note 4:** Turn-on and turn-off time are measured using 10% and 90% levels. Transition delay time is measured using 50% levels. Note 5: 100% tested at wafer level only. **Note 6:** Absolute Maximum Rating of –5V on SW1 and SW2 is under transient condition only. LINEAR TECHNOLOGY ## TYPICAL PERFORMANCE CHARACTERISTICS (Refer to Figure 16) **Transient Response from** LOAD STEP: 0A TO 3A AT CCM OUTPUT CAPS: 4x $22\mu F$ CERAMIC CAPS AND 2x $180\mu F$ ELECTROLYTIC CAPS 2x $15m\Omega$ SENSING RESISTORS ## Transient Response from 12V<sub>IN</sub> to 12V<sub>OUT</sub> LOAD STEP: 0A TO 3A AT CCM OUTPUT CAPS: 4x 22μF CERAMIC CAPS AND 2x 180μF ELECTROLYTIC CAPS 2x 15mΩ SENSING RESISTORS ## Transient Response from $18V_{IN}$ to $12V_{OUT}$ LOAD STEP: 0A TO 4A AT CCM OUTPUT CAPS: 4x $22\mu F$ CERAMIC CAPS AND 2x $180\mu F$ ELECTROLYTIC CAPS 2x $15m\Omega$ SENSING RESISTORS LINEAR ## TYPICAL PERFORMANCE CHARACTERISTICS ## Start-Up with $6\mbox{V}_{IN}$ to $12\mbox{V}_{OUT}$ at $\mbox{I}_{OUT} = 5\mbox{A}$ 0.22 $\mu$ F SOFT-START CAP OUTPUT CAPS: 4x 22 $\mu$ F CERAMIC CAPS AND 2x 180 $\mu$ F ELECTROLYTIC CAPS 2x 15m $\Omega$ SENSING RESISTORS ## Start-Up with 18V $_{\text{IN}}$ to 12V $_{\text{OUT}}$ at I $_{\text{OUT}}$ = 5A 0.22 $\mu$ F SOFT-START CAP OUTPUT CAPS: 4x 22 $\mu$ F CERAMIC CAPS AND 2x 180 $\mu$ F ELECTROLYTIC CAPS 2x 15m $\Omega$ SENSING RESISTORS ## Short Circuit with $6V_{IN}$ to $12V_{OUT}$ at $I_{OUT} = 5A$ OUTPUT CAPS: 4x $22\mu F$ CERAMIC CAPS AND 2x $180\mu F$ ELECTROLYTIC CAPS 2x $15m\Omega$ SENSING RESISTORS ## Short Circuit with 18V $_{\mbox{\footnotesize IN}}$ to 12V $_{\mbox{\footnotesize OUT}}$ at $I_{\mbox{\footnotesize OUT}}$ = 5A OUTPUT CAPS: 4x 22μF CERAMIC CAPS AND 2x 180μF ELECTROLYTIC CAPS 2x 15mΩ SENSING RESISTORS ### PIN FUNCTIONS $V_{IN}$ (Bank 1): Power Input Pins. Apply input voltage between these pins and PGND pins. Recommend placing input decoupling capacitance directly between $V_{IN}$ pins and PGND pins. **V<sub>OUT</sub>** (**Bank 5**): Power Output Pins. Apply output load between these pins and PGND pins. Recommend placing output decoupling capacitance directly between these pins and PGND pins. **PGND (Bank 6):** Power Ground Pins for Both Input and Output Returns. **SW1**, **SW2** (Bank 4, Bank 2): Switch Nodes. The power inductor is connected between SW1 and SW2. **R**<sub>SENSE</sub> (**Bank 3**): Sensing Resistor Pin. The sensing resistor is connected from this pin to PGND. **SENSE+** (Pin A4): Positive Input to the Current Sense and Reverse Current Detect Comparators. **SENSE**<sup>-</sup> (**Pin A5**): Negative Input to the Current Sense and Reverse Current Detect Comparators. **EXTV**<sub>CC</sub> (**Pin F6**): External V<sub>CC</sub> Input. When EXTV<sub>CC</sub> exceeds 5.7V, an internal switch connects this pin to INTV<sub>CC</sub> and shuts down the internal regulator so that the controller and gate drive power is drawn from EXTV<sub>CC</sub>. Do not exceed 7V at this pin and ensure that EXTV<sub>CC</sub> < $V_{IN}$ . **INTV<sub>CC</sub> (Pin F5):** Internal 6V Regulator Output. This pin is for additional decoupling of the 6V internal regulator. **PLLIN (Pin B9):** External Clock Synchronization Input to the Phase Detector. This pin is internally terminated to SGND with a 50k resistor. The phase-locked loop will force the rising bottom gate signal of the controller to be synchronized with the rising edge of PLLIN signal. **PLLFLTR (Pin B8):** The lowpass filter of the phase-locked loop is tied to this pin. This pin can also be used to set the frequency of the internal oscillator with an AC or DC voltage. See the Applications Information section for details. **SS (Pin A6):** Soft-Start Pin. Soft-start reduces the input power sources' surge currents by gradually increasing the controller's current limit. **STBYMD** (**Pin A10**): LDO Control Pin. Determine whether the internal LDO remains active when the controller is shut down. See Operations section for details. If the STBYMD pin is pulled to ground, the SS pin is internally pulled to ground to disable start-up and thereby providing a single control pin for turning off the controller. An internal decoupling capacitor is tied to this pin. $V_{FB}$ (Pin B6): The Negative Input of the Error Amplifier. Internally, this pin is connected to $V_{OUT}$ with a 100k precision resistor. Different output voltages can be programmed with an additional resistor between $V_{FB}$ and SGND pins. See the Applications Information section. **FCB** (**Pin A9**): Forced Continuous Control Input. The voltage applied to this pin sets the operating mode of the module. When the applied voltage is less than 0.8V, the forced continuous current mode is active. When this pin is allowed to float, the Burst Mode operation is active in boost operation and the skip cycle mode is active in buck operation. When the pin is tied to INTV<sub>CC</sub>, the constant frequency discontinuous current mode is active in buck or boost operation. See the Applications Information section. **SGND (Pin A7):** Signal Ground Pin. This pin connects to PGND at output capacitor point. **COMP (Pin B7):** Current Control Threshold and Error Amplifier Compensation Point. The current comparator threshold increases with this control voltage. The voltage ranges from 0V to 2.4V. **PGOOD (Pin B5):** Output Voltage Power Good Indicator. Open drain logic output that is pulled to ground when the output voltage is not within ±7.5% of the regulation point. **RUN (Pin A8):** Run Control Pin. A voltage below 1.6V will turn off the module. There is a 100k resistor between the RUN pin and SGND in the module. Do not apply more than 6V to this pin. See Applications Information section. ## SIMPLIFIED BLOCK DIAGRAM Figure 1. Simplified LTM4605 Block Diagram ## **DECOUPLING REQUIREMENTS** $T_A = 25$ °C. Use Figure 1 configuration. | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------|-----------------------------------------------------------------------------------------------|-----------------------|-----|-----|-----|-------| | C <sub>IN</sub> | External Input Capacitor Requirement (V <sub>IN</sub> = 4.5V to 20V, V <sub>OUT</sub> = 12V) | I <sub>OUT</sub> = 5A | 10 | | | μF | | C <sub>OUT</sub> | External Output Capacitor Requirement (V <sub>IN</sub> = 4.5V to 20V, V <sub>OUT</sub> = 12V) | I <sub>OUT</sub> = 5A | 200 | 300 | | μF | LINEAR ## **OPERATION** ### **Power Module Description** The LTM4605 is a non-isolated buck-boost DC/DC power supply. It can deliver a wide range output voltage from 0.8V to 16V over a wide input range from 4.5V to 20V, by only adding the sensing resistor, inductor and some external input and output capacitors. It provides precisely regulated output voltage programmable via one external resistor. The typical application schematic is shown in Figure 16. The LTM4605 has an integrated current mode buck-boost controller, ultralow $R_{DS(ON)}$ FETs with fast switching speed and integrated Schottky diodes. With current mode control and internal feedback loop compensation, the LTM4605 module has sufficient stability margins and good transient performance under a wide range of operating conditions and with a wide range of output capacitors. The operating frequency of the LTM4605 can be adjusted from 200kHz to 400kHz by setting the voltage on the PLLFLTR pin. Alternatively, its frequency can be synchronized by the input clock signal from the PLLIN pin. The typical switching frequency is 400kHz. The Burst Mode and skip-cycle mode operations can be enabled at light loads in the LTM4605 to improve its efficiency, while the forced continuous mode and discontinuous mode operations are used for constant frequency applications. Foldback current limiting is activated in an overcurrent condition as $V_{FB}$ drops. Internal overvoltage and undervoltage comparators pull the open-drain PGOOD output low if the output feedback voltage exits the $\pm 10\%$ window around the regulation point. Pulling the RUN pin below 1.6V forces the controller into its shutdown state. If an external bias supply is applied on the $EXTV_{CC}$ pin, then an efficiency improvement will occur due to the reduced power loss in the internal linear regulator. This is especially true at the higher input voltage range. ## APPLICATIONS INFORMATION The typical LTM4605 application circuit is shown in Figure 16. External component selection is primarily determined by the maximum load current and output voltage. Refer to Table 3 for specific external capacitor requirements for a particular application. ## **Output Voltage Programming** The PWM controller has an internal 0.8V reference voltage. As shown in the Block Diagram, a 100k, internal feedback resistor connects $V_{OUT}$ and $V_{FB}$ pins together. Adding a resistor $R_{FB}$ from the $V_{FB}$ pin to the SGND pin programs the output voltage: $$V_{OUT} = 0.8V \bullet \frac{100k + R_{FB}}{R_{FB}}$$ Table 1. R<sub>FB</sub> Resistor (0.5%) vs Various Output Voltages | V <sub>OUT</sub> | 0.8V | 1.5V | 2.5V | 3.3V | 5V | 6V | |------------------|------|-------|-------|-------|-------|-------| | $R_{FB}$ | Open | 115k | 47.5k | 32.4k | 19k | 15.4k | | V <sub>OUT</sub> | 8V | 9V | 10V | 12V | 15V | 16V | | $R_{FB}$ | 11k | 9.76k | 8.66k | 7.15k | 5.62k | 5.23k | ### **Operation Frequency Selection** The LTM4605 uses current mode control architecture at constant switching frequency, which is determined by the internal oscillator's capacitor. This internal capacitor is charged by a fixed current plus an additional current that is proportional to the voltage applied to the PLLFLTR pin. The PLLFLTR pin can be grounded to lower the frequency to 200kHz or tied to 2.4V to yield approximately 400kHz. When PLLFLTR is left open, the PLLFLTR pin goes low, forcing the oscillator to its minimum frequency. A graph for the voltage applied to the PLLFLTR pin vs frequency is given in Figure 2. As the operating frequency increases, the gate charge losses will be higher, thus the efficiency is lower. The maximum switching frequency is approximately 400kHz. Figure 2. Frequency vs PLLFLTR Pin Voltage #### FREQUENCY SYNCHRONIZATION The LTM4605 can also be synchronized to an external source via the PLLIN pin instead of adjusting the voltage on the PLLFLTR pin directly. The power module has a phase-locked loop comprised of an internal voltage controlled oscillator and a phase detector. This allows turning on the internal top MOSFET for locking to the rising edge of the external clock. A pulse detection circuit is used to detect a clock on the PLLIN pin to turn on the phase-locked loop. The input pulse width of the clock has to be at least 400ns, and 2V in amplitude. The synchronized frequency ranges from 200kHz to 400kHz, corresponding to a DC voltage input from 0V to 2.4V at PLLFLTR. During the start-up of the regulator, the phase-locked loop function is disabled. #### **Low Current Operation** To improve the efficiency at low output current operation, LTM4605 provides three modes for both buck and boost operations by accepting a logic input on the FCB pin. Table 2 shows the different operation modes. **Table 2. Different Operating Modes** | | • • | | |--------------------------------------|------------------------|------------------------| | FCB PIN | BUCK | BOOST | | 0V to 0.75V | Force Continuous Mode | Force Continuous Mode | | 0.85V to<br>V <sub>INTVCC</sub> – 1V | Skip-Cycle Mode | Burst Mode Operation | | >5.3V | DCM with Constant Freq | DCM with Constant Freq | When the FCB pin voltage is lower than 0.8V, the controller behaves as a continuous, PWM current mode synchronous switching regulator. When the FCB pin voltage is below $V_{INTVCC}-1V$ , but greater than 0.85V, where $V_{INTVCC}$ is 6V, the controller enters Burst Mode operation in boost operation or enters skip-cycle mode in buck operation. During boost operation, Burst Mode operation is activated if the load current is lower than the preset minimum output current level. The MOSFETs will turn on for several cycles, followed by a variable "sleep" interval depending upon the load current. During buck operation, skip-cycle mode sets a minimum positive inductor current level. In this mode, some cycles will be skipped when the output load current drops below 1% of the maximum designed load in order to maintain the output voltage. When the FCB pin is tied to the INTV<sub>CC</sub> pin, the controller enters constant frequency discontinuous current mode (DCM). For boost operation, if the output voltage is high enough, the controller can enter the continuous current buck mode for one cycle to discharge inductor current. In the following cycle, the controller will resume DCM boost operation. For buck operation, constant frequency discontinuous current mode is turned on if the preset minimum negative inductor current level is reached. At very light loads, this constant frequency operation is not as efficient as Burst Mode operation or skip-cycle, but does provide low noise, constant frequency operation. #### **Input Capacitors** In boost mode, since the input current is continuous, only minimum input capacitors are required. However, the input current is discontinuous in buck mode, so the selection of input capacitor $C_{\text{IN}}$ is driven by the need of filtering the input square wave current. 4605fd For a buck converter, the switching duty-cycle can be estimated as: $$D = \frac{V_{OUT}}{V_{IN}}$$ Without considering the inductor current ripple, the RMS current of the input capacitor can be estimated as: $$I_{\text{CIN(RMS)}} = \frac{I_{\text{OUT(MAX)}}}{\eta} \bullet \sqrt{D \bullet (1-D)}$$ In the above equation, $\eta$ is the estimated efficiency of the power module. $C_{IN}$ can be a switcher-rated electrolytic aluminum capacitor, OS-CON capacitor or high volume ceramic capacitors. Note the capacitor ripple current ratings are often based on temperature and hours of life. This makes it advisable to properly derate the input capacitor, or choose a capacitor rated at a higher temperature than required. Always contact the capacitor manufacturer for derating requirements. ### **Output Capacitors** In boost mode, the discontinuous current shifts from the input to the output, so the output capacitor $C_{OUT}$ must be capable of reducing the output voltage ripple. For boost and buck modes, the steady ripple due to charging and discharging the bulk capacitance is given by: $$V_{RIPPLE,BOOST} = \frac{I_{OUT(MAX)} \bullet (V_{OUT} - V_{IN(MIN)})}{C_{OUT} \bullet V_{OUT} \bullet f}$$ $$V_{RIPPLE,BUCK} = \frac{V_{OUT} \bullet (V_{IN(MAX)} - V_{OUT})}{8 \bullet L \bullet C_{OUT} \bullet V_{IN(MAX)} \bullet f^{2}}$$ The steady ripple due to the voltage drop across the ESR (effective series resistance) is given by: $$V_{ESR,BUCK} = \Delta I_{L(MAX)} \bullet ESR$$ $$V_{ESR,BOOST} = I_{L(MAX)} \bullet ESR$$ The LTM4605 is designed for low output voltage ripple. The bulk output capacitors defined as $C_{OUT}$ are chosen with low enough ESR to meet the output voltage ripple and transient requirements. $C_{OUT}$ can be a low ESR tantalum capacitor, a low ESR polymer capacitor or a ceramic capacitor. Multiple capacitors can be placed in parallel to meet the ESR and RMS current handling requirements. The typical capacitance is $300\mu\text{F}$ . Additional output filtering may be required by the system designer, if further reduction of output ripple or dynamic transient spike is required. Table 3 shows a matrix of different output voltages and output capacitors to minimize the voltage droop and overshoot at a current transient. #### **Inductor Selection** The inductor is chiefly decided by the required ripple current and the operating frequency. The inductor current ripple $\Delta I_L$ is typically set to 20% to 40% of the maximum inductor current. In the inductor design, the worst cases in continuous mode are considered as follows: $$L_{BOOST} \ge \frac{V_{IN} \bullet \left(V_{OUT(MAX)} - V_{IN}\right)}{V_{OUT(MAX)} \bullet f \bullet I_{OUT(MAX)} \bullet Ripple\%}$$ $$L_{BUCK} \ge \frac{V_{OUT} \cdot (V_{IN(MAX)} - V_{OUT})}{V_{IN(MAX)} \cdot f \cdot I_{OUT(MAX)} \cdot Ripple\%}$$ where: f is operating frequency, Hz Ripple% is allowable inductor current ripple, % $V_{OUT(MAX)}$ is maximum output voltage, V V<sub>IN(MAX)</sub> is maximum input voltage, V V<sub>OUT</sub> is output voltage, V $I_{OUT(MAX)}$ is maximum output load current, A The inductor should have low DC resistance to reduce the I<sup>2</sup>R losses, and must be able to handle the peak inductor current without saturation. To minimize radiated noise, use a toroid, pot core or shielded bobbin inductor. Please refer to Table 3 for the recommended inductors for different cases. ## **R<sub>SENSE</sub> Selection and Maximum Output Current** R<sub>SENSE</sub> is chosen based on the required inductor current. Since the maximum inductor valley current at buck mode is much lower than the inductor peak current at boost mode, different sensing resistors are suggested to use in buck and boost modes. The current comparator threshold sets the peak of the inductor current in boost mode and the maximum inductor valley current in buck mode. In boost mode, the allowed maximum average load current is: $$I_{OUT(MAX,BOOST)} = \left(\frac{160mV}{R_{SENSE}} - \frac{\Delta I_L}{2}\right) \cdot \frac{V_{IN}}{V_{OUT}}$$ where $\Delta I_1$ is peak-to-peak inductor ripple current. In buck mode, the allowed maximum average load current is: $$I_{OUT(MAX,BUCK)} = \frac{130mV}{R_{SENSE}} + \frac{\Delta I_L}{2}$$ The maximum current sensing $R_{\text{SENSE}}$ value for the boost mode is: $$R_{SENSE(MAX,BOOST)} = \frac{2 \cdot 160 \text{mV} \cdot \text{V}_{IN}}{2 \cdot \text{I}_{OUT(MAX,BOOST)} \cdot \text{V}_{OUT} + \Delta \text{I}_{L} \cdot \text{V}_{IN}}$$ The maximum current sensing R<sub>SENSE</sub> value for the buck mode is: $$R_{SENSE(MAX,BUCK)} = \frac{2 \cdot 130mV}{2 \cdot I_{OUT(MAX,BUCK)} - \Delta I_{L}}$$ A 20% to 30% margin on the calculated sensing resistor is usually recommended. Please refer to Table 3 for the recommended sensing resistors for different applications. #### Soft-Start The SS pin provides a means to soft-start the regulator. A capacitor on this pin will program the ramp rate of the output voltage. A $1.7\mu$ A current source will charge up the external soft-start capacitor. This will control the ramp of the internal reference and the output voltage. The total soft-start time can be calculated as: $$t_{SOFTSTART} = \frac{2.4V \cdot C_{SS}}{1.7\mu A}$$ When the RUN pin falls below 1.6V, then soft-start pin is reset to allow for proper soft-start control when the regulator is enabled again. Current foldback and force continuous mode are disabled during the soft-start process. The soft-start function can also be used to control the output ramp up time, so that another regulator can be easily tracked. Do not apply more than 6V to the SS pin. #### **Run Enable** The RUN pin is used to enable the power module. The pin can be driven with a logic input, and not exceed 6V. The RUN pin can also be used as an undervoltage lockout (UVLO) function by connecting a resistor from the input supply to the RUN pin. The equation: $$V_{UVL0} = \frac{R + 100k}{100k} \cdot 1.6V$$ #### **Power Good** The PGOOD pin is an open drain pin that can be used to monitor valid output voltage regulation. This pin monitors a $\pm 7.5\%$ window around the regulation point, and tracks with margining. #### **COMP Pin** This pin is the external compensation pin. The module has already been internally compensated for most output voltages. A spice model is available for other control loop optimization. ## Fault Conditions: Current Limit and Overcurrent Foldback LTM4605 has a current mode controller, which inherently limits the cycle-by-cycle inductor current not only in steady state operation, but also in transient. Refer to Table 3. To further limit current in the event of an overload condition, the LTM4605 provides foldback current limiting. If the 4605fd output voltage falls by more than 70%, then the maximum output current is progressively lowered to about 30% of its full current limit value for boost mode and about 40% for buck mode. ### Standby Mode (STBYMD) The standby mode (STBYMD) pin provides several choices for start-up and standby operational modes. If the pin is pulled to ground, the SS pin is internally pulled to ground, preventing start-up and thereby providing a single control pin for turning off the controller. If the pin is left open or decoupled with a capacitor to ground, the SS pin is internally provided with a starting current, permitting external control for turning on the controller. If the pin is connected to a voltage greater than 1.25V, the internal regulator (INTV $_{\rm CC}$ ) will be on even when the controller is shut down (RUN pin voltage <1.6V). In this mode, the onboard 6V linear regulator can provide power to keep-alive functions such as a keyboard controller. ### INTV<sub>CC</sub> and EXTV<sub>CC</sub> An internal P-channel low dropout regulator produces 6V at the INTV $_{\rm CC}$ pin from the V $_{\rm IN}$ supply pin. INTV $_{\rm CC}$ powers the control chip and internal circuitry within the module. The LTM4605 also provides the external supply voltage pin EXTV $_{CC}$ . When the voltage applied to EXTV $_{CC}$ rises above 5.7V, the internal regulator is turned off and an internal switch connects the EXTV $_{CC}$ pin to the INTV $_{CC}$ pin thereby supplying internal power. The switch remains closed as long as the voltage applied to EXTV $_{CC}$ remains above 5.5V. This allows the MOSFET driver and control power to be derived from the output when (5.7V < V $_{OUT}$ < 7V) and from the internal regulator when the output is out of regulation (startup, short-circuit). If more current is required through the EXTV $_{CC}$ switch than is specified, an external Schottky diode can be interposed between the EXTV $_{CC}$ and INTV $_{CC}$ pins. Ensure that EXTV $_{CC}$ $\leq$ V $_{IN}$ . The following list summarizes the three possible connections for $\mathsf{EXTV}_\mathsf{CC}$ : 1. EXTV $_{\rm CC}$ left open (or grounded). This will cause INTV $_{\rm CC}$ to be powered from the internal 6V regulator at the cost of a small efficiency penalty. - 2. EXTV<sub>CC</sub> connected directly to $V_{OUT}$ (5.7V < $V_{OUT}$ < 7V). This is the normal connection for a 6V regulator and provides the highest efficiency. - EXTV<sub>CC</sub> connected to an external supply. If an external supply is available in the 5.5V to 7V range, it may be used to power EXTV<sub>CC</sub> provided it is compatible with the MOSFET gate drive requirements. ### Thermal Considerations and Output Current Derating In different applications, the LTM4605 operates in a variety of thermal environments. The maximum output current is limited by the environmental thermal condition. Sufficient cooling should be provided to ensure reliable operation. When the cooling is limited, proper output current derating is necessary, considering ambient temperature, airflow, input/output condition, and the need for increased reliability. The power loss curves in Figures 5 and 6 can be used in coordination with the load current derating curves in Figures 7 to 12 for calculating an approximate $\theta_{JA}$ for the module. Column designation delineates between no heat sink, and a BGA heat sink. Each of the load current derating curves will lower the maximum load current as a function of the increased ambient temperature to keep the maximum junction temperature of the power module at 115°C maximum. This will allow a safe margin to work at the maximum operating temperature below 125°C. Each of the derating curves and the power loss curve that corresponds to the correct output voltage can be used to solve for the approximate $\theta_{JA}$ of the condition. #### **DESIGN EXAMPLES** ### **Buck Mode Operation** As a design example, use input voltage $V_{IN}$ = 12V to 20V, $V_{OLIT}$ = 12V and f = 400kHz. Set the PLLFLTR pin at 2.4V or more for 400kHz frequency and connect FCB to ground for continuous current mode operation. If a divider is used to set the frequency as shown in Figure 14, the bottom resistor R3 is recommended not to exceed 1k. To set the output voltage at 12V, the resistor $R_{FB}$ from $V_{FB}$ pin to ground should be chosen as: $$R_{FB} = \frac{0.8V \cdot 100k}{V_{OUT} - 0.8V} \approx 7.15k$$ To choose a proper inductor, we need to know the current ripples at different input voltages. The inductor should be chosen by considering the worst case in the practical operating region. If the maximum output power P is 150W at buck mode, we can get the current ripple ratio of the current ripple $\Delta I_L$ to the maximum inductor current $I_L$ as follows: $$\frac{\Delta I_{L}}{I_{I}} = \frac{(V_{IN} - V_{OUT}) \cdot V_{OUT}^{2}}{V_{IN} \cdot L \cdot f \cdot P}$$ Figure 3 shows the current ripple ratio at different input voltages based on the inductor values: $1.5\mu H$ , $2.5\mu H$ , $3.3\mu H$ and $4.7\mu H$ . If we need 30% ripple current ratio at all inputs, the $3.3\mu H$ inductor can be selected. Figure 3. Current Ripple Ratio at Different Inputs for Buck Mode At buck mode, sensing resistor selection is based on the maximum output current and the allowed maximum sensing threshold 130mV. $$R_{SENSE} = \frac{2 \cdot 130 \text{mV}}{2 \cdot (\text{P} / \text{V}_{OUT}) - \Delta I_{L}}$$ Consider the safety margin about 30%, we can choose the sensing resistor as $8m\Omega$ . For the input capacitor, use a low ESR sized capacitor to handle the maximum RMS current. Input capacitors are required to be placed adjacent to the module. In Figure 14, the $10\mu F$ ceramic input capacitors are selected for their ability to handle the large RMS current into the converter. The $100\mu F$ bulk capacitor is only needed if the input source impedance is compromised by long inductive leads or traces. For the output capacitor, the output voltage ripple and transient requirements require low ESR capacitors. If assuming that the ESR dominates the output ripple, the output ripple is as follows: $$\Delta V_{OUT(P-P)} = ESR \cdot \Delta I_L$$ If a total low ESR of about $5m\Omega$ is chosen for output capacitors, the maximum output ripple of 17.5mV occurs at the input voltage of 20V with the current ripple at 3.5A. ### **Boost Mode Operation** For boost mode operation, use input voltage $V_{IN} = 5V$ to 12V, $V_{OLIT} = 12V$ and f = 400kHz. Set the PLLFLTR pin and $R_{\text{FB}}$ as in buck mode. If the maximum output power P is 60W at boost mode and the module efficiency $\eta$ is about 95%, we can get the current ripple ratio of the current ripple $\Delta I_L$ to the maximum inductor current $I_I$ as follows: $$\frac{\Delta I_L}{I_I} = \frac{(V_{OUT} - V_{IN}) \cdot V_{IN}^2 \eta}{V_{OUT} \cdot L \cdot f \cdot P}$$ Figure 4. shows the current ripple ratio at different input voltages based on the inductor values: $1.5\mu H$ , $2.5\mu H$ , $3.3\mu H$ and $4.7\mu H$ . If we need 30% ripple current ratio at all inputs, the $3.3\mu H$ inductor can be selected. LINEAR TECHNOLOGY Figure 4. Current Ripple Ratio at Different Inputs for Boost Mode At boost mode, sensing resistor selection is based on the maximum input current and the allowed maximum sensing threshold 160mV. $$R_{SENSE} = \frac{2 \cdot 160 \text{mV}}{2 \cdot \frac{P}{\eta \cdot V_{IN(MIN)}} + \Delta I_{L}}$$ Consider the safety margin about 30%, we can choose the sensing resistor as $7m\Omega$ . For the input capacitor, only minimum capacitors are needed to handle the maximum RMS current, since it is a continuous input current at boost mode. A 100µF capacitor is only needed if the input source impedance is compromised by long inductive leads or traces. Since the output capacitors at boost mode need to filter the square wave current, more capacitors are expected to achieve the same output ripples as the buck mode. If assuming that the ESR dominates the output ripple, the output ripple is as follows: $$\Delta V_{OUT(P-P)} = ESR \bullet I_{L(MAX)}$$ If a total low ESR about $5m\Omega$ is chosen for output capacitors, the maximum output ripple of 70mV occurs at the input voltage of 5V with the peak inductor current at 14A. #### **Wide Input Mode Operation** If a wide input range is required from 5V to 20V, the module will work in different operation modes. If input voltage $V_{IN}=5V$ to 20V, $V_{OUT}=12V$ and f=400kHz, the design needs to consider the worst case in buck or boost mode design. Therefore, the maximum output power is limited to 60W. The sensing resistor is chosen at $7m\Omega$ , the input capacitor is the same as the buck mode design and the output capacitor uses the boost mode design. Since the maximum output ripple normally occurs at boost mode in the wide input mode design, more inductor ripple current, up to 150% of the inductor current, is allowed at buck mode to meet the ripple design requirement. Thus, a $3.3\mu H$ inductor is chosen at the wide input mode. The maximum output ripple voltage is still 70mV if the total ESR is about $5m\Omega$ . Additionally, the current limit may become very high when the module runs at buck mode due to the low sensing resistor used in the wide input mode operation. #### **Safety Considerations** The LTM4605 modules do not provide isolation from $V_{IN}$ to $V_{OUT}$ . There is no internal fuse. If required, a slow blow fuse with a rating twice the maximum input current needs to be provided to protect each unit from catastrophic failure. Table 3. Typical Components (f = 400kHz) | C <sub>OUT1</sub> VENDORS | PART NUMBER | C <sub>OUT2</sub> VENDORS | PART NUMBER | |---------------------------|----------------------------|----------------------------|----------------------------------------| | TDK | C4532X7R1E226M (22µF, 25V) | Sanyo | 16SVP180MX (180μF, 16V) | | INDUCTOR VENDORS | PART NUMBER | R <sub>SENSE</sub> VENDORS | PART NUMBER | | Toko | FDA1254 | Vishay | Power Metal Strip Resistors WSL1206-18 | | Sumida | CDEP134, CDEP145 | Panasonic | Thick Film Chip Resistors ERJ12 | | V <sub>IN</sub> (V) | V <sub>OUT</sub> (V) | R <sub>sense</sub><br>(0.5W rating) | Inductor<br>(µH) | C <sub>IN</sub><br>(CERAMIC) | C <sub>IN</sub><br>(BULK) | C <sub>OUT1</sub><br>(CERAMIC) | C <sub>OUT2</sub><br>(BULK) | I <sub>OUT(MAX)</sub> * (A) | |---------------------|----------------------|-------------------------------------|------------------|------------------------------|---------------------------|--------------------------------|-----------------------------|-----------------------------| | 5 | 2.5 | 2x 16mΩ 0.5W | 1 | 3x 10μF 25V | 150μF 35V | 2x 22μF 25V | 1x 180μF 16V | 12 | | 12 | 2.5 | 2x 18mΩ 0.5W | 1.5 | 2x 10μF 25V | 150μF 35V | 2x 22μF 25V | 1x 180μF 16V | 12 | | 5 | 3.3 | 2x 18mΩ 0.5W | 1 | 3x 10μF 25V | 150μF 35V | 2x 22μF 25V | 1x 180μF 16V | 12 | | 12 | 3.3 | 2x 18mΩ 0.5W | 1.5 | 2x 10μF 25V | 150μF 35V | 2x 22μF 25V | 1x 180μF 16V | 12 | | 12 | 5 | 2x 18mΩ 0.5W | 2.2 | 3x 10μF 25V | 150μF 35V | 2x 22μF 25V | 1x 180μF 16V | 12 | | 20 | 5 | 2x 18mΩ 0.5W | 2.5 | 2x 10μF 25V | 150μF 35V | 2x 22μF 25V | 1x 180μF 16V | 12 | | 5 | 8 | 2x 14mΩ 0.5W | 1.5 | None | 150μF 35V | 4x 22μF 25V | 2x 180μF 16V | 8 | | 12 | 8 | 2x 18mΩ 0.5W | 2.2 | 3x 10μF 25V | 150μF 35V | 2x 22μF 25V | 2x 180μF 16V | 12 | | 20 | 8 | 2x 18mΩ 0.5W | 3.3 | 3x 10μF 25V | 150μF 35V | 2x 22μF 25V | 2x 180μF 16V | 12 | | 5 | 10 | 2x 16mΩ 0.5W | 2.2 | None | 150μF 35V | 4x 22μF 25V | 2x 180μF 16V | 6 | | 15 | 10 | 2x 18mΩ 0.5W | 2.2 | 3x 10μF 25V | 150μF 35V | 2x 22μF 25V | 2x 180µF 16V | 12 | | 20 | 10 | 2x 18mΩ 0.5W | 3.3 | 3x 10μF 25V | 150μF 35V | 2x 22μF 25V | 2x 180µF 16V | 12 | | 6 | 12 | 2x 14mΩ 0.5W | 2.2 | None | 150μF 35V | 4x 22μF 25V | 2x 180µF 16V | 6 | | 16 | 12 | 2x 16mΩ 0.5W | 2.2 | 2x 10μF 25V | 150μF 35V | 2x 22μF 25V | 2x 180μF 16V | 12 | | 20 | 12 | 2x 18mΩ 0.5W | 3.3 | 3x 10μF 25V | 150µF 35V | 2x 22µF 25V | 2x 180µF 16V | 12 | | 5 | 16 | 2x 15mΩ 0.5W | 3.3 | None | 150µF 35V | 4x 22μF 25V | 2x 150µF 20V | 3.5 | | 8 | 16 | 2x 14mΩ 0.5W | 3.3 | None | 150μF 35V | 4x 22μF 25V | 2x 150µF 20V | 6 | | 12 | 16 | 2x 12mΩ 0.5W | 2.2 | None | 150μF 35V | 4x 22μF 25V | 2x 150µF 20V | 10 | | 20 | 16 | 2x 18mΩ 0.5W | 2.2 | 2x 10μF 25V | 150μF 35V | 2x 22μF 25V | 2x 150µF 20V | 12 | | INDUCTOR MANUFACTURER | WEBSITE | PHONE NUMBER | |-----------------------|----------------|--------------| | Sumida | www.sumida.com | 408-321-9660 | | Toko | www.toko.com | 847-297-0070 | | SENSING RESISTOR MANUFACTURER | WEBSITE | PHONE NUMBER | |-------------------------------|-----------------------------------------|--------------| | Panasonic | www.panasonic.com/industrial/components | 949-462-1816 | | KOA | www.koaspeer.com | 814-362-5536 | | Vishay | www.vishay.com | 800-433-5700 | <sup>\*</sup>Maximum load current is based on the Linear Technology Demo board DC1198A at room temperature with natural convection. Poor board layout design may decrease the maximum load current. LINEAR TECHNOLOGY ## Power loss includes all external components Figure 5. 5V<sub>IN</sub> Power Loss Figure 7. 5V<sub>IN</sub> to 12V<sub>OUT</sub> without Heat Sink Figure 9. 5V<sub>IN</sub> to 16V<sub>OUT</sub> without Heat Sink Figure 6. 20V<sub>IN</sub> Power Loss Figure 8. 5V<sub>IN</sub> to 12V<sub>OUT</sub> with Heat Sink Figure 10. 5V<sub>IN</sub> to 16V<sub>OUT</sub> with Heat Sink 4605fd ## **APPLICATIONS INFORMATION** Power loss includes all external components Figure 11. 20V<sub>IN</sub> to 12V<sub>OUT</sub> without Heat Sink Figure 12. 20V<sub>IN</sub> to 12V<sub>OUT</sub> with Heat Sink #### Table 4. 5V Output | DERATING CURVE | V <sub>IN</sub> (V) | POWER LOSS CURVE | AIR FLOW (LFM) | HEAT SINK | θ <b>JA (°C/W)*</b> | |----------------|---------------------------|------------------|----------------|---------------|---------------------| | Figure 7, 9 | 12, 16 | Figure 5 | 0 | None | 11.2 | | Figure 7, 9 | 12, 16 | Figure 5 | 200 | None | 8.3 | | Figure 7, 9 | 12, 16 | Figure 5 | 400 | None | 7.2 | | Figure 8, 10 | 12, 16 | Figure 5 | 0 | BGA Heat Sink | 10.7 | | Figure 8, 10 | ıre 8, 10 12, 16 Figure 5 | | 200 | BGA Heat Sink | 7.7 | | Figure 8, 10 | 12, 16 | Figure 5 | 400 | BGA Heat Sink | 6.6 | Table 5. 20V Input and 12V Output | DERATING CURVE | V <sub>IN</sub> (V) | POWER LOSS CURVE | AIR FLOW (LFM) | HEAT SINK | θ <sub>JA</sub> (°C/W)* | |----------------|---------------------|------------------|-------------------|---------------|-------------------------| | Figure 11 | 20 | Figure 6 | 0 | None | 8.2 | | Figure 11 | 20 | Figure 6 | 200 | None | 5.8 | | Figure 11 | 20 | Figure 6 | 400 | None | 5.3 | | Figure 12 | 20 | Figure 6 | 0 | BGA Heat Sink | 7.6 | | Figure 12 | 20 | Figure 6 | 200 | BGA Heat Sink | 5.3 | | Figure 12 | 20 | Figure 6 | 400 BGA Heat Sink | | | | HEAT SINK MANUFACTURER | PART NUMBER | PHONE NUMBER | | | |------------------------|-------------|--------------|--|--| | Wakefield Engineering | LTN20069 | 603-635-2600 | | | <sup>\*</sup>The results of thermal resistance from junction to ambient $\theta_{JA}$ are based on the demo board of DC1198A. Thus, the maximum temperature on board is treated as the junction temperature (which is in the µModule for most cases) and the power losses from all components are counted for calculations. It has to be mentioned that poor board design may increase the $\theta_{JA}$ . ### Layout Checklist/Example The high integration of LTM4605 makes the PCB board layout very simple and easy. However, to optimize its electrical and thermal performance, some layout considerations are still necessary. - Use large PCB copper areas for high current path, including V<sub>IN</sub>, R<sub>SENSE</sub>, SW1, SW2, PGND and V<sub>OUT</sub>. It helps to minimize the PCB conduction loss and thermal stress. - Place high frequency input and output ceramic capacitors next to the V<sub>IN</sub>, PGND and V<sub>OUT</sub> pins to minimize high frequency noise - Route SENSE<sup>-</sup> and SENSE<sup>+</sup> leads together with minimum PC trace spacing. Avoid sense lines passing through noisy areas, such as switch nodes. - Place a dedicated power ground layer underneath the unit. - To minimize the via conduction loss and reduce module thermal stress, use multiple vias for interconnection between the top layer and other power layers - Do not put vias directly on pads, unless the vias are capped. - Use a separated SGND ground copper area for components connected to signal pins. Connect the SGND to PGND underneath the unit. Figure 13. gives a good example of the recommended layout. Figure 13. Recommended PCB Layout ## TYPICAL APPLICATIONS Figure 14. Buck Mode Operation with 12V to 20V Input Figure 15. Boost Mode Operation with 4.5V to 12V Input LINEAR ## TYPICAL APPLICATIONS Figure 16. Wide Input Mode with 4.5V to 20V Input, 12V at 5A Output Figure 17. 5V at 12A Design with Low Switching Noise (Optional) ## TYPICAL APPLICATIONS Figure 18. Two-Phase Parallel, 12V at 10A Design Figure 19. Buck Mode Operation with Positive Input to Negative -5V Output Converter / LINEAR ## PACKAGE DESCRIPTION Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings. ## PACKAGE DESCRIPTION ### Pin Assignment Table 6 (Arranged by Pin Number) | PIN NAME | | PIN NAME | | PIN NAME | | PIN NAME | | PIN NAME | | PIN NAME | | |----------|----------|----------|------|----------|--------------------|----------|--------------------|----------|--------------------|----------|--------------------| | | PGND | C1 | PGND | E1 | V <sub>OUT</sub> | G1 | V <sub>OUT</sub> | J1 | SW1 | L1 | SW1 | | A2 | PGND | C2 | PGND | E2 | V <sub>OUT</sub> | G2 | V <sub>OUT</sub> | J2 | SW1 | L2 | SW1 | | A3 | PGND | C3 | PGND | E3 | PGND | G3 | V <sub>OUT</sub> | J3 | SW1 | L3 | SW1 | | A4 | SENSE+ | C4 | PGND | E4 | PGND | G4 | V <sub>OUT</sub> | J4 | SW1 | L4 | SW1 | | A5 | SENSE- | C5 | PGND | E5 | PGND | G5 | R <sub>SENSE</sub> | J5 | R <sub>SENSE</sub> | L5 | R <sub>SENSE</sub> | | A6 | SS | C6 | PGND | E6 | PGND | G6 | R <sub>SENSE</sub> | J6 | R <sub>SENSE</sub> | L6 | R <sub>SENSE</sub> | | A7 | SGND | C7 | PGND | E7 | PGND | G7 | R <sub>SENSE</sub> | J7 | R <sub>SENSE</sub> | L7 | SW2 | | A8 | RUN | C8 | PGND | E8 | PGND | G8 | R <sub>SENSE</sub> | J8 | SW2 | L8 | SW2 | | A9 | FCB | C9 | PGND | E9 | PGND | G9 | R <sub>SENSE</sub> | J9 | SW2 | L9 | SW2 | | A10 | STBYMD | C10 | PGND | E10 | PGND | G10 | R <sub>SENSE</sub> | J10 | V <sub>IN</sub> | L10 | V <sub>IN</sub> | | A11 | PGND | C11 | PGND | E11 | PGND | G11 | R <sub>SENSE</sub> | J11 | V <sub>IN</sub> | L11 | V <sub>IN</sub> | | A12 | PGND | C12 | PGND | E12 | PGND | G12 | R <sub>SENSE</sub> | J12 | V <sub>IN</sub> | L12 | V <sub>IN</sub> | | B1 | PGND | D1 | PGND | F1 | V <sub>OUT</sub> | H1 | V <sub>OUT</sub> | K1 | SW1 | M1 | SW1 | | B2 | PGND | D2 | PGND | F2 | $V_{OUT}$ | H2 | $V_{OUT}$ | K2 | SW1 | M2 | SW1 | | В3 | PGND | D3 | PGND | F3 | V <sub>OUT</sub> | Н3 | V <sub>OUT</sub> | К3 | SW1 | M3 | SW1 | | B4 | PGND | D4 | PGND | F4 | V <sub>OUT</sub> | H4 | V <sub>OUT</sub> | K4 | SW1 | M4 | SW1 | | B5 | PG00D | D5 | PGND | F5 | $INTV_{CC}$ | H5 | R <sub>SENSE</sub> | K5 | R <sub>SENSE</sub> | M5 | R <sub>SENSE</sub> | | В6 | $V_{FB}$ | D6 | PGND | F6 | $EXTV_CC$ | Н6 | R <sub>SENSE</sub> | K6 | R <sub>SENSE</sub> | M6 | R <sub>SENSE</sub> | | B7 | COMP | D7 | PGND | F7 | - | H7 | R <sub>SENSE</sub> | K7 | SW2 | M7 | SW2 | | В8 | PLLFLTR | D8 | PGND | F8 | - | Н8 | R <sub>SENSE</sub> | K8 | SW2 | M8 | SW2 | | В9 | PLLIN | D9 | PGND | F9 | _ | Н9 | R <sub>SENSE</sub> | K9 | SW2 | M9 | SW2 | | B10 | PGND | D10 | PGND | F10 | R <sub>SENSE</sub> | H10 | R <sub>SENSE</sub> | K10 | V <sub>IN</sub> | M10 | V <sub>IN</sub> | | B11 | PGND | D11 | PGND | F11 | R <sub>SENSE</sub> | H11 | R <sub>SENSE</sub> | K11 | V <sub>IN</sub> | M11 | V <sub>IN</sub> | | B12 | PGND | D12 | PGND | F12 | R <sub>SENSE</sub> | H12 | R <sub>SENSE</sub> | K12 | V <sub>IN</sub> | M12 | V <sub>IN</sub> | ## **REVISION HISTORY** (Revision history begins at Rev C) | REV | DATE | DESCRIPTION | | | | | |-----|-------|---------------------------------------------------------------|---------|--|--|--| | С | 01/11 | Updated Absolute Maximum Ratings section. | | | | | | | | Updated Electrical Characteristics section. | 2, 3, 4 | | | | | | | Updated the FCB Pin description in the Pin Functions section. | | | | | | | | Updated the Block Diagram. | | | | | | | | Updated the Applications Information section. | | | | | | | | Text added to Figures 3 and 4. | 14, 15 | | | | | | | Updated Figure 18. | 22 | | | | | | | Added new Figure 19. | 22 | | | | | | | Updated the Related Parts section. | 26 | | | | | D | 04/14 | Updated the Order Information table. | 2 | | | | | | | Updated circuit schematics. | 20-22 | | | | ## TYPICAL APPLICATION #### **Buck Mode Operation with 12V to 20V Input** ## **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |----------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | LTC2900 | Quad Supply Monitor with Adjustable Reset Timer | Monitors Four Supplies; Adjustable Reset Timer | | LTC2923 | Power Supply Tracking Controller | Tracks Both Up and Down; Power Supply Sequencing | | LTC3780 | 36V Buck-Boost Controller | Synchronous Operation, Single Inductor | | LTC3785 | 10V Buck-Boost Controller | Synchronous Operation, No $R_{SENSE}^{TM}$ , $2.7V \le V_{IN} \le 10V$ , $2.7V \le V_{OUT} \le 10V$ | | LTM4600 | 10A DC/DC μModule Regulator | Basic 10A DC/DC µModule Regulator | | LTM4601/<br>LTM4601A | 12A DC/DC µModule Regulator with PLL, Output Tracking/ Margining and Remote Sensing | Synchronizable, PolyPhase® Operation to 48A, LTM4601-1 Version Has No Remote Sensing | | LTM4618 | 6A DC/DC µModule Regulator with PLL and Output<br>Tracking/Margining and Remote Sensing | Synchronizable, PolyPhase Operation | | LTM4604A | 4A Low Voltage DC/DC μModule Regulator | $2.375 \le V_{\text{IN}} \le 5V$ , $0.8V \le V_{\text{OUT}} \le 5V$ , $9\text{mm} \times 15\text{mm} \times 2.3\text{mm}$ Package | | LTM4608A | 8A DC/DC μModule Regulator | 2.7V to 5.5V Input, 0.6V to 5V Output, PLL, Tracking |