

## **Data Sheet**

### FEATURES

RoHS-compliant, 16-lead, QSOP package Low power operation: 5 V 1.2 mA per channel maximum @ 0 Mbps to 2 Mbps 2.8 mA per channel maximum @ 10 Mbps High temperature operation: 105°C Up to 10 Mbps data rate (NRZ) Low default output state 1000 V rms isolation rating Safety and regulatory approvals (pending)

#### UL recognition 1000 V rms for 1 minute per UL 1577

#### APPLICATIONS

#### General-purpose, unidirectional, multichannel isolation

#### **GENERAL DESCRIPTION**

The ADuM7510<sup>1</sup> is a unidirectional 5-channel isolator based on the Analog Devices, Inc., *i*Coupler<sup>®</sup> technology. In contrast to the ADuM1510, the ADuM7510 has a lower isolation rating, offering a reduced cost option for applications that can accept a 1 kV ac isolation. Combining high speed CMOS and monolithic air core transformer technology, these isolation components provide outstanding performance characteristics superior to alternatives such as optocoupler devices.

By avoiding the use of LEDs and photodiodes, *i*Coupler devices eliminate the design difficulties commonly associated with optocouplers. The typical optocoupler concerns regarding uncertain current transfer ratios, nonlinear transfer functions, and temperature and lifetime effects are eliminated with the simple *i*Coupler digital 5-Channel, 1 kV Unidirectional Digital Isolator ADuM7510

#### FUNCTIONAL BLOCK DIAGRAM



interfaces and stable performance characteristics. The need for external drivers and other discrete components is eliminated with these *i*Coupler products. Furthermore, *i*Coupler devices run at one-tenth to one-sixth the power consumption of optocouplers at comparable signal data rates.

The ADuM7510 isolator provides five independent isolation channels supporting data rates up to 10 Mbps. Each side operates with the supply voltage of 4.5 V to 5.5 V. Unlike other optocoupler alternatives, the ADuM7510 isolator has a patented refresh feature that ensures dc correctness in the absence of input logic transitions and during power-up/power-down conditions.

<sup>1</sup> Protected by U.S. Patents 5,952,849; 6,873,065; and 7,075,329.

#### Rev. B

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

# TABLE OF CONTENTS

| Features                                     | 1 |
|----------------------------------------------|---|
| Applications                                 | 1 |
| Functional Block Diagram                     | 1 |
| General Description                          | 1 |
| Revision History                             | 2 |
| Specifications                               | 3 |
| Electrical Characteristics—5 V Operation     | 3 |
| Package Characteristics                      | 4 |
| Insulation and Safety-Related Specifications | 4 |
| Recommended Operating Conditions             | 4 |
| Regulatory Information                       | 4 |
|                                              |   |

## **REVISION HISTORY**

| 2/12—Rev. A to Rev. B                                 |   |
|-------------------------------------------------------|---|
| Created Hyperlink for Safety and Regulatory Approvals |   |
| Entry in Features Section                             | 1 |
| Change to Printed Circuit Board (PCB) Layout Section  | 8 |

1/10—Revision A: Initial Version

| Absolute Maximum Ratings                    | 5 |
|---------------------------------------------|---|
| ESD Caution5                                | 5 |
| Pin Configuration and Function Descriptions | 5 |
| Typical Performance Characteristics         | 7 |
| Applications Information                    | 3 |
| Printed Circuit Board (PCB) Layout          | 3 |
| Propagation Delay-Related Parameters        | 3 |
| DC Correctness and Magnetic Field Immunity  | 3 |
| Power Consumption                           | ) |
| Power-Up/Power-Down Considerations          | ) |
| Outline Dimensions                          | ) |
| Ordering Guide10                            | ) |

## **SPECIFICATIONS**

## **ELECTRICAL CHARACTERISTICS—5 V OPERATION**

All voltages are relative to their respective ground. 4.5 V  $\leq V_{DD1} \leq 5.5$  V, 4.5 V  $\leq V_{DD2} \leq 5.5$  V; all minimum/maximum specifications apply over the entire recommended operation range, unless otherwise noted; all typical specifications are at  $T_A = 25^{\circ}$ C,  $V_{DD1} = V_{DD2} = 5$  V.

| Table 1.                                                            |                                                                                                                     |                 |       |     |         |                                                                             |
|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------|-------|-----|---------|-----------------------------------------------------------------------------|
| Parameter                                                           | Symbol                                                                                                              | Min             | Тур   | Max | Unit    | Test Conditions/Comments                                                    |
| DC SPECIFICATIONS                                                   |                                                                                                                     |                 |       |     |         |                                                                             |
| Input Quiescent Supply Current per Channel                          | I <sub>DDI (Q)</sub>                                                                                                |                 | 0.4   | 0.7 | mA      |                                                                             |
| Output Quiescent Supply Current per Channel                         | I <sub>DDO (Q)</sub>                                                                                                |                 | 0.3   | 0.5 | mA      |                                                                             |
| Total Supply Current, Five Channels <sup>1</sup>                    |                                                                                                                     |                 |       |     |         |                                                                             |
| V <sub>DD1</sub> Supply Current, Quiescent                          | I <sub>DD1 (Q)</sub>                                                                                                |                 | 2.0   | 3.5 | mA      | $V_{IA} = V_{IB} = V_{IC} = V_{ID} = V_{IE} = 0 V$                          |
| V <sub>DD2</sub> Supply Current, Quiescent                          | I <sub>DD2 (Q)</sub>                                                                                                |                 | 1.5   | 2.5 | mA      | $V_{IA} = V_{IB} = V_{IC} = V_{ID} = V_{IE} = 0 V$                          |
| V <sub>DD1</sub> Supply Current, 10 Mbps Data Rate                  | I <sub>DD1 (10)</sub>                                                                                               |                 | 7.7   | 10  | mA      | 5 MHz logic signal frequency                                                |
| V <sub>DD2</sub> Supply Current, 10 Mbps Data Rate                  | I <sub>DD2 (10)</sub>                                                                                               |                 | 3.3   | 4.0 | mA      | 5 MHz logic signal frequency                                                |
| Input Currents                                                      | $I_{IA}, I_{IB}, I_{IC}, I_{ID}, I_{IE}$                                                                            | -10             | +1    | +10 | μΑ      | $V_{IA}, V_{IB}, V_{IC}, V_{ID}, V_{IE} \ge 0 V$                            |
| Logic High Input Threshold                                          | V <sub>IH</sub>                                                                                                     |                 |       | 2.0 | V       |                                                                             |
| Logic Low Input Threshold                                           | V <sub>IL</sub>                                                                                                     | 0.8             |       |     | V       |                                                                             |
| Logic High Output Voltages                                          | V <sub>оан</sub> , V <sub>овн</sub> ,<br>V <sub>осн</sub> , V <sub>одн</sub> ,                                      | $V_{DD2} - 0.4$ | 4.8   |     | V       | $I_{0x} = -4 \text{ mA}, V_{1x} = V_{1H}$                                   |
| Logic Low Output Voltages                                           | V <sub>OEH</sub><br>V <sub>OAL</sub> , V <sub>OBL</sub> ,<br>V <sub>OCL</sub> , V <sub>ODL</sub> , V <sub>OEL</sub> |                 | 0.2   | 0.4 | v       | $I_{0x} = +4 \text{ mA}, V_{1x} = V_{1L}$                                   |
| SWITCHING SPECIFICATIONS                                            |                                                                                                                     |                 |       |     |         |                                                                             |
| Minimum Pulse Width <sup>2</sup>                                    | PW                                                                                                                  |                 |       | 100 | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                  |
| Maximum Data Rate <sup>3</sup>                                      |                                                                                                                     | 10              |       |     | Mbps    | $C_L = 15 \text{ pF}$ , CMOS signal levels                                  |
| Propagation Delay <sup>4</sup>                                      | t <sub>PHL</sub> , t <sub>PLH</sub>                                                                                 | 20              | 27    | 40  | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                  |
| Pulse-Width Distortion, $ t_{PLH} - t_{PHL} ^4$                     | PWD                                                                                                                 |                 |       | 5   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                  |
| Change vs. Temperature                                              |                                                                                                                     |                 | 5     |     | ps/°C   | $C_L = 15 \text{ pF}$ , CMOS signal levels                                  |
| Propagation Delay Skew⁵                                             | t <sub>PSK</sub>                                                                                                    |                 |       | 30  | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                  |
| Channel-to-Channel Matching <sup>6</sup>                            | t <sub>PSKCD</sub>                                                                                                  |                 |       | 5   | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                  |
| Output Rise/Fall Time (10% to 90%)                                  | t <sub>R</sub> /t <sub>F</sub>                                                                                      |                 | 2.5   |     | ns      | $C_L = 15 \text{ pF}$ , CMOS signal levels                                  |
| Common-Mode Transient Immunity at<br>Logic High Output <sup>7</sup> | CM <sub>H</sub>                                                                                                     | 10              | 15    |     | kV/μs   | $V_{lx} = V_{DD1}/V_{DD2'} V_{CM} = 1000 V,$<br>transient magnitude = 800 V |
| Common-Mode Transient Immunity at<br>Logic Low Output <sup>7</sup>  | CM <sub>L</sub>                                                                                                     | 10              | 15    |     | kV/μs   | $V_{lx} = 0 V, V_{CM} = 1000 V,$<br>transient magnitude = 800 V             |
| Refresh Rate                                                        | f <sub>r</sub>                                                                                                      |                 | 1.2   |     | Mbps    |                                                                             |
| Input Dynamic Supply Current per Channel <sup>8</sup>               | I <sub>DDI (D)</sub>                                                                                                |                 | 0.14  |     | mA/Mbps |                                                                             |
| Output Dynamic Supply Current per Channel <sup>8</sup>              | I <sub>DDO (D)</sub>                                                                                                |                 | 0.045 |     | mA/Mbps |                                                                             |

<sup>1</sup> Supply current values are for all five channels combined, running at identical data rates. Output supply current values are specified with no output load present. The supply current associated with an individual channel, operating at a given data rate, can be calculated as described in the Power Consumption section. See Figure 4 through Figure 6 for information on the per-channel supply current as a function of the data rate for unloaded and loaded conditions. See Figure 7 and Figure 8 for total I<sub>DD1</sub> and I<sub>DD2</sub> supply currents as a function of the data rate for the ADuM7510.

<sup>2</sup> The minimum pulse width is the shortest pulse width at which the specified pulse width distortion is guaranteed. Operation below the minimum pulse width is not recommended.

<sup>3</sup> The maximum data rate is the fastest data rate at which the specified pulse width distortion is guaranteed.

 $^{4}$  t<sub>PHL</sub> propagation delay is measured from the 50% level of the falling edge of the V<sub>ix</sub> signal to the 50% level of the falling edge of the V<sub>ix</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level of the rising edge of the V<sub>ix</sub> signal to the 50% level of the rising edge of the V<sub>ix</sub> signal.

<sup>5</sup> t<sub>PSK</sub> is the magnitude of the worst-case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that is measured between units at the same operating temperature, supply voltages, and output load within the recommended operating conditions.

<sup>6</sup> Channel-to-channel matching is the absolute value of the difference in propagation delays between any two channels within the same component.

 $^{7}$  CM<sub>H</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> > 0.8 V × V<sub>DD2</sub>. CM<sub>L</sub> is the maximum common-mode voltage slew rate that can be sustained while maintaining V<sub>0</sub> < 0.8 V. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. The transient magnitude is the range over which the common mode is slewed.

<sup>8</sup> Dynamic supply current is the incremental amount of supply current required for a 1 Mbps increase in the signal data rate. See Figure 4 through Figure 6 for information on the per-channel supply current as a function of the data rate for unloaded and loaded conditions. See the Power Consumption section for guidance on calculating the per-channel supply current for a given data rate.

## PACKAGE CHARACTERISTICS

#### Table 2.

| Parameter                                       | Symbol           | Min | Тур              | Max | Unit | Test Conditions/Comments                            |
|-------------------------------------------------|------------------|-----|------------------|-----|------|-----------------------------------------------------|
| Resistance (Input-to-Output) <sup>1</sup>       | R <sub>I-O</sub> |     | 10 <sup>12</sup> |     | Ω    |                                                     |
| Capacitance (Input-to-Output) <sup>2</sup>      | CI-O             |     | 2.2              |     | рF   | f = 1 MHz                                           |
| Input Capacitance <sup>2</sup>                  | C <sub>1</sub>   |     | 4.0              |     | рF   |                                                     |
| IC Junction-to-Ambient Thermal Resistance, QSOP | $\theta_{JA}$    |     | 76               |     | °C/W | Thermocouple located at center of package underside |

<sup>1</sup> The device is considered a 2-terminal device. Pin 1 through Pin 8 are shorted together, and Pin 9 through Pin 16 are shorted together.

<sup>2</sup> Input capacitance is from any input data pin to ground.

## INSULATION AND SAFETY-RELATED SPECIFICATIONS

#### Table 3.

| Parameter                                                        | Symbol            | Value   | Unit   | Test Conditions/Comments                                                             |
|------------------------------------------------------------------|-------------------|---------|--------|--------------------------------------------------------------------------------------|
| Rated Dielectric Insulation Voltage                              |                   | 1000    | V rms  | 1 minute duration                                                                    |
| Minimum External Air Gap QSOP Package (Clearance)                | L(I01)            | 3.8 min | mm     | Measured from input terminals to output terminals, shortest distance through air     |
| Minimum External Tracking QSOP Package (Creepage)                | L(I02)            | 3.8 min | mm     | Measured from input terminals to output terminals, shortest distance path along body |
| Tracking Resistance (Comparative Tracking Index)                 | CTI               | >400    | V      | DIN IEC 112/VDE 0303 Part 1                                                          |
| Isolation Group                                                  |                   | II      |        | Material Group (DIN VDE 0110, 1/89, Table 1)                                         |
| Maximum Working Voltage Compatible with 50 Years<br>Service Life | V <sub>IORM</sub> | 354     | V peak | Continuous peak voltage across the isolation barrier                                 |

## **RECOMMENDED OPERATING CONDITIONS**

All voltages are relative to their respective ground. See the DC Correctness and Magnetic Field Immunity section for information on immunity to external magnetic fields.

#### Table 4.

| Parameter                        | Symbol             | Min | Max  | Unit |
|----------------------------------|--------------------|-----|------|------|
| Operating Temperature            | T <sub>A</sub>     | -40 | +105 | °C   |
| Supply Voltages                  | $V_{DD1}, V_{DD2}$ | 4.5 | 5.5  | V    |
| Input Signal Rise and Fall Times |                    |     | 1.0  | ms   |

### **REGULATORY INFORMATION**

The ADuM7510 is approved by the organization listed in Table 5.

| Table 5.                                                            |  |
|---------------------------------------------------------------------|--|
| UL (Pending)                                                        |  |
| Recognized under UL 1577 component recognition program <sup>1</sup> |  |
| Single/basic insulation, 1000 V rms isolation voltage               |  |
| File E214100                                                        |  |

<sup>1</sup> In accordance with UL 1577, each ADuM7510 is proof tested by applying an insulation test voltage of 1200 V rms for 1 sec (current leakage detection limit = 5 µA).

## **ABSOLUTE MAXIMUM RATINGS**

Ambient temperature  $T_A = 25$ °C, unless otherwise noted.

#### Table 6.

| Parameter                                                                                  | Rating                             |
|--------------------------------------------------------------------------------------------|------------------------------------|
| Storage Temperature (T <sub>st</sub> ) Range                                               | -65°C to +150°C                    |
| Ambient Operating Temperature (T <sub>A</sub> )<br>Range                                   | –40°C to +105°C                    |
| Supply Voltages <sup>1</sup> (V <sub>DD1</sub> , V <sub>DD2</sub> )                        | –0.5 V to +7.0 V                   |
| Input Voltages <sup>1</sup>                                                                | -0.5 V to V <sub>DDI</sub> + 0.5 V |
| $(V_{IA},V_{IB},V_{IC},V_{ID},V_{IE})$                                                     |                                    |
| Output Voltages <sup>1</sup>                                                               | -0.5 V to V <sub>DDO</sub> + 0.5 V |
| (V <sub>OA</sub> , V <sub>OB</sub> , V <sub>OC</sub> , V <sub>OD</sub> , V <sub>OE</sub> ) |                                    |
| Average Output Current per Pin <sup>2</sup>                                                |                                    |
| Side 1 (I <sub>01</sub> )                                                                  | –10 mA to +10 mA                   |
| Side 2 (I <sub>O2</sub> )                                                                  | –10 mA to +10 mA                   |
| Common-Mode Transients <sup>3</sup>                                                        | –100 kV/µs to +100 kV/µs           |

<sup>1</sup> All voltages are relative to their respective ground.

<sup>2</sup> See Figure 3 for maximum rated current values for various temperatures.
<sup>3</sup> Refers to common-mode transients across the insulation barrier. Common-mode transients exceeding the absolute maximum ratings may cause latch-

up or permanent damage.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# ADuM7510

# **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



Figure 2. Pin Configuration

#### Table 7. Pin Function Descriptions

| Pin No. | Mnemonic         | Description                                                                                                                                        |
|---------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | V <sub>DD1</sub> | Supply Voltage for Isolator Side 1 (4.5 V to 5.5 V).                                                                                               |
| 2       | GND <sub>1</sub> | Ground 1. Ground reference for Isolator Side 1. Pin 2 and Pin 8 are internally connected, and connecting both to GND <sub>1</sub> is recommended.  |
| 3       | V <sub>IA</sub>  | Logic Input A.                                                                                                                                     |
| 4       | V <sub>IB</sub>  | Logic Input B.                                                                                                                                     |
| 5       | V <sub>IC</sub>  | Logic Input C.                                                                                                                                     |
| 6       | V <sub>ID</sub>  | Logic Input D.                                                                                                                                     |
| 7       | V <sub>IE</sub>  | Logic Input E.                                                                                                                                     |
| 8       | GND <sub>1</sub> | Ground 1. Ground reference for Isolator Side 1. Pin 2 and Pin 8 are internally connected, and connecting both to GND <sub>1</sub> is recommended.  |
| 9       | GND <sub>2</sub> | Ground 2. Ground reference for Isolator Side 2. Pin 9 and Pin 15 are internally connected, and connecting both to GND <sub>2</sub> is recommended. |
| 10      | V <sub>OE</sub>  | Logic Output E.                                                                                                                                    |
| 11      | V <sub>OD</sub>  | Logic Output D.                                                                                                                                    |
| 12      | V <sub>oc</sub>  | Logic Output C.                                                                                                                                    |
| 13      | V <sub>OB</sub>  | Logic Output B.                                                                                                                                    |
| 14      | V <sub>OA</sub>  | Logic Output A.                                                                                                                                    |
| 15      | GND <sub>2</sub> | Ground 2. Ground reference for Isolator Side 2. Pin 9 and Pin 15 are internally connected, and connecting both to GND <sub>2</sub> is recommended. |
| 16      | $V_{DD2}$        | Supply Voltage for Isolator Side 2 (4.5 V to 5.5 V).                                                                                               |

### Table 8. Truth Table (Positive Logic)

| V <sub>ix</sub><br>Input <sup>1, 2</sup> | V <sub>DD1</sub><br>State | V <sub>DD2</sub><br>State | V <sub>ox</sub><br>Output <sup>1</sup> | Description                                                                                                                                                               |
|------------------------------------------|---------------------------|---------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| High                                     | Powered                   | Powered                   | High                                   | Normal operation, data is high.                                                                                                                                           |
| Low                                      | Powered                   | Powered                   | Low                                    | Normal operation, data is low.                                                                                                                                            |
| Х                                        | Unpowered                 | Powered                   | Low                                    | Input unpowered. Outputs return to input state within 1 µs of V <sub>DD1</sub> power restoration.<br>See the Power-Up/Power-Down Considerations section for more details. |
| Х                                        | Powered                   | Unpowered                 | High-Z                                 | Output unpowered. Output pins are in high impedance state. Outputs return to input state within 1 $\mu s$ of $V_{\text{DD2}}$ power restoration.                          |

 $^{1}$  V<sub>IX</sub> and V<sub>OX</sub> refer to the input and output signals of a given channel (A, B, C, D, or E).

 $^{2}$  X = don't care.

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 3. Thermal Derating Curve, Dependence of Safety-Limiting Values with Case Temperature per DIN V VDE V 0884-10



Figure 4. Typical I<sub>DD1</sub> Supply Current per Channel vs. Data Rate



Figure 5. Typical I<sub>DD2</sub> Supply Current per Channel vs. Data Rate (No Output Load)



Figure 6. Typical I<sub>DD2</sub> Supply Current per Channel vs. Data Rate (15 pF Output Load)



Figure 7. Typical Total  $I_{DD1}$  Supply Current vs. Data Rate



## APPLICATIONS INFORMATION PRINTED CIRCUIT BOARD (PCB) LAYOUT

The ADuM7510 digital isolator requires no external interface circuitry for the logic interfaces. Power supply bypassing is strongly recommended at the input and output supply pins (see Figure 9). Bypass capacitors are most conveniently connected between Pin 1 and Pin 2 for  $V_{DD1}$  and between Pin 15 and Pin 16 for  $V_{DD2}$ . The capacitor value should be between 0.01  $\mu$ F and 0.1  $\mu$ F. The total lead length between both ends of the capacitor and the input power supply pin should not exceed 10 mm. Bypassing between Pin 1 and Pin 8 and between Pin 9 and Pin 16 should also be considered unless the ground pair on each package side is connected close to the package.



Figure 9. Recommended PCB Layout

See the AN-1109 Application Note for board layout guidelines.

## **PROPAGATION DELAY-RELATED PARAMETERS**

Propagation delay is a parameter that describes the length of time it takes for a logic signal to propagate through a component. The propagation delay to a logic low output can differ from the propagation delay to a logic high output.



Pulse width distortion is the maximum difference between

these two propagation delay values and is an indication of how accurately the input signal timing is preserved.

Channel-to-channel matching refers to the maximum amount the propagation delay differs between channels within a single ADuM7510 component.

Propagation delay skew refers to the maximum amount the propagation delay differs among multiple ADuM7510 components operated under the same conditions.

## DC CORRECTNESS AND MAGNETIC FIELD IMMUNITY

Positive and negative logic transitions at the isolator input cause narrow (~1 ns) pulses to be sent via the transformer to the decoder. The decoder is bistable and is, therefore, either set or reset by the pulses indicating input logic transitions. In the absence of logic transitions at the input for more than ~1  $\mu$ s, a periodic set of refresh pulses indicative of the correct input state are sent to ensure dc correctness at the output.

If the decoder receives no pulses for more than about 5  $\mu$ s, the input side is assumed to be unpowered or nonfunctional, in which case, the isolator output is forced to a default low state by the watchdog timer circuit (see Table 8).

The limitation on the magnetic field immunity of the device is set by the condition in which induced voltage in the transformer receiving coil is sufficiently large to either falsely set or reset the decoder. The following analysis defines such conditions. The ADuM7510 is examined in a 4.5 V operating condition because it represents the most susceptible mode of operation of this product.

The pulses at the transformer output have an amplitude greater than 1.5 V. The decoder has a sensing threshold of about 1.0 V, thereby establishing a 0.5 V margin in which induced voltages can be tolerated. The voltage induced across the receiving coil is given by

 $V = (-d\beta/dt) \sum \prod r_n^2; n = 1, 2, ..., N$ 

where:

 $\beta$  is the magnetic flux density.

 $r_n$  is the radius of the  $n^{th}$  turn in the receiving coil. *N* is the number of turns in the receiving coil.

Given the geometry of the receiving coil in the ADuM7510 and an imposed requirement that the induced voltage be, at most, 50% of the 0.5 V margin at the decoder, a maximum allowable magnetic field is calculated, as shown in Figure 11.



For example, at a magnetic field frequency of 1 MHz, the maximum allowable magnetic field of 0.5 kgauss induces a voltage of 0.25 V at the receiving coil. This is about 50% of the sensing threshold and does not cause a faulty output transition. If such an event occurs with the worst-case polarity during a transmitted pulse, it reduces the received pulse from >1.0 V to 0.75 V, still well above the 0.5 V sensing threshold of the decoder.

## Data Sheet

The preceding magnetic flux density values correspond to specific current magnitudes at given distances away from the ADuM7510 transformers. Figure 12 expresses these allowable current magnitudes as a function of frequency for selected distances. The ADuM7510 is very insensitive to external fields. Only extremely large, high frequency currents, very close to the component can potentially be a concern. For the 1 MHz example noted, a 1.2 kA current must be placed 5 mm away from the ADuM7510 to affect component operation.



Note that at combinations of strong magnetic field and high frequency, any loops formed by PCB traces can induce sufficiently large error voltages to trigger the thresholds of succeeding circuitry. Take care to avoid PCB structures that form loops.

### **POWER CONSUMPTION**

The supply current at a given channel of the ADuM7510 isolator is a function of the supply voltage, the channel data rate, and the channel output load.

For each input channel, the supply current is given by

| $I_{DDI} = I_{DDI(Q)}$                                | $f \leq 0.5 f_r$ |
|-------------------------------------------------------|------------------|
| $I_{DDI} = I_{DDI(D)} \times (2f - f_r) + I_{DDI(Q)}$ | $f > 0.5 f_r$    |

ADuM7510

For each output channel, the supply current is given by

$$\begin{split} I_{DDO} &= I_{DDO(Q)} & f \leq 0.5 f_r \\ I_{DDO} &= (I_{DDO(D)} + (0.5 \times 10^{-3}) \times C_L \times V_{DDO}) \times (2f - f_r) + I_{DDO(Q)} \\ f \leq 0.5 f_r \end{split}$$

#### where:

*I*<sub>DDI (D)</sub>, *I*<sub>DDO (D)</sub> are the input and output dynamic supply currents per channel (mA/Mbps).

 $C_L$  is the output load capacitance (pF).

 $V_{DDO}$  is the output supply voltage (V).

*f* is the input logic signal frequency (MHz, half of the input data rate, NRZ signaling).

 $f_r$  is the input stage refresh rate (Mbps).

 $I_{DDI(Q)}$ ,  $I_{DDO(Q)}$  are the specified input and output quiescent supply currents (mA).

To calculate the total  $I_{DD1}$  and  $I_{DD2}$  supply current, the supply currents for each input and output channel corresponding to  $I_{DD1}$  and  $I_{DD2}$  are calculated and totaled. Figure 4 and Figure 5 provide per-channel supply currents as a function of the data rate for an unloaded output condition. Figure 6 provides per-channel supply current as a function of the data rate for a 15 pF output condition. Figure 7 and Figure 8 provide total  $I_{DD1}$  and  $I_{DD2}$  supply current as a function of the data rate for ADuM7510 products.

### **POWER-UP/POWER-DOWN CONSIDERATIONS**

The ADuM7510 behaves as specified in Table 8 during powerup and power-down operations. However, the part can transfer incorrect data when the power supplies are below the minimum operating voltage but the internal circuits are not completely off.

Power-up/power-down errors can occur at  $V_{DDx}$  voltage near the operating threshold of 1.9 V. The encoder generates data pulses at low amplitude. The detector can miss data pulses that are near the detection threshold. If the transferring state is a logic high, the encoder generates a pair of pulses; the decoder can reject one of the pulses for low amplitude. A single pulse is interpreted as a logic low, and the output can be placed in the wrong logic state for that refresh cycle.

Glitch-free operation is possible by following these recommendations.

- Slew the power on or off as quickly as possible.
- Use the default low operating mode by holding the inputs low until power is stable.

# ADuM7510

## **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MO-137-AB CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

01-28-2008-A

Figure 13. 16-Lead Shrink Small Outline Package [QSOP] (RQ-16) Dimensions shown in inches and (millimeters)

### **ORDERING GUIDE**

| Model <sup>1, 2</sup> | Number<br>of Inputs,<br>V <sub>DD1</sub> Side | Number<br>of Inputs,<br>V <sub>DD2</sub> Side |         | Propagation |      |                 | Package<br>Description | Package<br>Option |
|-----------------------|-----------------------------------------------|-----------------------------------------------|---------|-------------|------|-----------------|------------------------|-------------------|
| ADuM7510BRQZ          | 5                                             | 0                                             | 10 Mbps | 40 ns       | 5 ns | -40°C to +105°C | 16-Lead QSOP           | RQ-16             |
| ADuM7510BRQZ-RL7      | 5                                             | 0                                             | 10 Mbps | 40 ns       | 5 ns | –40°C to +105°C | 16-Lead QSOP           | RQ-16             |

<sup>1</sup> Z = RoHS Compliant Part.

 $^{2}$  RL7 = 7" tape and reel option.

# NOTES

# ADuM7510

# NOTES



www.analog.com

©2010–2012 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D07632-0-2/12(B)