### SY58627L # DC-to-6.4Gbps Backplane Receive Buffer with Four Stage Programmable Equalization and DC-Offset Control ### **General Description** The SY58627L high-speed, low jitter receive buffer is optimized for backplane and transmission line data-path management applications. The SY58627L is capable of receiving serial data up to 6.4Gbps across up to 36 inches of FR4. The SY58627L differential input includes Micrel's unique, 3-pin input termination architecture that directly interfaces to any differential signal as small as $100\text{mV}_{pk}$ (AC- or DC-coupled) without any termination resistor networks in the signal path. The outputs are $50\Omega$ source-terminated CML optimized to drive $400\text{mV}_{pk}$ into $50\Omega$ ( $100\Omega$ load across the output pair). The I/O termination is connected to a dedicated VTT pin for added bias flexibility. The SY58627L receiver input provides four levels of equalization to compensate for degraded signals resulting from transmission losses. The equalization is programmed with a three-bit interface. The SY58627L operates at 3.3V $\pm 10\%$ supply and is guaranteed over the full industrial temperature range of -40°C to +85°C. The SY58627L is part of Micrel's high-speed, Precision Edge product line. All data sheets and support documentation can be found on Micrel's web site at: www.micrel.com. **Precision Edge®** ### **Features** - Selectable equalizing network to optimize incoming data eye pattern - Four selectable equalization levels - Receives up to 36" FR4 PCB trace, or longer combinations of FR4+cable+interconnect - DC through 6.4Gbps data rate throughput - Integrated loopback capability - Unique, flexible I/O: - Patented, Internal termination to VTTIN pin interfaces to any differential AC- or DC-coupled signals - $50\Omega$ source terminated CML outputs minimize round-trip reflections - Wide input voltage range: 100mV to 1.3V<sub>PK</sub> - Output disable - DC-offset control with VTT I/O - Input loss-of-signal - Hysteresis included - 3.3V ±10% supply voltage - -40°C to +85°C temperature range - Available in 32-pin (5mm x 5mm) QFN package ### **Applications** - ATE, T&M backplane management - Serial backplane management - Combination FR4+cable+interconnect receiver - Fibre Channel, GigE, SONET/SDH data transmission - Electrical interface and interconnect applications that require DC-offset control United States Patent No. RE44,134 Precison Edge is a registered trademark of Micrel, Inc. Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com ### **Functional Block Diagram** # Ordering Information<sup>(1)</sup> | Part Number | Package Type | Operating Range | Package Marking | Lead Finish | |-----------------------------|--------------|-----------------|------------------------------------------|-------------------| | SY58627LMG | QFN-32 | Industrial | SY58627L with Pb-Free bar-line indicator | NiPdAu<br>Pb-Free | | SY58627LMGTR <sup>(2)</sup> | QFN-32 | Industrial | SY58627L with Pb-Free bar-line indicator | NiPdAu<br>Pb-Free | #### Notes: Contact factory for die availability. Dice are guaranteed at $T_A$ = 25°C, DC Electricals only. Tape and Reel. ### **Pin Configuration** 32-Pin QFN # **Pin Description** | Pin Number | Pin Name | Pin Function | |------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3, 4 | RXIN, /RXIN | Differential receiver input pair: This input pair is the differential signal input to the device. It accepts AC- or DC-coupled signals as small as 100mV (200mV <sub>PP</sub> ). The signal detect (SD Level) includes a small amount of hysteresis to prevent the signal detect output from oscillating when no signal is present. RXIN and /RXIN internally terminate to the VTTIN pin through 50 $\Omega$ . Please refer to the "Input Interface Applications" section for more details. RXIN, /RXIN differential inputs recommended be $\geq$ 90mV <sub>PK</sub> to ensure valid outputs. Consider disabling the outputs when the differential input is not present, or $<$ 90mV <sub>PK</sub> (e.g.: Hot Swap Applications). | | 6 | VTTIN | Input termination center-tap: RXIN and /RXIN terminate to VTTIN. The VTTIN pin provides a center-tap to the internal termination network for maximum interface flexibility, and DC-offset capability. Please refer to the "Input Interface Applications" section for more details. | | 7 | VREF-AC | Reference voltage: This output biases to $V_{CC}$ -0.84V. It is used for AC-coupling the input pair (RXIN, /RXIN). Connect VREF-AC directly to the VTTIN pin. Bypass with 0.01 $\mu$ F low ESR capacitor to VCC. Maximum sink/source current is $\pm 1.5$ mA. Due to the limited drive capability, the VREF-AC pin is only intended to drive the VTTIN pin. Leave VREF-AC pin floating when not used. Please refer to the "Input Interface Applications" section for more details. | | 27 | VTH | Input logic threshold control voltage for logic control threshold settings other than LVTTL/CMOS. This input control pin can be externally biased to set the proper threshold for all the logic control pins, /RXEN, LBSEL, 3-bit equalization control, and /RXLBEN. For standard LVTTL/CMOS control, simply leave the VTH pin floating and the threshold voltage defaults to $V_{\rm CC}/2$ (When $V_{\rm EE}=0$ V). For LVPECL thresholds, set VTH to $V_{\rm CC}-1.3$ V. | | 23 | /RXEN | TTL/CMOS (or VTH controlled) compatible control input for the RXQ output pair. When pulled HIGH, the RXQ output pair is disabled. This input is internally connected to a 25k $\Omega$ pull-down resistor and will default to a logic LOW state (Enable) if left open. When disabled, the RXQ output goes LOW, and /RXQ output goes HIGH. Default threshold is $V_{\rm CC}/2$ when VTH pin is floating. | | 15 | /RXLBEN | TTL/CMOS (or VTH controlled) compatible control input for RXLBQ output pair. When pulled HIGH, the RXLBQ output pair is disabled. This input is internally connected to a 25k $\Omega$ pull-down resistor and will default to a logic LOW state (Enable) if left open. When disabled, the RXLBQ output goes LOW, and /RXLBQ output goes HIGH. Default threshold is $V_{\rm CC}/2$ when VTH pin is floating. In normal operating mode when the RXLBQ output pair is not needed, disable the RXLBQ output pair (/RXLBEN = HIGH) to minimize noise. | | 10 | LBSEL | Loopback MUX select control: The TTL/CMOS (or VTH controlled) compatible input selects the input to the Loopback mode multiplexer. When LBSEL input is logic HIGH, Loopback mode is selected, and the TXLBIN input pair is selected to pass through the RXQ and RXLBQ output pairs. Note that the LBSEL pin is internally connected to a $25 k\Omega$ pull-down resistor and will default to a logic LOW state if left open (normal operation). The Loopback MUX includes internal input isolation to minimize crosstalk. | | 11, 12 | TXLBIN,<br>/TXLBIN | Loopback differential input pair: AC-coupled, CML-compatible input. This input pair includes internal termination connected to an internal VBB for an AC-coupled bias configuration. For local Loopback operation, the TXLBIN input pair receives a signal from the SY58626L transmitter TXLBQ output pair. The input signal from TXLBIN does not have any equalization. When the SY58627L Loopback mode is selected (LBSEL = HIGH), the signal at TXLBIN is directed to the RXQ and RXLBQ output pairs. | ### Pin Description (Continued) | Pin Number | Pin Name | Pin Function | |----------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13, 14 | RXLBQ,<br>/RXLBQ | Receiver loopback CML compatible output pair. When the SY58627L is in local Loopback mode (LBSEL = 1), RXLBQ output is directed from TXLBIN (no equalization). When the SY58627L is in normal mode (LBSEL = LOW) and the RXLBQ output is not required, disable the RXLBQ output (/RXLBEN = HIGH) to minimize switching noise. This differential output pair is optimized to drive $400 \text{mV}_{PK}$ swing into a $50\Omega$ load ( $100\Omega$ across the pair). The RXLBQ output pair includes $50\Omega$ internal source termination resistors. | | 21, 19 | RXQ,<br>/RXQ | Receiver differential CML compatible output pair: This CML-compatible output pair is the equalized signal seen at the RXIN input pair and is optimized to drive $400\text{mV}_{PK}$ swing into a $50\Omega$ load ( $100\Omega$ across the pair). The RXQ output pair includes $50\Omega$ internal source termination resistors. When the SY58627L is in Loopback mode (LBSEL = HIGH), the RXQ output signal is directed from the unequalized TXLBIN input. | | 26 | LOS | Loss-of-Signal output. This LVTTL/CMOS output signal switches LOW when the signal is valid and switches HIGH when the signal is not valid. This open-collector output includes an internal $5k\Omega$ pull-up resistor. Input signal valid, LOS = LOW, RXIN swing is >110mV <sub>PK</sub> (220mV <sub>PP</sub> ). Input signal not valid, LOS = HIGH, RXIN swing is <90mV <sub>PK</sub> (180mV <sub>PP</sub> ) | | 20 | VTTOUT | Output termination center-tap: Each side of the RXQ differential output pair terminates to the VTTOUT pin through $50\Omega$ . The VTTOUT pin provides a center-tap to the output termination network for maximum interface flexibility, and DC-offset capability. Please refer to the "CML Output Interface Applications" section for more details. | | | | TTL/CMOS (or VTH controlled) compatible, 3-bit control interface. There are four levels of equalization, as shown in the "Equalization Select Truth Table." When the MSB is logic HIGH, the RXQ output pair will not include any equalization. | | 28 | EQ2( MSB) | 000 = lowest equalization setting | | 29 | EQ1 | 001 = medium equalization setting | | 30 | EQ0 | 010 = medium-high equalization setting | | | | 011 = highest equalization setting | | | | 100 = equalization bypass | | 1, 8, 9, 16, 17,<br>24, 25 | VCC | Positive Power Supply: Connect to +3.3V power supply. Bypass with 0.1μF//0.01μF low ESR capacitors as close to VCC pins as possible. | | 2, 5, 18, 22, 31,<br>32 | VEE,<br>Exposed Pad | Ground: Ground pins and exposed pad must be connected to the same ground plane. | # **Equalization Select Truth Table** | Disable EQ<br>(MSB = EQ2) | Equalization<br>Select (EQ1) | Equalization<br>Select (EQ0) | Typical FR4 Length | Equalization | |---------------------------|------------------------------|------------------------------|--------------------|--------------| | 0 | 0 | 0 | 9" | Low | | 0 | 0 | 1 | 18" | Medium Low | | 0 | 1 | 0 | 24" | Medium High | | 0 | 1 | 1 | 36" | High | | 1 | Х | Х | NA | Disabled | Absolute Maximum Ratings<sup>(1)</sup> | Input Voltage (V <sub>IN</sub> ) | 0.5V to V <sub>CC</sub> | |--------------------------------------------|-------------------------| | Input Current (RXIN, /RXIN, ≤120mins) | 67mA | | CML Output Current (I <sub>OUT</sub> ) | | | Continuous (≤120mins) | 67mA | | Surge | 100mA | | Termination Current | | | V <sub>T</sub> | ±100mA | | V <sub>REF-AC</sub> Current | | | Source/sink current on V <sub>REF-AC</sub> | | | Lead Temperature (soldering, 20 sec.) | +260°C | | Storage Temperature (T <sub>S</sub> ) | -65°C to 150°C | ### Operating Ratings<sup>(2)</sup> | Supply Voltage (V <sub>CC</sub> ) | +3.0V to +3.6' | |-------------------------------------------|----------------| | Ambient Temperature (T <sub>A</sub> ) | 40°C to +85°0 | | Package Thermal Resistance <sup>(3)</sup> | | | QFN $(\theta_{JA})$ | | | Still-Air | 34°C/V | | QFN (Ψ <sub>JB</sub> ) | | | Junction-to-Board | 20°C/V | ### DC Electrical Characteristics<sup>(4)</sup> $T_A = -40$ °C to +85°C; unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |--------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|----------------------|-----------------| | V <sub>CC</sub> | Power Supply | | 3.0 | 3.3 | 3.6 | V | | I <sub>EE</sub> | Power Supply Current | $\begin{array}{c} \text{Max $V_{\text{CC}}$, includes $50\Omega$ internal}\\ \text{source resistors, no external load}\\ \text{current} \end{array}$ | | 210 | 260 | mA | | R <sub>IN</sub> | Input Resistance<br>(RXIN-to-VTTIN) | | 45 | 50 | 55 | Ω | | R <sub>DIFF_IN</sub> | Differential Input Resistance (RXIN-to-/RXIN) | | 90 | 100 | 110 | Ω | | V <sub>IN_TRANS</sub> | Transmission Line Input<br>Voltage Swing<br>(RXIN, /RXIN) | Input signal swing applied to transmission line input up to 36 in. (driver side of RXIN) | 0.20 | | | V <sub>PK</sub> | | V <sub>IN</sub> | Input Voltage Swing (RXIN, /RXIN) | See Figure 4a. | 0.1 | | 1.3 | V <sub>PK</sub> | | V <sub>DIFF_IN</sub> | Differential Input Voltage Swing RXIN-/RXIN | See Figure 4b. | 0.2 | | | $V_{PP}$ | | V <sub>IH</sub> | Input High Voltage<br>(RXIN, /RXIN) | | V <sub>EE</sub> +1.6 | | V <sub>CC</sub> | V | | V <sub>IL</sub> | Input LOW Voltage<br>(RXIN, /RXIN) | | V <sub>EE</sub> +1.4 | | V <sub>IH</sub> -0.1 | V | | V <sub>TTIN</sub> | RXIN-to-VTTIN<br>(RXIN, /RXIN) | | | | 1.5 | V | | V <sub>TTIN</sub> Range | VTTIN Voltage Range | Voltage applied to VTTIN pin | V <sub>CC</sub> -1.5 | | V <sub>CC</sub> +1.5 | V | | V <sub>TTOUT</sub> Range | VTTOUT Voltage Range | Voltage applied to VTTOUT pin | V <sub>CC</sub> -0.4 | | V <sub>CC</sub> | V | | LOS | Loss-of-Signal Input Levels | Signal-detect Assert | | 110 | | $mV_{PK}$ | | | | Signal-detect De-assert | | 90 | | | | | Input Return Loss | 100MHz to 3.5GHz | | 10 | | dB | | V <sub>REF-AC</sub> | Output Reference Voltage | | V <sub>CC</sub> -0.95 | V <sub>CC</sub> -0.84 | V <sub>CC</sub> -0.7 | V | #### Notes: - Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability. - 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings. - Package thermal resistance assumes exposed pad is soldered (or equivalent) to the devices most negative potential on the PCB. θ<sub>JA</sub> and Ψ<sub>JB</sub> values are determined for a 4-layer board in still air unless otherwise stated. - 4. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. T<sub>J</sub> ≤ 125°C. ## RXQ and RXLBQ Output DC Electrical Characteristics<sup>(5)</sup> $V_{CC}$ = 3.3V ±10%; $V_{EE}$ = 0V; $T_A$ = -40°C to + 85°C; $R_L$ = 100 $\Omega$ across output pair; unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------------|---------------------------------------------------------------------------------|-------------------------|------------------------|------------------------|-----|------------------| | V <sub>OH</sub> | RXQ & RXLBQ Output High Voltage | $R_L = 50\Omega$ to Vcc | V <sub>CC</sub> -0.040 | V <sub>CC</sub> -0.010 | Vcc | ٧ | | V <sub>OUT</sub> | Output Voltage Swing (RXQ, /RXQ) (RXLBQ, /RXLBQ) | See Figure 4a. | 325 | 400 | | mV <sub>PK</sub> | | V <sub>DIFF_OUT</sub> | RXQ & RXLBQ Differential<br>Output Voltage Swing<br> RXQ-/RXQ <br> RXLBQ-/RXLBQ | See Figure 4b. | 650 | 800 | | $mV_{PP}$ | | Rout | Output Impedance | | 45 | 50 | 55 | Ω | ## Logic Control DC Electrical Characteristics<sup>(5)</sup> $V_{CC} = 3.3V \pm 10\%$ ; $V_{EE} = 0V$ ; $T_A = -40$ °C to + 85°C; unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------|-------------------------|-----------------------------------------------|----------------------|--------------------|----------------------|-------| | V <sub>IH</sub> | Input HIGH Voltage | All control input pins | V <sub>TH</sub> +0.2 | | V <sub>CC</sub> | V | | V <sub>IL</sub> | Input LOW Voltage | All control input pins | V <sub>EE</sub> | | V <sub>TH</sub> -0.2 | V | | I <sub>IH</sub> | Input HIGH Current | | | | 300 | μA | | I <sub>IL</sub> | Input LOW Current | | -300 | | | μA | | V <sub>TH</sub> | Threshold Input Voltage | Voltage applied to pin (V <sub>EE</sub> = 0V) | 1.4 | V <sub>CC</sub> /2 | 2.6 | V | # TXLBIN Input DC Electrical Characteristics<sup>(5)</sup> $V_{CC} = 3.3V \pm 10\%$ ; $V_{EE} = 0V$ ; $T_A = -40$ °C to + 85°C; $R_L = 100\Omega$ across output pair; unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------|---------------------------------------------------|----------------|-----|-----|-----|-----------------| | R <sub>DIFF_IN</sub> | Differential Input Resistance (TXLBIN-to-/TXLBIN) | | 90 | 100 | 110 | Ω | | V <sub>IN</sub> | Input Voltage Swing (TXLBIN, /TXLBIN) | See Figure 4a. | 0.1 | | 1.3 | V <sub>PK</sub> | | V <sub>DIFF_IN</sub> | Differential Input Voltage Swing TXLBIN-/TXLBIN | See Figure 4b. | 0.2 | | | V <sub>PP</sub> | #### Notes: The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. 500lfpm Airflow. T<sub>J</sub> ≤ 125°C. ### **AC Electrical Characteristics**(6) $V_{CC}$ = 3.3V ±10%; $V_{EE}$ = 0V; $T_A$ = -40°C to + 85°C; $R_L$ = 100 $\Omega$ across output pair; unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |--------------------------------|-----------------------------------------------------------|------------------------------------------------|-----|-----|---------|-------------------| | Freq | Data Rate Throughput (RXQ & RXLBQ) | NRZ Data | DC | | 6.4 | Gbps | | t <sub>pd</sub> | Differential Propagation Delay | RXIN-to-RXQ, no equalization | 150 | 250 | 450 | ps | | | | TXLBIN-to-RXQ | | 250 | | ps | | t <sub>EN</sub> | TXQ Enable/Disable Time | /TXEN | | 425 | 650 | ps | | t <sub>LB_EN</sub> | TXLBQ Enable/Disable Time | /TXLBEN | | 425 | | ps | | t <sub>LBSEL</sub> | Loopback Select Time | LBSEL | | 350 | 600 | ps | | t <sub>PROG</sub> | Programming Logic Control Time | 3-bit equalization control update-to-valid RXQ | | 1 | | ns | | t <sub>pd</sub> Tempco | Differential Propagation Delay<br>Temperature Coefficient | | | 120 | | fs/°C | | t <sub>SKEW</sub> | Part-to-Part Skew | Note 7 | | | 200 | ps | | t <sub>JITTER</sub> | Random Jitter (RJ) | Note 8 | | | Note 10 | ps <sub>RMS</sub> | | | Deterministic Jitter (DJ) | Note 9 | | | Note 10 | PSPP | | t <sub>r,</sub> t <sub>f</sub> | Output Rise/Fall Time (20% to 80%) | At full output swing | 20 | 50 | 80 | ps | #### Notes: - High-frequency AC-parameters are guaranteed by design and characterization. - Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs. - Random jitter is measured with a K28.7 pattern, measured at ≤6.4Gbps. - Deterministic jitter is measured with both K28.5 and 2<sup>23</sup>-1 PRBS pattern, at 4.25Gbps/6.4Gbps. 9. - 10. Contact factory for updated random jitter and deterministic jitter limits. ### **Detailed Description** The SY58627L is a high speed, low jitter receive buffer with integrated loopback capability. This buffer also provides input signal detect and output disable. Four selectable levels of equalization are included with the receiver. Equalization allows for faster data rates and longer distances by reducing the effects of intersymbol interference (ISI) caused by long cable and trace lengths. Input equalization supports data rates up to 6.4Gbps. #### **DC-Offset Capability** The SY58627L transmitter includes the VTTIN and VTTOUT pin for maximum interface flexibility and DCoffset capability for the input and output, respectively. This feature allows for interfacing with different logic families without the use of AC-coupling. The output buffer has internal $50\Omega$ source terminated CML outputs for minimizing round-trip reflections. #### **Transmitter Disable and Shutdown** The SY58627L disable function is initiated by pulling /RXEN to logic HIGH. In disable mode, RXQ goes to a LOW state and /RXQ goes to a HIGH state. The threshold for /RXEN is set with the VTH pin. When the VTH pin is floating, the VTH levels are TTL/CMOS compatible with a threshold voltage at $V_{CC}/2$ ( $V_{EE}$ = 0V). For PECL compatible levels, apply a V<sub>CC</sub>-1.3V voltage at the VTH pin. Please refer to the "Typical Operating Characteristics" for more details. #### Loss-of-Signal The SY58627L RXIN input pair provides a TTL signal detect output. The LOS output de-asserts LOW when the swing at RXIN is greater than 110mV<sub>PK</sub> (220mV<sub>PP</sub>). SD output asserts HIGH when RXIN swing is less than 90mV<sub>PK</sub> (180mV<sub>PP</sub>). Hysteresis is included in the LOS output to prevent oscillation when no signal is present at the RXIN input. LOS can be tied to /RXEN and /RXLBEN to provide a valid output when input amplitude is <90mV<sub>PK</sub> or disabled. #### Loopback The SY58627L features a loopback test mode, activated by setting LBSEL to logic HIGH. Using the SY58627L with the SY58626L enables local loopback and link side loopback, shown in Figures 2b and 2c. This mode enables an external loopback path, bypassing circuitry on both local and link side. Please refer to Table 1 and Figure 3 for Loopback Control information. Figure 2a. Normal Operation Figure 2b. Local Loopback Mode Figure 2c. Link Side Loopback Mode | | LBSEL | /RXLBEN | /RXEN | RXQ | RXLBQ | |-------------------------------|-------|---------|-------|--------|-------| | | 0 | 0 | 0 | RXIN | RXIN | | mal<br>de | 0 | 0 | 1 | 0 | RXIN | | Normal<br>Mode | 0 | 1 | 0 | RXIN | 0 | | | 0 | 1 | 1 | 0 | 0 | | Link Side<br>Loopback<br>Mode | 1 | 0 | 0 | TXLBIN | TXBIN | | | 1 | 0 | 1 | 0 | TXBIN | | | 1 | 1 | 0 | TXLBIN | 0 | | ĽĽ | 1 | 1 | 1 | 0 | 0 | **Table 1. Transmit Loopback Control Signal** Figure 3. Loopback Control ### **Typical Operating Characteristics** $V_{\text{CC}} = 3.3 \text{V} \pm 10\%; \ V_{\text{IN}} > 400 \text{mV}; \ T_{\text{A}} = 25 ^{\circ}\text{C}, \ R_{\text{L}} = 100 \Omega \ \text{across output pair; unless otherwise stated}.$ #### 8in FR4 Output without SY58627L (4.25Gbps PRBS 2<sup>23</sup>) Output Swing (100mV/div.) Time (50ps/div.) # 8in FR4 Output without SY58627L (6.4Gbps PRBS 2<sup>23</sup>) Time (50ps/div.) ### 8in FR4 Output With SY58627L (4.25Gbps PRBS 2<sup>23</sup>) Time (50ps/div.) # 8in FR4 Output with SY58627L (6.4Gbps PRBS 2<sup>23</sup>) Time (20ps/div.) ### **Typical Operating Characteristics (Continued)** $V_{CC} = 3.3V \pm 10\%$ ; $V_{IN} > 100 \text{mV}$ ; $T_A = 25 ^{\circ}\text{C}$ , $R_L = 100 \Omega$ across output pair; unless otherwise stated. # 1m FR4 Output without SY58627L (2.5Gbps PRBS 2<sup>23</sup>) Time (100ps/div.) # 1m FR4 Output without SY58627L (4.25Gbps PRBS 2<sup>23</sup>) Time (100ps/div.) # 1m FR4 Output without SY58627L (6.4Gbps PRBS 2<sup>23</sup>) Time (100ps/div.) # 1m FR4 Output with SY58627L (2.5Gbps PRBS 2<sup>23</sup>) Time (100ps/div.) # 1m FR4 Output with SY58627L (4.25Gbps PRBS 2<sup>23</sup>) Time (50ps/div.) # 1m FR4 Output without SY58627L (6.4Gbps PRBS 2<sup>23</sup>) Time (100ps/div.) ### **Typical Operating Characteristics (Continued)** $V_{CC} = 3.3 V \pm 10\%$ ; $V_{IN} > 100 mV$ ; $T_A = 25 ^{\circ}C$ , $R_L = 100 \Omega$ across output pair; unless otherwise stated. Time (50ps/div.) 5m Cable<sup>(1)</sup> Output without SY58627L (6.4Gbps PRBS 2<sup>23</sup>) Time (20ps/div.) #### **Output Disable** Note: 1. Measurements made with 26AWG Amphenol Skew Clear Eye Opener Plus cable. # 5m Cable<sup>(1)</sup> Output with SY58627L (4.25Gbps PRBS 2<sup>23</sup>) Time (50ps/div.) # 5m Cable<sup>(1)</sup> Output with SY58627L (6.4Gbps PRBS 2<sup>23</sup>) Time (20ps/div.) Output Swing (100mV/div.) ### Single-Ended and Differential Swings Figure 4a. Single-Ended Voltage Swing Figure 4b. Differential Voltage Swing ### **Input and Output Stages** Figure 5a. Simplified RXIN Differential Input Stage Figure 5b. Simplified RXIN Differential Output Stage Figure 5c. Simplified RXIN Differential Input Stage Figure 5d. Simplified RXIN Differential Output Stage ### **Input Interface Applications** Figure 6a. LVPECL Interface (DC-Coupled) Figure 6b. LVPECL Interface (AC-Coupled) option: may connect VTTIN to $V_{\text{CC}}$ Figure 6d. CML Interface (AC-Coupled) Figure 6e. LVDS Interface (DC-Coupled) Figure 6f. TXLBIN Interface (AC-Coupled) ### **CML Output Interface Applications** Figure 7a. CML DC-Coupled Termination Figure 7b. CML DC-Coupled Termination Figure 7c. CML AC-Coupled Termination ### **RXLBQ Output Interface Applications** Figure 7a. CML DC-Coupled Termination Figure 7b. CML DC-Coupled Termination Figure 7c. CML AC-Coupled Termination ### **Related Product and Support Information** | Part Number | Function | Data Sheet Link | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | SY58626L | DC-to-6.4Gbps Backplane Transmit Buffer with Selectable Output Pre-emphasis, I/O DC-Offset Control, and 200mV-3V <sub>PP</sub> Output Swing | www.micrel.com/product-info/products/sy58626l.shtml | | HBW Solutions | New Products and Applications | www.micrel.com/product-info/products/solutions.shtml | ### **Package Information** SIDE VIEW VIEW ТПМ #### NOTE - ALL DIMENSIONS ARE IN MILLIMETERS, MAX. PACKAGE WARPAGE IS 0.05 mm. MAXIMUM ALLOWABE BURRS IS 0.076 mm IN ALL DIRECTIONS. PIN #1 ID ON TOP WILL BE LASER/INK MARKED. 32-Pin QFN #### Package Notes: - Package meets Level 2 Moisture Sensitivity Classification. - 2. All parts are dry-packed before shipment. - Exposed pad must be soldered to a ground for proper thermal management. #### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. © 2006 Micrel, Incorporated.