# EZ-USB<sup>®</sup> NX2LP-Flex™ Flexible USB NAND Flash Controller #### CY7C68033/CY7C68034 Silicon Features - Certified compliant for bus- or self-powered USB 2.0 operation (TID# 40490118) - Single-chip, integrated USB 2.0 transceiver and smart SIE - Ultra low power 43 mA typical current draw in any mode - Enhanced 8051 core - □ Firmware runs from internal RAM that is downloaded from NAND Flash at startup - □ No external EEPROM required - 15 KBytes of on-chip code/data RAM - □ Default NAND firmware 8 kB - □ Default free space 7 kB - Four programmable bulk/interrupt/isochronous endpoints □ Buffering options: double, triple, and quad - Additional programmable (bulk/interrupt) 64-byte endpoint - SmartMedia standard hardware ECC generation with 1-bit correction and 2-bit detection - General programmable interface (GPIF) - □ Enables direct connection to most parallel interfaces - □ Programmable waveform descriptors and configuration registers to define waveforms - □ Supports multiple ready (RDY) inputs and control (CTL) outputs - 12 fully programmable general purpose I/O (GPIO) pins - Integrated, industry-standard enhanced 8051 - □ 48-MHz, 24-MHz, or 12-MHz CPU operation - □ Four clocks for each instruction cycle - ☐ Three counter/timers - □ Expanded interrupt system - □ Two data pointers - 3.3-V operation with 5 V tolerant inputs - Vectored USB interrupts and GPIF/FIFO interrupts - Separate data buffers for the setup and data portions of a control transfer - Integrated I<sup>2</sup>C controller, runs at 100 or 400 kHz - Four integrated FIFOs - □ Integrated glue logic and FIFOs lower system cost - □ Automatic conversion to and from 16-bit buses - □ Master or slave operation - □ Uses external clock or asynchronous strobes - Easy interface to ASIC and DSP ICs - Available in space saving 56-pin QFN package #### CY7C68034 Only Silicon Features ■ Ideal for battery powered applications □ Suspend current: 100 µA (typ) #### CY7C68033 Only Silicon Features ■ Ideal for non-battery powered applications □ Suspend current: 300 µA (typ) Cypress Semiconductor Corporation Document Number: 001-04247 Rev. \*Q 198 Champion Court San Jose, CA 95134-1709 408-943-2600 Revised May 3, 2019 ### **Default NAND Firmware Features** Because the NX2LP-Flex<sup>®</sup> is intended for NAND Flash-based USB mass storage applications, a default firmware image is included in the development kit with the following features: - High-Speed (480 Mbps) or Full-Speed (12 Mbps) USB support - NAND sizes supported per chip select - □ 512 bytes for up to 1 Gb capacity - □ 2K bytes for up to 8 Gb capacity - ☐ 4K bytes for up to 16 Gb capacity - 12 configurable GPIO pins - ☐ Two dedicated chip enable (CE#) pins - ☐ Six configurable CE#/GPIO pins - Up to eight NAND Flash single-device (single-die) chips are supported - Up to four NAND Flash dual-device (dual-die) chips are supported - Compile option enables unused CE# pins to be configured as GPIOs - □ Four dedicated GPIO pins - Industry-standard ECC NAND flash correction - □ 1-bit error correction for every 256 bytes - □ 2-bit error detection for every 256 bytes - Industry standard (SmartMedia) page management for wear leveling algorithm, bad block handling, and physical to logical management. - 8-bit NAND Flash interface support - Support for 30 ns, 50 ns, and 100 ns NAND Flash timing - Complies with the USB mass storage class specification revision 1.0 The default firmware image implements a USB 2.0 NAND Flash controller. This controller adheres to the *Mass Storage Class Bulk-Only Transport Specification*. The USB port of the NX2LP-Flex is connected to a host computer directly or through the downstream port of a USB hub. The host software issues commands and data to the NX2LP-Flex and receives status and data from the NX2LP-Flex using standard USB protocol. The default firmware image supports industry leading 8-bit NAND Flash interfaces and both common NAND page sizes of 512 and 2k bytes. Up to eight CE# pins enable the NX2LP-Flex to be connected to up to eight single or four dual-die NAND Flash chips. Complete source code and documentation for the default firmware image are included in the NX2LP-Flex development kit to enable customization for meeting design requirements. Additionally, compile options for the default firmware enable quick configuration of some features to decrease design effort and increase time-to-market advantages. ## **Functional Description** Cypress Semiconductor Corporation's EZ-USB<sup>®</sup> NX2LP-Flex (CY7C68033/CY7C68034) is a firmware-based, programmable version of the EZ-USB NX2LP (CY7C68023/CY7C68024), which is a fixed-function, low power USB 2.0 NAND Flash controller. By integrating the USB 2.0 transceiver, serial interface engine (SIE), enhanced 8051 microcontroller, and a programmable peripheral interface in a single chip, Cypress has created a very cost-effective solution that enables feature-rich NAND Flash-based applications. The ingenious architecture of NX2LP-Flex results in USB data transfer rates of over 53 Mbytes per second, the maximum allowable USB 2.0 bandwidth, while still using a low cost 8051 microcontroller in a small 56-pin QFN package. Because it incorporates the USB 2.0 transceiver, the NX2LP-Flex is more economical, providing a smaller footprint solution than external USB 2.0 SIE or transceiver implementations. With EZ-USB NX2LP-Flex, the Cypress Smart SIE handles most of the USB 1.1 and 2.0 protocol, freeing the embedded microcontroller for application-specific functions and decreasing development time while ensuring USB compatibility. The GPIF and master/slave endpoint FIFO (8- or 16-bit data bus) provide an easy and glueless interface to popular interfaces such as UTOPIA, EPP, I<sup>2</sup>C, PCMCIA, and most DSP processors. ## **Applications** The NX2LP-Flex enables designers to add extra functionality to basic NAND Flash mass storage designs, or to interface them with other peripheral devices. Applications may include: - NAND Flash-based GPS devices - NAND Flash-based DVB video capture devices - Wireless pointer/presenter tools with NAND Flash storage - NAND Flash-based MPEG/TV conversion devices - Legacy conversion devices with NAND Flash storage - NAND Flash-based cameras - NAND Flash mass storage device with biometric (for example, fingerprint) security - Home PNA devices with NAND Flash storage - Wireless LAN with NAND Flash storage - NAND Flash-based MP3 players - LAN networking with NAND Flash storage Figure 1. Example DVB Block Diagram Figure 2. Example GPS Block Diagram The "Reference Designs" section of the Cypress web site provides additional tools for typical USB 2.0 applications. Each reference design comes complete with firmware source and object code, schematics, and documentation. ## **Contents** | Functional Overview | 5 | |-------------------------------|----| | USB Signaling Speed | 5 | | 8051 Microprocessor | | | I2C Bus | 5 | | Buses | 6 | | Enumeration | 6 | | Default Silicon ID Values | 6 | | ReNumeration™ | 6 | | Bus-powered Applications | 6 | | Interrupt System | 6 | | Reset and Wakeup | 9 | | Program/Data RAM | 10 | | Register Addresses | | | Endpoint RAM | 11 | | External FIFO Interface | | | GPIF | | | ECC Generation <sup>[5]</sup> | | | Autopointer Access | 14 | | I2C Controller | 14 | | Pin Assignments | | | Register Summary | | | Absolute Maximum Ratings | | | Operating Conditions | | | DC Electrical Characteristics | 28 | | LISP Transcoiver | 20 | | AC Electrical Characteristics | 29 | |-------------------------------------------|----| | USB Transceiver | 29 | | Slave FIFO Asynchronous Read | 29 | | Slave FIFO Asynchronous Write | | | Slave FIFO Asynchronous Packet End Strobe | | | Slave FIFO Output Enable | | | Slave FIFO Address to Flags/Data | | | Slave FIFO Asynchronous Address | | | Sequence Diagram | | | Ordering Information | | | Ordering Code Definitions | | | Package Diagrams | 35 | | PCB Layout Recommendations | 36 | | Quad Flat Package No Leads (QFN) Package | | | Design Notes | 36 | | Acronyms | | | Document Conventions | 38 | | Units of Measure | 38 | | Document History Page | 39 | | Sales, Solutions, and Legal Information | 41 | | Worldwide Sales and Design Support | 41 | | Products | | | PSoC® Solutions | 41 | | Cypress Developer Community | 41 | | Technical Support | 41 | #### **Functional Overview** #### **USB Signaling Speed** NX2LP-Flex operates at two of the three rates defined in the USB Specification Revision 2.0, dated April 27, 2000: - Full speed, with a signaling bit rate of 12 Mbps - High speed, with a signaling bit rate of 480 Mbps. NX2LP-Flex does not support the low speed signaling mode of 1.5 Mbps. #### 8051 Microprocessor The 8051 microprocessor embedded in the NX2LP-Flex has 256 bytes of register RAM, an expanded interrupt system and three timer/counters. #### 8051 Clock Frequency NX2LP-Flex has an on-chip oscillator circuit that uses an external 24 MHz (±100 ppm) crystal with the following characteristics: - Parallel resonant - Fundamental mode - 500 µW drive level - 12 pF (5% tolerance) load capacitors. An on-chip PLL multiplies the 24-MHz oscillator up to 480 MHz, as required by the transceiver/PHY, and internal counters divide it down for use as the 8051 clock. The default 8051 clock frequency is 12 MHz. The clock frequency of the 8051 can be changed by the 8051 through the CPUCS register, dynamically Figure 3. Crystal Configuration 12-pF capacitor values assumes a trace capacitance of 3 pF per side on a four-layer FR4 PCA #### Special Function Registers Certain 8051 SFR addresses are populated to provide fast access to critical NX2LP-Flex functions. These SFR additions are shown in Table 1. Bold type indicates non-standard, enhanced 8051 registers. The two SFR rows that end with '0' and '8' contain bit-addressable registers. The four I/O ports A–D use the SFR addresses used in the standard 8051 for ports 0–3, which are not implemented in NX2LP-Flex. Because of the faster and more efficient SFR addressing, the NX2LP-Flex I/O ports are not addressable in external RAM space (using the MOVX instruction). | Table 1. Special Function Registe | |-----------------------------------| |-----------------------------------| | х | 8x | 9x | Ax | Bx | Сх | Dx | Ex | Fx | |---|-------|-----------|--------------|----------------|--------|-------|-----|-----| | 0 | IOA | IOB | IOC | IOD | SCON1 | PSW | ACC | В | | 1 | SP | EXIF | INT2CLR | IOE | SBUF1 | | | | | 2 | DPL0 | MPAGE | INT4CLR | OEA | | | | | | 3 | DPH0 | | | OEB | | | | | | 4 | DPL1 | | | OEC | | | | | | 5 | DPH1 | | | OED | | | | | | 6 | DPS | | | OEE | | | | | | 7 | PCON | | | | | | | | | 8 | TCON | SCON0 | IE | IP | T2CON | EICON | EIE | EIP | | 9 | TMOD | SBUF0 | | | | | | | | Α | TL0 | AUTOPTRH1 | EP2468STAT | EP01STAT | RCAP2L | | | | | В | TL1 | AUTOPTRL1 | EP24FIFOFLGS | GPIFTRIG | RCAP2H | | | | | С | TH0 | RESERVED | EP68FIFOFLGS | | TL2 | | | | | D | TH1 | AUTOPTRH2 | | GPIFSGLDATH | TH2 | | | | | Е | CKCON | AUTOPTRL2 | | GPIFSGLDATLX | | | | | | F | | RESERVED | AUTOPTRSETUP | GPIFSGLDATLNOX | | | | | #### I<sup>2</sup>C Bus NX2LP supports the I<sup>2</sup>C bus as a master only at 100/400 kHz. SCL and SDA pins have open-drain outputs and hysteresis inputs. These signals must be pulled up to 3.3 V, even if no I<sup>2</sup>C device is connected. The I<sup>2</sup>C bus is disabled at startup and only available for use after the initial NAND access. #### **Buses** The NX2LP-Flex features an 8- or 16-bit 'FIFO' bidirectional data bus, multiplexed on I/O ports B and D. The default firmware image implements an 8-bit data bus in GPIF master mode. It is recommended that additional interfaces added to the default firmware image use this 8-bit data bus. #### **Enumeration** During the startup sequence, internal logic checks for the presence of NAND Flash with valid firmware. If valid firmware is found, the NX2LP-Flex loads it and operates according to the firmware. If no NAND Flash is detected, or if no valid firmware is found, the NX2LP-Flex uses the default values from internal ROM space for manufacturing mode operation. The two modes of operation are described in the section Normal Operation Mode and Manufacturing Mode. Figure 4. NX2LP-Flex Enumeration Sequence #### Normal Operation Mode In normal operation mode, the NX2LP-Flex behaves as a USB 2.0 Mass Storage Class NAND Flash controller. This includes all typical USB device states (powered, configured, and so on). The USB descriptors are returned according to the data stored in the configuration data memory area. Normal read and write access to the NAND Flash is available in this mode. #### Manufacturing Mode In manufacturing mode, the NX2LP-Flex enumerates using the default descriptors and configuration data that are stored in internal ROM space. This mode enables for first time programming of the configuration data memory area, and board level manufacturing tests. #### **Default Silicon ID Values** To facilitate proper USB enumeration when no programmed NAND Flash is present, the NX2LP-Flex has default silicon ID values stored in ROM space. The default silicon ID values should only be used for development purposes. Designers must use their own Vendor ID for final products. A Vendor ID is obtained through registration with the USB Implementor's Forum (USB-IF). If the NX2LP-Flex is used as a mass storage class device, a unique USB serial number is required for each device to comply with the USB Mass Storage class specification. Cypress provides all the software tools and drivers necessary to properly programme and test the NX2LP-Flex. Refer to the documentation in the development kit for more information on these topics. Table 2. Default Silicon ID Values | Default VID/PID/DID | | | | | |---------------------|--------|---------------------------------------------------------------------------------|--|--| | Vendor ID | 0x04B4 | Cypress Semiconductor | | | | Product ID | 0x8613 | EZ-USB <sup>®</sup> Default | | | | Device release | 0xAnnn | Depends on chip revision<br>(nnn = chip revision, where first<br>silicon = 001) | | | #### ReNumeration™ Cypress's ReNumeration feature is used in conjunction with the NX2LP-Flex manufacturing software tools to enable first-time NAND programming. It is only available when used in conjunction with the NX2LP-Flex manufacturing tools, and is not enabled during normal operation. #### **Bus-powered Applications** The NX2LP-Flex fully supports bus-powered designs by enumerating with less than 100 mA, as required by the USB 2.0 specification. #### **Interrupt System** INT2 Interrupt Request and Enable Registers NX2LP-Flex implements an autovector feature for INT2 and INT4. There are 27 INT2 (USB) vectors and 14 INT4 (FIFO/GPIF) vectors. For more details, refer to the EZ-USB Technical Reference Manual (TRM). #### **USB-Interrupt Autovectors** The main USB interrupt is shared by 27 interrupt sources. To save the code and processing time normally required to identify the individual USB interrupt source, the NX2LP-Flex provides a second level of interrupt vectoring, called Autovectoring. When a USB interrupt is asserted, the NX2LP-Flex pushes the program counter to its stack and then jumps to address 0x0500; it expects to find a 'jump' instruction to the USB Interrupt service routine here. Developers familiar with Cypress's programmable USB devices should note that these interrupt vector values differ from those used in other EZ-USB microcontrollers. This is due to the additional NAND boot logic that is present in the NX2LP-Flex ROM space. Also, these values are fixed and cannot be changed in the firmware. Table 3. INT2 USB Interrupts | | USB Interrupt Table For INT2 | | | | | | |----------|------------------------------|-----------|--------------------------------------------|--|--|--| | Priority | INT2VEC Value | Source | Notes | | | | | 1 | 0x500 | SUDAV | Setup data available | | | | | 2 | 0x504 | SOF | Start of frame (or microframe) | | | | | 3 | 0x508 | SUTOK | Setup token received | | | | | 4 | 0x50C | SUSPEND | USB suspend request | | | | | 5 | 0x510 | USB RESET | Bus reset | | | | | 6 | 0x514 | HISPEED | Entered high speed operation | | | | | 7 | 0x518 | EP0ACK | NX2LP ACK'd the CONTROL handshake | | | | | 8 | 0x51C | | Reserved | | | | | 9 | 0x520 | EP0-IN | EP0-IN ready to be loaded with data | | | | | 10 | 0x524 | EP0-OUT | EP0-OUT has USB data | | | | | 11 | 0x528 | EP1-IN | EP1-IN ready to be loaded with data | | | | | 12 | 0x52C | EP1-OUT | EP1-OUT has USB data | | | | | 13 | 0x530 | EP2 | IN: buffer available. OUT: buffer has data | | | | | 14 | 0x534 | EP4 | IN: buffer available. OUT: buffer has data | | | | | 15 | 0x538 | EP6 | IN: buffer available. OUT: buffer has data | | | | | 16 | 0x53C | EP8 | IN: buffer available. OUT: buffer has data | | | | | 17 | 0x540 | IBN | IN-Bulk-NAK (any IN endpoint) | | | | | 18 | 0x544 | | Reserved | | | | | 19 | 0x548 | EP0PING | EP0 OUT was pinged and it NAK'd | | | | | 20 | 0x54C | EP1PING | EP1 OUT was pinged and it NAK'd | | | | | 21 | 0x550 | EP2PING | EP2 OUT was pinged and it NAK'd | | | | | 22 | 0x554 | EP4PING | EP4 OUT was pinged and it NAK'd | | | | | 23 | 0x558 | EP6PING | EP6 OUT was pinged and it NAK'd | | | | | 24 | 0x55C | EP8PING | EP8 OUT was pinged and it NAK'd | | | | | 25 | 0x560 | ERRLIMIT | Bus errors exceeded the programmed limit | | | | | 26 | 0x564 | | Reserved | | | | | 27 | 0x568 | | Reserved | | | | | 28 | 0x56C | | Reserved | | | | | 29 | 0x570 | EP2ISOERR | ISO EP2 OUT PID sequence error | | | | | 30 | 0x574 | EP4ISOERR | ISO EP4 OUT PID sequence error | | | | | 31 | 0x578 | EP6ISOERR | ISO EP6 OUT PID sequence error | | | | | 32 | 0x57C | EP8ISOERR | ISO EP8 OUT PID sequence error | | | | If autovectoring is enabled (AV2EN = 1 in the INTSET-UP register), the NX2LP-Flex substitutes its INT2VEC byte. Therefore, if the high byte ('page') of a jump-table address is preloaded at location 0x544, the automatically inserted INT2VEC byte at 0x545 directs the jump to the correct address out of the 27 addresses within the page. Document Number: 001-04247 Rev. \*Q ### FIFO/GPIF Interrupt (INT4) Just as the USB Interrupt is shared among 27 individual USB-interrupt sources, the FIFO/GPIF interrupt is shared among 14 individual FIFO/GPIF sources. The FIFO/GPIF Interrupt, such as the USB Interrupt, can employ autovectoring. Table 4 shows the priority and INT4VEC values for the 14 FIFO/GPIF interrupt sources. Table 4. Individual FIFO/GPIF Interrupt Sources | Priority | INT4VEC Value | Source | Notes | |----------|---------------|----------|------------------------------| | 1 | 0x580 | EP2PF | Endpoint 2 programmable flag | | 2 | 0x584 | EP4PF | Endpoint 4 programmable flag | | 3 | 0x588 | EP6PF | Endpoint 6 programmable flag | | 4 | 0x58C | EP8PF | Endpoint 8 programmable flag | | 5 | 0x590 | EP2EF | Endpoint 2 empty flag | | 6 | 0x594 | EP4EF | Endpoint 4 empty flag | | 7 | 0x598 | EP6EF | Endpoint 6 empty flag | | 8 | 0x59C | EP8EF | Endpoint 8 empty flag | | 9 | 0x5A0 | EP2FF | Endpoint 2 full flag | | 10 | 0x5A4 | EP4FF | Endpoint 4 full flag | | 11 | 0x5A8 | EP6FF | Endpoint 6 full flag | | 12 | 0x5AC | EP8FF | Endpoint 8 full flag | | 13 | 0x5B0 | GPIFDONE | GPIF operation complete | | 14 | 0x5B4 | GPIFWF | GPIF waveform | If autovectoring is enabled (AV4EN = 1 in the INTSET-UP register), the NX2LP-Flex substitutes its INT4VEC byte. Therefore, if the high byte ('page') of a jump-table address is preloaded at location 0x554, the automatically inserted INT4VEC byte at 0x555 directs the jump to the correct address out of the 14 addresses within the page. When the ISR occurs, the NX2LP-Flex pushes the program counter to its stack and then jumps to address 0x553; it expects to find a 'jump' instruction to the ISR Interrupt service routine here. ### **Reset and Wakeup** #### Reset Pin The input pin RESET#, resets the NX2LP-Flex when asserted. This pin has hysteresis and is active LOW. When a crystal is used as the clock source for the NX2LP-Flex, the reset period must enable the stabilization of the crystal and the PLL. This reset period should be approximately 5 ms after V<sub>CC</sub> has reached 3.0V. If the crystal input pin is driven by a clock signal, the internal PLL stabilizes in 200 $\mu s$ after $V_{CC}$ has reached 3.0 $V^{[1]}$ . Figure 5 shows a POR condition and a reset applied during operation. A POR is defined as the time reset is asserted while power is being applied to the circuit. A powered reset is defined to be when the NX2LP-Flex has previously been powered on and operating and the RESET# pin is asserted. For more information on power on reset implementation for the EZ-USB family of products, refer to the application note Guide to a Successful EZ-USB<sup>®</sup> FX2LP™ Hardware Design. Figure 5. Reset Timing Plots Table 5. Reset Timing Values | Condition | T <sub>RESET</sub> | |-------------------------------------------|-------------------------------| | Power-on reset with crystal | 5 ms | | Power-on reset with external clock source | 200 μs + Clock stability time | | Powered reset | 200 μs | ### Wakeup Pins The 8051 puts itself and the rest of the chip into a power down mode by setting PCON.0 = 1. This stops the oscillator and PLL. When WAKEUP is asserted by external logic, the oscillator restarts, after the PLL stabilizes, and then the 8051 receives a Powered Reset wakeup interrupt. This applies whether or not NX2LP-Flex is connected to the USB. The NX2LP-Flex exits the power down (USB suspend) state using one of the following methods: - USB bus activity (if D+/D- lines are left floating, noise on these lines may indicate activity to the NX2LP-Flex and initiate a wakeup). - External logic asserts the WAKEUP pin - External logic asserts the PA3/WU2 pin. The second wakeup pin, WU2, can also be configured as a GPIO pin. This enables a simple external R-C network to be used as a periodic wakeup source. Note that WAKEUP is, by default, active LOW. #### Note 1. If the external clock is powered at the same time as the CY7C68033/CY7C68034 and has a stabilization wait period, it must be added to the 200 $\mu s$ . ### Program/Data RAM #### Internal ROM/RAM Size The NX2LP-Flex has 1 kBytes ROM and 15 kBytes of internal program/data RAM, where PSEN#/RD# signals are internally ORed to enable the 8051 to access it as both program and data memory. No USB control registers appear in this space. #### Internal Code Memory This mode implements the internal block of RAM (starting at 0x0500) as combined code and data memory, as shown in Figure 6. Only the internal and scratch pad RAM spaces have the following access: - USB download (only supported by the Cypress manufacturing tool) - Setup data pointer - NAND boot access. Figure 6. Internal Code Memory <sup>\*</sup>SUDPTR, USB download, NAND boot access ### **Register Addresses** #### Figure 7. Internal Register Addresses | FFFF | 4 KBytes EP2-EP8<br>buffers<br>(8 × 512) | |--------------|------------------------------------------| | F000<br>EFFF | | | E800 | 2 KBytes RESERVED | | E7FF<br>E7C0 | 64 Bytes EP1IN | | E7BF<br>E780 | 64 Bytes EP1OUT | | E77F<br>E740 | 64 Bytes EP0 IN/OUT | | E73F<br>E700 | 64 Bytes RESERVED | | E6FF<br>E500 | 8051 Addressable Registers (512) | | E4FF<br>E480 | Reserved (128) | | E47F<br>E400 | 128 bytes GPIF Waveforms | | E3FF<br>E200 | Reserved (512) | | E1FF | | | | 512 bytes<br>8051 xdata RAM | | E000 | oud i xuata RAM | ### **Endpoint RAM** #### Size ■ 3 × 64 bytes (Endpoints 0 and 1) ■ 8 × 512 bytes (Endpoints 2, 4, 6, 8) #### Organization - EP0 - □ Bidirectional endpoint zero, 64-byte buffer - EP1IN. EP1OUT - □ 64-byte buffers, bulk or interrupt - EP2, 4, 6, 8 - ☐ Eight 512-byte buffers, bulk, interrupt, or isochronous. - □ EP4 and EP8 can be double buffered, while EP2 and 6 can be either double, triple, or quad buffered. For high speed endpoint configuration options, see Figure 8. #### Setup Data Buffer A separate 8-byte buffer at 0xE6B8-0xE6BF holds the setup data from a CONTROL transfer. #### Endpoint Configurations (High Speed Mode) Endpoints 0 and 1 are the same for every configuration. Endpoint 0 is the only control endpoint, and endpoint 1 can be either bulk or interrupt. The endpoint buffers can be configured in any 1 of the 12 configurations shown in the vertical columns. When operating in full speed bulk mode, only the first 64 bytes of each buffer are used. For example, in high speed the max packet size is 512 bytes, but in full speed it is 64 bytes. Even though a buffer is configured to be a 512 byte buffer, in full speed only the first 64 bytes are used. The unused endpoint buffer space is not available for other operations. The following is an example endpoint configuration: EP2-1024 double buffered; EP6-512 quad buffered (column 8 in Figure 8). Figure 8. Endpoint Configuration ## Default Full Speed Alternate Settings ## Table 6. Default Full Speed Alternate Settings $\left[2,3\right]$ | Alternate Setting | 0 | 1 | 2 | 3 | |-------------------|----|------------------|------------------|------------------| | ep0 | 64 | 64 | 64 | 64 | | ep1out | 0 | 64 bulk | 64 int | 64 int | | ep1in | 0 | 64 bulk | 64 int | 64 int | | ep2 | 0 | 64 bulk out (2×) | 64 int out (2×) | 64 iso out (2×) | | ep4 | 0 | 64 bulk out (2×) | 64 bulk out (2×) | 64 bulk out (2×) | | ep6 | 0 | 64 bulk in (2×) | 64 int in (2×) | 64 iso in (2×) | | ep8 | 0 | 64 bulk in (2×) | 64 bulk in (2×) | 64 bulk in (2×) | Default High Speed Alternate Settings Table 7. Default High Speed Alternate Settings [2,3] | Alternate Setting | 0 | 1 | 2 | 3 | |-------------------|----|-------------------------|-------------------|-------------------| | ер0 | 64 | 64 | 64 | 64 | | ep1out | 0 | 512 bulk <sup>[4]</sup> | 64 int | 64 int | | ep1in | 0 | 512 bulk <sup>[4]</sup> | 64 int | 64 int | | ep2 | 0 | 512 bulk out (2×) | 512 int out (2×) | 512 iso out (2×) | | ep4 | 0 | 512 bulk out (2×) | 512 bulk out (2×) | 512 bulk out (2×) | | ер6 | 0 | 512 bulk in (2×) | 512 int in (2×) | 512 iso in (2×) | | ер8 | 0 | 512 bulk in (2×) | 512 bulk in (2×) | 512 bulk in (2×) | - '0' means 'not implemented.' '2×' means 'double buffered.' Even though these buffers are 64 bytes, they are reported as 512 for USB 2.0 compliance. The user must never transfer packets larger than 64 bytes to EP1. #### **External FIFO Interface** #### Architecture The NX2LP-Flex slave FIFO architecture has eight 512-byte blocks in the endpoint RAM that directly serve as FIFO memories, and are controlled by FIFO control signals (such as SLCS#, SLRD, SLWR, SLOE, PKTEND, and flags). In operation, some of the eight RAM blocks fill or empty from the SIE, while the others are connected to the I/O transfer logic. The transfer logic takes two forms: the GPIF for internally generated control signals or the slave FIFO interface for externally controlled transfers. #### Master/Slave Control Signals The NX2LP-Flex endpoint FIFOS are implemented as eight physically distinct $256\times16$ RAM blocks. The 8051/SIE can switch any of the RAM blocks between two domains, the USB (SIE) domain and the 8051-I/O Unit domain. This switching is done virtually instantaneously, giving essentially zero transfer time between 'USB FIFOS' and 'Slave FIFOS'. Since they are physically the same memory, no bytes are actually transferred between buffers. At any time, some RAM blocks are filling/emptying with USB data under SIE control, while other RAM blocks are available to the 8051 and/or the I/O control unit. The RAM blocks operate as single-port in the USB domain and dual-port in the 8051-I/O domain. The blocks can be configured as single, double, triple, or quad buffered as previously shown. The I/O control unit implements either an internal-master (M for master) or external-master (S for Slave) interface. In master (M) mode, the GPIF internally controls FIFOADR[1:0] to select a FIFO. The two RDY pins can be used as flag inputs from an external FIFO or other logic if desired. The GPIF can be run from an internally derived clock (IFCLK), at a rate that transfers data up to 96 Megabytes/s (48 MHz IFCLK with 16-bit interface). In slave (S) mode, the NX2LP-Flex accepts an internally derived clock (IFCLK, max. frequency 48 MHz) and SLCS#, SLRD, SLWR, SLOE, PKTEND signals from external logic. Each endpoint can individually be selected for byte or word operation by an internal configuration bit and a Slave FIFO output enable signal SLOE enables data of the selected width. External logic must ensure that the output enable signal is inactive when writing data to a slave FIFO. The slave interface must operate asynchronously, where the SLRD and SLWR signals act directly as strobes, rather than a clock qualifier as in a synchronous mode. The signals SLRD, SLWR, SLOE and PKTEND are gated by the signal SLCS#. #### GPIF and FIFO Clock Rates An 8051 register bit selects one of two frequencies for the internally supplied interface clock: 30 MHz and 48 MHz. A bit within the IFCONFIG register inverts the IFCLK signal. The default NAND firmware image implements a 48 MHz internally supplied interface clock. The NAND boot logic uses the same configuration to implement 100-ns timing on the NAND bus to support proper detection of all NAND Flash types. #### **GPIF** The GPIF is a flexible 8- or 16-bit parallel interface driven by a user-programmable finite state machine. It enables the NX2LP-Flex to perform local bus mastering and can implement a wide variety of protocols such as 8-bit NAND interface, printer parallel port, and Utopia. The default NAND firmware and boot logic uses GPIF functionality to interface with NAND Flash. The GPIF on the NX2LP-Flex features three programmable control outputs (CTL) and two general purpose ready inputs (RDY). The GPIF data bus width can be 8 or 16 bits. Because the default NAND firmware image implements an 8-bit data bus and up to eight chip enable pins on the GPIF ports, it is recommended that designs based upon the default firmware image also use an 8-bit data bus. Each GPIF vector defines the state of the control outputs and determines what state a ready input (or multiple inputs) must be before proceeding. The GPIF vector can be programmed to advance a FIFO to the next data value, advance an address, and so on. A sequence of the GPIF vectors make up a single waveform that is executed to perform the desired data move between the NX2LP-Flex and the external device. #### Three Control OUT Signals The NX2LP-Flex exposes three control signals, CTL[2:0]. CTLx waveform edges can be programmed to make transitions as fast as once per clock (20.8 ns using a 48 MHz clock). #### Two Ready IN Signals The 8051 programs the GPIF unit to test the RDY pins for GPIF branching. The 56-pin package brings out two signals, RDY[1:0]. #### Long Transfer Mode In GPIF master mode, the 8051 appropriately sets GPIF transaction count registers (GPIFTCB3, GPIFTCB2, GPIFTCB1, or GPIFTCB0) for unattended transfers of up to $2^{32}$ transactions. The GPIF automatically throttles data flow to prevent underflow or overflow until the full number of requested transactions complete. The GPIF decrements the value in these registers to represent the current status of the transaction. #### ECC Generation<sup>[5]</sup> The NX2LP-Flex can calculate error correcting codes (ECCs) on data that passes across its GPIF or slave FIFO interfaces. There are two ECC configurations: - Two ECCs, each calculated over 256 bytes (SmartMedia Standard) - One ECC calculated over 512 bytes. The following two ECC configurations are selected by the ECCM bit. The ECC can correct any one-bit error or detect any two-bit error. #### ECCM = 0 Two 3-byte ECCs, each calculated over a 256-byte block of data. This configuration conforms to the SmartMedia Standard and is used by both the NAND boot logic and default NAND firmware image. When any value is written to ECCRESET and data is then passed across the GPIF or slave FIFO interface, the ECC for the first 256 bytes of data is calculated and stored in ECC1. The ECC for the next 256 bytes of data is stored in ECC2. After the second ECC is calculated, the values in the ECCx registers do not change until ECCRESET is written again, even if more data is subsequently passed across the interface. #### ECCM = 1 One 3-byte ECC calculated over a 512-byte block of data. When any value is written to ECCRESET and data is then passed across the GPIF or slave FIFO interface, the ECC for the first 512 bytes of data is calculated and stored in ECC1; ECC2 is unused. After the ECC is calculated, the value in ECC1 does not change until ECCRESET is written again, even if more data is subsequently passed across the interface ### **Autopointer Access** NX2LP-Flex provides two identical autopointers. They are similar to the internal 8051 data pointers, but with an additional feature: they can optionally increment after every memory access. Also, the autopointers can point to any NX2LP-Flex register or endpoint buffer space. #### I<sup>2</sup>C Controller NX2LP has one I<sup>2</sup>C port that the 8051, once running uses to control external I<sup>2</sup>C devices. The I<sup>2</sup>C port operates in master mode only. The I<sup>2</sup>C post is disabled at startup and only available for use after the initial NAND access. #### <sup>2</sup>C Port Pins The I<sup>2</sup>C pins SCL and SDA must have external 2.2-k $\Omega$ pull up resistors even if no EEPROM is connected to the NX2LP. #### PC Interface General-Purpose Access The 8051 can control peripherals connected to the $I^2C$ bus using the $I^2CTL$ and $I^2DATA$ registers. NX2LP provides $I^2C$ master control only and is never an $I^2C$ slave. #### Note 5. To use the ECC logic, the GPIF or Slave FIFO interface must be configured for byte-wide operation. ## Pin Assignments Figure 9 and Figure 10 on page 16 identify all signals for the 56-pin NX2LP-Flex package. Three modes of operation are available for the NX2LP-Flex: Port mode, GPIF Master mode, and Slave FIFO mode. These modes define the signals on the right edge of each column in Figure 9. The right-most column details the signal functionality from the default NAND firmware image, which actually utilizes GPIF Master mode. The signals on the left edge of the 'Port' column are common to all modes of the NX2LP-Flex. The 8051 selects the interface mode using the IFCONFIG[1:0] register bits. Port mode is the power-on default configuration. Figure 10 on page 16 details the pinout of the 56-pin package and lists pin names for all modes of operation. Pin names with an asterisk (\*) feature programmable polarity. Figure 9. Port and Signal Mapping Figure 10. CY7C68033/CY7C68034 56-pin QFN Pin Assignment Table 8. NX2LP-Flex Pin Descriptions [6] | 56-pin<br>QFN Pin<br>Number | Default Pin<br>Name | NAND<br>Firmware<br>Usage | Pin<br>Type | Default<br>State | Description | |-----------------------------|---------------------|---------------------------|-------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | DMINUS | N/A | I/O/Z | Z | USB D- Signal. Connect to the USB D- signal. | | 8 | DPLUS | N/A | I/O/Z | Z | USB D+ Signal. Connect to the USB D+ signal. | | 42 | RESET# | N/A | Input | N/A | <b>Active LOW Reset</b> . Resets the entire chip. See section Reset and Wakeup on page 9 for more details. | | 5 | XTALIN | N/A | Input | N/A | <b>Crystal Input</b> . Connect this signal to a 24 MHz parallel-resonant, fundamental mode crystal and load capacitor to GND. It is also correct to drive XTALIN with an external 24 MHz square wave derived from another clock source. When driving from an external source, the driving signal should be a 3.3 V square wave. | | 4 | XTALOUT | N/A | Output | N/A | <b>Crystal Output</b> . Connect this signal to a 24 MHz parallel-resonant, fundamental mode crystal and load capacitor to GND. If an external clock is used to drive XTALIN, leave this pin open. | | 54 | PE1 or GPIO9 | GPIO9 | O/Z | 12 MHz | GPIO9 is a bidirectional I/O port pin. | | 1 | RDY0 or SLRD | R_B1# | Input | N/A | Multiplexed pin whose function is selected by IFCONFIG[1:0]. RDY0 is a GPIF input signal. SLRD is the input-only read strobe with programmable polarity (FIFOPINPOLAR[3]) for the slave FIFOs connected to FD[7:0] or FD[15:0]. R_B1# is a NAND Ready/Busy input signal. | | 2 | RDY1 or SLWR | R_B2# | Input | N/A | Multiplexed pin whose function is selected by IFCONFIG[1:0]. <b>RDY1</b> is a GPIF input signal. <b>SLWR</b> is the input-only write strobe with programmable polarity (FIFOPINPOLAR[2]) for the slave FIFOs connected to FD[7:0] or FD[15:0]. <b>R_B2#</b> is a NAND Ready/Busy input signal. | | 29 | CTL0 or<br>FLAGA | WE# | O/Z | Н | Multiplexed pin whose function is selected by IFCONFIG[1:0]. CTL0 is a GPIF control output. FLAGA is a programmable slave-FIFO output status flag signal. Defaults to programmable for the FIFO selected by the FIFOADR[1:0] pins. WE# is the NAND write enable output signal. | | 30 | CTL1 or<br>FLAGB | RE0# | O/Z | Н | Multiplexed pin whose function is selected by IFCONFIG[1:0]. CTL1 is a GPIF control output. FLAGB is a programmable slave-FIFO output status flag signal. Defaults to FULL for the FIFO selected by the FIFOADR[1:0] pins. REO# is a NAND read enable output signal. | | 31 | CTL2 or<br>FLAGC | RE1# | O/Z | Ħ | Multiplexed pin whose function is selected by IFCONFIG[1:0]. CTL2 is a GPIF control output. FLAGC is a programmable slave-FIFO output status flag signal. Defaults to EMPTY for the FIFO selected by the FIFOADR[1:0] pins. RE1# is a NAND read enable output signal. | <sup>6.</sup> Unused inputs should not be left floating. Tie either HIGH or LOW as appropriate. Outputs should only be pulled up or down to ensure signals at power up and in standby. Note also that no pins should be driven while the device is powered down. Table 8. NX2LP-Flex Pin Descriptions (continued)<sup>[6]</sup> | 56-pin<br>QFN Pin<br>Number | Default Pin<br>Name | NAND<br>Firmware<br>Usage | Pin<br>Type | Default<br>State | Description | |-----------------------------|---------------------|---------------------------|-------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | PE0 or GPIO8 | GPIO8 | I/O/Z | I | GPIO8: is a bidirectional I/O port pin. | | 14 | Reserved# | N/A | Input | N/A | Reserved. Connect to ground. | | 15 | SCL | N/A | OD | Z | Clock for the I <sup>2</sup> C interface. Connect to VCC with a 2.2K resistor, even if no I <sup>2</sup> C peripheral is attached. | | 16 | SDATA | N/A | OD | Z | Data for the I <sup>2</sup> C interface. Connect to VCC with a 2.2K resistor, even if no I <sup>2</sup> C peripheral is attached. | | 44 | WAKEUP | Unused | Input | N/A | <b>USB Wakeup</b> . If the 8051 is in suspend, asserting this pin starts up the oscillator and interrupts the 8051 to allow it to exit the suspend mode. Holding WAKEUP asserted inhibits the EZ-USB chip from suspending. This pin has programmable polarity, controlled by WAKEUP[4]. | | Port A | | | | | | | 33 | PA0 or INT0# | CLE | I/O/Z | I (PA0) | Multiplexed pin whose function is selected by PORTACFG[0] <b>PA0</b> is a bidirectional I/O port pin. <b>INT0#</b> is the active-LOW 8051 INT0 interrupt input signal, which is either edge triggered (IT0 = 1) or level triggered (IT0 = 0). <b>CLE</b> is the NAND Command Latch Enable signal. | | 34 | PA1 or INT1# | ALE | I/O/Z | I (PA1) | Multiplexed pin whose function is selected by PORTACFG[1] <b>PA1</b> is a bidirectional I/O port pin. <b>INT1#</b> is the active-LOW 8051 INT1 interrupt input signal, which is either edge triggered (IT1 = 1) or level triggered (IT1 = 0). <b>ALE</b> is the NAND Address Latch Enable signal. | | 35 | PA2 or SLOE | LED1# | I/O/Z | I (PA2) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. <b>PA2</b> is a bidirectional I/O port pin. <b>SLOE</b> is an input-only output enable with programmable polarity (FIFOPINPOLAR[4]) for the slave FIFOs connected to FD[7:0] or FD[15:0]. <b>LED1#</b> is the data activity indicator LED sink pin. | | 36 | PA3 or WU2 | LED2# | I/O/Z | I (PA3) | Multiplexed pin whose function is selected by WAKEUP[7] and OEA[3] PA3 is a bidirectional I/O port pin. WU2 is an alternate source for USB Wakeup, enabled by WU2EN bit (WAKEUP[1]) and polarity set by WU2POL (WAKEUP[4]). If the 8051 is in suspend and WU2EN = 1, a transition on this pin starts up the oscillator and interrupts the 8051 to allow it to exit the suspend mode. Asserting this pin inhibits the chip from suspending, if WU2EN = 1. LED2# is the chip activity indicator LED sink pin. | | 37 | PA4 or<br>FIFOADR0 | WP_NF# | I/O/Z | I (PA4) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. <b>PA4</b> is a bidirectional I/O port pin. <b>FIFOADR0</b> is an input-only address select for the slave FIFOs connected to FD[7:0] or FD[15:0]. <b>WP_NF#</b> is the NAND write-protect control output signal. | | 38 | PA5 or<br>FIFOADR1 | WP_SW# | I/O/Z | I (PA5) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. PA5 is a bidirectional I/O port pin. FIFOADR1 is an input-only address select for the slave FIFOs connected to FD[7:0] or FD[15:0]. WP_SW# is the NAND write-protect switch input signal. | Table 8. NX2LP-Flex Pin Descriptions (continued)<sup>[6]</sup> | 56-pin<br>QFN Pin<br>Number | Default Pin<br>Name | NAND<br>Firmware<br>Usage | Pin<br>Type | Default<br>State | Description | |-----------------------------|--------------------------|---------------------------|-------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 39 | PA6 or<br>PKTEND | GPIO0 (Input) | I/O/Z | I (PA6) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] bits. <b>PA6</b> is a bidirectional I/O port pin. <b>PKTEND</b> is an input used to commit the FIFO packet data to the endpoint and whose polarity is programmable via FIFOPINPOLAR[5]. <b>GPIO1</b> is a general purpose I/O signal. | | 40 | PA7 or FLAGD<br>or SLCS# | GPIO1 (Input) | I/O/Z | I (PA7) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] and PORTACFG[7] bits. PA7 is a bidirectional I/O port pin. FLAGD is a programmable slave-FIFO output status flag signal. SLCS# gates all other slave FIFO enable/strobes GPIO0 is a general purpose I/O signal. | | Port B | | | | | | | 18 | PB0 or FD[0] | DD0 | I/O/Z | I (PB0) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. PB0 is a bidirectional I/O port pin. FD[0] is the bidirectional FIFO/GPIF data bus. DD0 is a bidirectional NAND data bus signal. | | 19 | PB1 or FD[1] | DD1 | I/O/Z | I (PB1) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. <b>PB1</b> is a bidirectional I/O port pin. <b>FD[1]</b> is the bidirectional FIFO/GPIF data bus. <b>DD1</b> is a bidirectional NAND data bus signal. | | 20 | PB2 or FD[2] | DD2 | I/O/Z | I (PB2) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. PB2 is a bidirectional I/O port pin. FD[2] is the bidirectional FIFO/GPIF data bus. DD2 is a bidirectional NAND data bus signal. | | 21 | PB3 or FD[3] | DD3 | I/O/Z | I (PB3) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. <b>PB3</b> is a bidirectional I/O port pin. <b>FD[3]</b> is the bidirectional FIFO/GPIF data bus. <b>DD3</b> is a bidirectional NAND data bus signal. | | 22 | PB4 or FD[4] | DD4 | I/O/Z | I (PB4) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. <b>PB4</b> is a bidirectional I/O port pin. <b>FD[4]</b> is the bidirectional FIFO/GPIF data bus. <b>DD4</b> is a bidirectional NAND data bus signal. | | 23 | PB5 or FD[5] | DD5 | I/O/Z | I (PB5) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. <b>PB5</b> is a bidirectional I/O port pin. <b>FD[5]</b> is the bidirectional FIFO/GPIF data bus. <b>DD5</b> is a bidirectional NAND data bus signal. | | 24 | PB6 or FD[6] | DD6 | I/O/Z | I (PB6) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. PB6 is a bidirectional I/O port pin. FD[6] is the bidirectional FIFO/GPIF data bus. DD6 is a bidirectional NAND data bus signal. | | 25 | PB7 or FD[7] | DD7 | I/O/Z | I (PB7) | Multiplexed pin whose function is selected by IFCONFIG[1:0]. PB7 is a bidirectional I/O port pin. FD[7] is the bidirectional FIFO/GPIF data bus. DD7 is a bidirectional NAND data bus signal. | | PORT D | | | | | | | 45 | PD0 or FD[8] | CE0# | I/O/Z | I (PD0) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] and EPxFIFOCFG.0 (wordwide) bits. FD[8] is the bidirectional FIFO/GPIF data bus. CE0# is a NAND chip enable output signal. | Table 8. NX2LP-Flex Pin Descriptions (continued)<sup>[6]</sup> | 56-pin | | NAND | <u> </u> | | | |------------------------------|---------------------|-------------------|-------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | QFN Pin<br>Number | Default Pin<br>Name | Firmware<br>Usage | Pin<br>Type | Default<br>State | Description | | 46 | PD1 or FD[9] | CE1# | I/O/Z | I (PD1) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] and EPxFIFOCFG.0 (wordwide) bits. FD[9] is the bidirectional FIFO/GPIF data bus. CE1# is a NAND chip enable output signal. | | 47 | PD2 or FD[10] | CE2# or GPIO2 | I/O/Z | I (PD2) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] and EPxFIFOCFG.0 (wordwide) bits. FD[10] is the bidirectional FIFO/GPIF data bus. CE2# is a NAND chip enable output signal. GPIO2 is a general purpose I/O signal. | | 48 | PD3 or FD[11] | CE3# or GPIO3 | I/O/Z | I (PD3) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] and EPxFIFOCFG.0 (wordwide) bits. FD[11] is the bidirectional FIFO/GPIF data bus. CE3# is a NAND chip enable output signal. GPIO3 is a general purpose I/O signal. | | 49 | PD4 or FD[12] | CE4# or GPIO4 | I/O/Z | I (PD4) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] and EPxFIFOCFG.0 (wordwide) bits. FD[12] is the bidirectional FIFO/GPIF data bus. CE4# is a NAND chip enable output signal. GPIO4 is a general purpose I/O signal. | | 50 | PD5 or FD[13] | CE5# or GPIO5 | I/O/Z | I (PD5) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] and EPxFIFOCFG.0 (wordwide) bits. FD[13] is the bidirectional FIFO/GPIF data bus. CE5# is a NAND chip enable output signal. GPIO5 is a general purpose I/O signal. | | 51 | PD6 or FD[14] | CE6# or GPIO6 | I/O/Z | I (PD6) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] and EPxFIFOCFG.0 (wordwide) bits. FD[14] is the bidirectional FIFO/GPIF data bus. CE6# is a NAND chip enable output signal. GPIO6 is a general purpose I/O signal. | | 52 | PD7 or FD[15] | CE7# or GPIO7 | I/O/Z | I (PD7) | Multiplexed pin whose function is selected by the IFCONFIG[1:0] and EPxFIFOCFG.0 (wordwide) bits. FD[15] is the bidirectional FIFO/GPIF data bus. CE7# is a NAND chip enable output signal. GPIO7 is a general purpose I/O signal. | | Power a | nd Ground | | | | | | 3, 7 | AVCC | N/A | Power | N/A | <b>Analog V</b> <sub>CC</sub> . Connect this pin to 3.3 V power source. This signal provides power to the analog section of the chip. | | 6, 10 | AGND | N/A | Ground | N/A | <b>Analog Ground</b> . Connect to ground with as short a path as possible. | | 11, 17,<br>27, 32,<br>43, 55 | VCC | N/A | Power | N/A | V <sub>CC</sub> . Connect to 3.3 V power source. | | 12, 26,<br>28, 41,<br>53, 56 | GND | N/A | Ground | N/A | Ground. | ## **Register Summary** NX2LP-Flex register bit definitions are described in the EZ-USB TRM in greater detail. Some registers that are listed here and in the TRM do not apply to the NX2LP-Flex. They are kept here for consistency reasons only. Registers that do not apply to the NX2LP-Flex should be left at their default power up values. Table 9. NX2LP-Flex Register Summary | Hex | Size | Name | Description | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Default | Access | |------|------|-----------------------------|----------------------------------------------------|----------|----------|----------|---------------------|----------|-----------|-----------|-----------|------------------|----------| | | | GPIF Waveform Memo | ories | | | | | | | | | | | | E400 | 128 | WAVEDATA | GPIF Waveform<br>Descriptor 0, 1, 2, 3 data | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | xxxxxxx | RW | | E480 | 128 | reserved | | | | | | | | | | | | | | | GENERAL CONFIGUR | RATION | | | | | | | | | | | | E50D | | GPCR2 | General Purpose<br>Configuration Register 2 | reserved | reserved | reserved | FULL_SPEE<br>D_ONLY | reserved | reserved | reserved | reserved | 00000000 | R | | E600 | 1 | CPUCS | CPU Control & Status | 0 | 0 | PORTCSTB | CLKSPD1 | CLKSPD0 | CLKINV | CLKOE | 8051RES | 00000010 | rrbbbbbr | | E601 | 1 | IFCONFIG | Interface Configuration (Ports, GPIF, slave FIFOs) | 1 | 3048 MHz | 0 | IFCLKPOL | ASYNC | GSTATE | IFCFG1 | IFCFG0 | 10000000 | RW | | E602 | 1 | PINFLAGSAB [ <sup>7</sup> ] | Slave FIFO FLAGA and FLAGB Pin Configuration | FLAGB3 | FLAGB2 | FLAGB1 | FLAGB0 | FLAGA3 | FLAGA2 | FLAGA1 | FLAGA0 | 00000000 | RW | | E603 | 1 | PINFLAGSCD [7] | Slave FIFO FLAGC and FLAGD Pin Configuration | FLAGD3 | FLAGD2 | FLAGD1 | FLAGD0 | FLAGC3 | FLAGC2 | FLAGC1 | FLAGC0 | 00000000 | RW | | E604 | 1 | FIFORESET [/] | Restore FIFOS to default state | NAKALL | 0 | 0 | 0 | EP3 | EP2 | EP1 | EP0 | XXXXXXX | W | | E605 | 1 | BREAKPT | Breakpoint Control | 0 | 0 | 0 | 0 | BREAK | BPPULSE | BPEN | 0 | 00000000 | rrrrbbbr | | E606 | 1 | BPADDRH | Breakpoint Address H | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | XXXXXXX | RW | | E607 | 1 | BPADDRL | Breakpoint Address L | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | XXXXXXX | RW | | E608 | 1 | UART230 | 230 Kbaud internally<br>generated ref. clock | 0 | 0 | 0 | 0 | 0 | 0 | 230UART1 | 230UART0 | 00000000 | rrrrrbb | | E609 | 1 | FIFOPINPOLAR [7] | Slave FIFO Interface pins polarity | 0 | 0 | PKTEND | SLOE | SLRD | SLWR | EF | FF | 00000000 | rrbbbbbb | | E60A | 1 | REVID | Chip Revision | rv7 | rv6 | rv5 | rv4 | rv3 | rv2 | rv1 | rv0 | RevA<br>00000001 | R | | E60B | 1 | REVCTL [7] | Chip Revision Control | 0 | 0 | 0 | 0 | 0 | 0 | dyn_out | enh_pkt | 00000000 | rrrrrbb | | | | UDMA | | | | _ | _ | | | | | | | | E60C | 1 | GPIFHOLDAMOUNT | MSTB Hold Time (for UDMA) | 0 | 0 | 0 | 0 | 0 | 0 | HOLDTIME1 | HOLDTIME0 | 00000000 | rrrrrbb | | | 3 | reserved | | | | | | | | | | | | | | | ENDPOINT CONFIGU | | | - | | | - | - | _ | _ | | | | E610 | 1 | EP10UTCFG | Endpoint 1-OUT<br>Configuration | VALID | 0 | TYPE1 | TYPE0 | 0 | 0 | 0 | 0 | 10100000 | brbbrrrr | | E611 | 1 | EP1INCFG | Endpoint 1-IN<br>Configuration | VALID | 0 | TYPE1 | TYPE0 | 0 | 0 | 0 | 0 | 10100000 | brbbrrrr | | E612 | 1 | EP2CFG | | VALID | DIR | TYPE1 | TYPE0 | SIZE | 0 | BUF1 | BUF0 | 10100010 | bbbbbrbb | | E613 | 1 | EP4CFG | Endpoint 4 Configuration | VALID | DIR | TYPE1 | TYPE0 | 0 | 0 | 0 | 0 | 10100000 | bbbbrrrr | | E614 | 1 | EP6CFG | | VALID | DIR | TYPE1 | TYPE0 | SIZE | 0 | BUF1 | BUF0 | 11100010 | bbbbbrbb | | E615 | 1 | EP8CFG | Endpoint 8 Configuration | VALID | DIR | TYPE1 | TYPE0 | 0 | 0 | 0 | 0 | 11100000 | bbbbrrrr | | | 2 | reserved | | | | | | | | | | | | | E618 | 1 | EP2FIFOCFG [7] | configuration | 0 | INFM1 | OEP1 | AUTOOUT | AUTOIN | ZEROLENIN | | WORDWIDE | | rbbbbbrb | | E619 | 1 | EP4FIFOCFG [7] | configuration | 0 | INFM1 | OEP1 | AUTOOUT | AUTOIN | ZEROLENIN | | WORDWIDE | | rbbbbbrb | | E61A | 1 | EP6FIFOCFG [7] | Endpoint 6/slave FIFO configuration | 0 | INFM1 | OEP1 | AUTOOUT | AUTOIN | ZEROLENIN | | WORDWIDE | | rbbbbbrb | | E61B | 1 | EP8FIFOCFG <sup>[7]</sup> | Endpoint 8/slave FIFO configuration | 0 | INFM1 | OEP1 | AUTOOUT | AUTOIN | ZEROLENIN | 0 | WORDWIDE | 00000101 | rbbbbbrb | | E61C | 4 | reserved | | | | | | | | | | | | | | 1 | EP2AUTOINLENH [7] | Endpoint 2 AUTOIN<br>Packet Length H | 0 | 0 | 0 | 0 | 0 | PL10 | PL9 | PL8 | 00000010 | rrrrrbbb | | E621 | 1 | EP2AUTOINLENL [7] | Endpoint 2 AUTOIN<br>Packet Length L | PL7 | PL6 | PL5 | PL4 | PL3 | PL2 | PL1 | PL0 | 00000000 | RW | | E622 | 1 | EP4AUTOINLENH [7] | Endpoint 4 AUTOIN<br>Packet Length H | 0 | 0 | 0 | 0 | 0 | 0 | PL9 | PL8 | 00000010 | rrrrrbb | | E623 | 1 | EP4AUTOINLENL [7] | Endpoint 4 AUTOIN<br>Packet Length L | PL7 | PL6 | PL5 | PL4 | PL3 | PL2 | PL1 | PL0 | 00000000 | RW | | E624 | 1 | EP6AUTOINLENH [7] | Endpoint 6 AUTOIN<br>Packet Length H | 0 | 0 | 0 | 0 | 0 | PL10 | PL9 | PL8 | 00000010 | rrrrrbbb | | E625 | 1 | EP6AUTOINLEN L [7] | Endpoint 6 AUTOIN<br>Packet Length L | PL7 | PL6 | PL5 | PL4 | PL3 | PL2 | PL1 | PL0 | 00000000 | RW | | E626 | 1 | EP8AUTOINLENH [7] | Endpoint 8 AUTOIN<br>Packet Length H | 0 | 0 | 0 | 0 | 0 | 0 | PL9 | PL8 | 00000010 | rrrrrbb | | E627 | 1 | EP8AUTOINLENL [7] | Endpoint 8 AUTOIN<br>Packet Length L | PL7 | PL6 | PL5 | PL4 | PL3 | PL2 | PL1 | PL0 | 00000000 | RW | | E628 | 1 | ECCCFG | ECC Configuration | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ECCM | 00000000 | rrrrrrb | ### Note 7. The register can only be reset, it cannot be set. Document Number: 001-04247 Rev. \*Q Table 9. NX2LP-Flex Register Summary (continued) | Hex | Size | Name | Description | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Default | Access | |--------------|------|------------------------------|-------------------------------------------------|-------------------------|-------------------------|-------------------------|--------------------------|-------------------------|--------|--------|------------------------|----------|----------| | E629 | 1 | ECCRESET | ECC Reset | х | х | Х | х | Х | Х | Х | Х | 00000000 | W | | E62A | 1 | ECC1B0 | ECC1 Byte 0 Address | LINE15 | LINE14 | LINE13 | LINE12 | LINE11 | LINE10 | LINE9 | LINE8 | 00000000 | R | | E62B | 1 | ECC1B1 | ECC1 Byte 1 Address | LINE7 | LINE6 | LINE5 | LINE4 | LINE3 | LINE2 | LINE1 | LINE0 | 00000000 | R | | E62C | 1 | ECC1B2 | ECC1 Byte 2 Address | COL5 | COL4 | COL3 | COL2 | COL1 | COL0 | LINE17 | LINE16 | 00000000 | R | | E62D | 1 | ECC2B0 | ECC2 Byte 0 Address | LINE15 | LINE14 | LINE13 | LINE12 | LINE11 | LINE10 | LINE9 | LINE8 | 00000000 | R | | E62E | 1 | ECC2B1 | ECC2 Byte 1 Address | LINE7 | LINE6 | LINE5 | LINE4 | LINE3 | LINE2 | LINE1 | LINE0 | 00000000 | R | | E62F | 1 | ECC2B2 | ECC2 Byte 2 Address | COL5 | COL4 | COL3 | COL2 | COL1 | COL0 | 0 | 0 | 00000000 | R | | E630<br>H.S. | 1 | EP2FIFOPFH [8] | Endpoint 2/slave FIFO<br>Programmable Flag H | DECIS | PKTSTAT | IN:PKTS[2]<br>OUT:PFC12 | IN:PKTS[1]<br>OUT:PFC11 | IN:PKTS[0]<br>OUT:PFC10 | O | PFC9 | PFC8 | 10001000 | bbbbbrbb | | E630<br>F.S. | 1 | EP2FIFOPFH [8] | Endpoint 2/slave FIFO<br>Programmable Flag H | DECIS | PKTSTAT | | OUT:PFC11 | OUT:PFC10 | | PFC9 | IN:PKTS[2]<br>OUT:PFC8 | 10001000 | bbbbbrbb | | E631<br>H.S. | 1 | EP2FIFOPFL [8] | Endpoint 2/slave FIFO<br>Programmable Flag L | PFC7 | PFC6 | PFC5 | PFC4 | PFC3 | PFC2 | PFC1 | PFC0 | 00000000 | RW | | E631<br>F.S | 1 | EP2FIFOPFL [8] | Endpoint 2/slave FIFO<br>Programmable Flag L | IN:PKTS[1]<br>OUT:PFC7 | IN:PKTS[0]<br>OUT:PFC6 | PFC5 | PFC4 | PFC3 | PFC2 | PFC1 | PFC0 | 00000000 | RW | | E632<br>H.S. | 1 | EP4FIFOPFH [8] | Endpoint 4/slave FIFO<br>Programmable Flag H | DECIS | PKTSTAT | 0 | IN: PKTS[1]<br>OUT:PFC10 | IN: PKTS[0]<br>OUT:PFC9 | 0 | 0 | PFC8 | 10001000 | bbrbbrrb | | E632<br>F.S | 1 | EP4FIFOPFH [8] | Endpoint 4/slave FIFO<br>Programmable Flag H | DECIS | PKTSTAT | 0 | OUT:PFC10 | OUT:PFC9 | 0 | 0 | PFC8 | 10001000 | bbrbbrrb | | E633<br>H.S. | 1 | EP4FIFOPFL [8] | Endpoint 4/slave FIFO<br>Programmable Flag L | PFC7 | PFC6 | PFC5 | PFC4 | PFC3 | PFC2 | PFC1 | PFC0 | 00000000 | RW | | E633<br>F.S | 1 | EP4FIFOPFL [8] | Endpoint 4/slave FIFO<br>Programmable Flag L | IN: PKTS[1]<br>OUT:PFC7 | IN: PKTS[0]<br>OUT:PFC6 | PFC5 | PFC4 | PFC3 | PFC2 | PFC1 | PFC0 | 00000000 | RW | | E634<br>H.S. | 1 | EP6FIFOPFH [8] | Endpoint 6/slave FIFO<br>Programmable Flag H | DECIS | PKTSTAT | IN:PKTS[2]<br>OUT:PFC12 | IN:PKTS[1]<br>OUT:PFC11 | IN:PKTS[0]<br>OUT:PFC10 | 0 | PFC9 | PFC8 | 00001000 | bbbbbrbb | | E634<br>F.S | 1 | EP6FIFOPFH [8] | Endpoint 6/slave FIFO<br>Programmable Flag H | DECIS | PKTSTAT | OUT:PFC12 | OUT:PFC11 | OUT:PFC10 | 0 | PFC9 | IN:PKTS[2]<br>OUT:PFC8 | 00001000 | bbbbbrbb | | E635<br>H.S. | 1 | EP6FIFOPFL [8] | Endpoint 6/slave FIFO<br>Programmable Flag L | PFC7 | PFC6 | PFC5 | PFC4 | PFC3 | PFC2 | PFC1 | PFC0 | 00000000 | RW | | E635<br>F.S | 1 | EP6FIFOPFL [8] | Endpoint 6/slave FIFO<br>Programmable Flag L | IN:PKTS[1]<br>OUT:PFC7 | IN:PKTS[0]<br>OUT:PFC6 | PFC5 | PFC4 | PFC3 | PFC2 | PFC1 | PFC0 | 00000000 | RW | | E636<br>H.S. | 1 | EP8FIFOPFH [8] | Endpoint 8/slave FIFO<br>Programmable Flag H | DECIS | PKTSTAT | 0 | IN: PKTS[1]<br>OUT:PFC10 | IN: PKTS[0]<br>OUT:PFC9 | 0 | 0 | PFC8 | 00001000 | bbrbbrrb | | E636<br>F.S | 1 | EP8FIFOPFH [8] | Endpoint 8/slave FIFO<br>Programmable Flag H | DECIS | PKTSTAT | 0 | OUT:PFC10 | OUT:PFC9 | 0 | 0 | PFC8 | 00001000 | bbrbbrrb | | E637<br>H.S. | 1 | EP8FIFOPFL [8] | Endpoint 8/slave FIFO<br>Programmable Flag L | PFC7 | PFC6 | PFC5 | PFC4 | PFC3 | PFC2 | PFC1 | PFC0 | 00000000 | RW | | E637<br>F.S | 1 | EP8FIFOPFL [8] | Endpoint 8/slave FIFO<br>Programmable Flag L | IN: PKTS[1]<br>OUT:PFC7 | IN: PKTS[0]<br>OUT:PFC6 | PFC5 | PFC4 | PFC3 | PFC2 | PFC1 | PFC0 | 00000000 | RW | | | 8 | reserved | | | | | | | | | | | | | E640 | 1 | EP2ISOINPKTS | EP2 (if ISO) IN Packets per frame (1–3) | AADJ | 0 | 0 | 0 | 0 | 0 | INPPF1 | INPPF0 | 00000001 | brrrrrbb | | E641 | 1 | EP4ISOINPKTS | EP4 (if ISO) IN Packets per frame (1–3) | AADJ | 0 | 0 | 0 | 0 | 0 | INPPF1 | INPPF0 | 00000001 | brrrrrr | | E642 | 1 | EP6ISOINPKTS | EP6 (if ISO) IN Packets per frame (1–3) | AADJ | 0 | 0 | 0 | 0 | 0 | INPPF1 | INPPF0 | 00000001 | brrrrrbb | | E643 | 1 | EP8ISOINPKTS | EP8 (if ISO) IN Packets per frame (1–3) | AADJ | 0 | 0 | 0 | 0 | 0 | INPPF1 | INPPF0 | 00000001 | brrrrrr | | E644 | 4 | reserved | | | | | | | | | | | | | E648 | 1 | INPKTEND [8] | Force IN Packet End | Skip | 0 | 0 | 0 | EP3 | EP2 | EP1 | EP0 | XXXXXXX | W | | E649 | 7 | OUTPKTEND [8] | Force OUT Packet End | Skip | 0 | 0 | 0 | EP3 | EP2 | EP1 | EP0 | XXXXXXX | W | | | | INTERRUPTS | | | _ | _ | - | | | | | | | | E650 | 1 | EP2FIFOIE [8] | Endpoint 2 slave FIFO<br>Flag Interrupt Enable | 0 | 0 | 0 | 0 | EDGEPF | PF | EF | FF | 00000000 | RW | | E651 | 1 | EP2FIFOIRQ [8, 9] | Endpoint 2 slave FIFO<br>Flag Interrupt Request | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000000 | rrrrbbb | | E652 | 1 | EP4FIFOIE [8] | Endpoint 4 slave FIFO Flag Interrupt Enable | 0 | 0 | 0 | 0 | EDGEPF | PF | EF | FF | 00000000 | RW | | E653 | 1 | EP4FIFOIRQ [8, 9] | Endpoint 4 slave FIFO<br>Flag Interrupt Request | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000000 | rrrrrbbb | | E654 | 1 | EP6FIFOIE [8] | Endpoint 6 slave FIFO Flag Interrupt Enable | 0 | 0 | 0 | 0 | EDGEPF | PF | EF | FF | 00000000 | RW | | E655 | 1 | EP6FIFOIRQ <sup>[8, 9]</sup> | Endpoint 6 slave FIFO<br>Flag Interrupt Request | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000000 | rrrrbbb | | E656 | 1 | EP8FIFOIE <sup>[8]</sup> | Endpoint 8 slave FIFO<br>Flag Interrupt Enable | 0 | 0 | 0 | 0 | EDGEPF | PF | EF | FF | 00000000 | RW | | E657 | 1 | EP8FIFOIRQ <sup>[8, 9]</sup> | Endpoint 8 slave FIFO Flag Interrupt Request | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000000 | rrrrrbbb | | E658 | 1 | IBNIE | IN-BULK-NAK Interrupt<br>Enable | 0 | 0 | EP8 | EP6 | EP4 | EP2 | EP1 | EP0 | 00000000 | RW | | E659 | 1 | IBNIRQ <sup>[8]</sup> | IN-BULK-NAK interrupt<br>Request | 0 | 0 | EP8 | EP6 | EP4 | EP2 | EP1 | EP0 | 00xxxxxx | rrbbbbbb | | E65A | 1 | NAKIE | Endpoint Ping-NAK/IBN<br>Interrupt Enable | EP8 | EP6 | EP4 | EP2 | EP1 | EP0 | 0 | IBN | 00000000 | RW | - Notes8. The register can only be reset, it cannot be set.9. SFRs not part of the standard 8051 architecture. Table 9. NX2LP-Flex Register Summary (continued) | Hex | Size | Name | Description | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Default | Access | |--------------|------|--------------------------|-------------------------------------------------|----------|---------------|---------|---------------|---------------|---------------|----------|--------------|-----------|----------| | E65B | 1 | NAKIRQ [10] | • | EP8 | EP6 | EP4 | EP2 | EP1 | EP0 | 0 | IBN | xxxxxx0x | bbbbbbrb | | 2002 | ľ | | Interrupt Request | 0 | | | | | 0 | | .5.1 | 7000000 | 0000000 | | E65C | 1 | USBIE | USB Int Enables | 0 | EP0ACK | HSGRANT | URES | SUSP | SUTOK | SOF | SUDAV | 00000000 | RW | | E65D | 1 | USBIRQ <sup>[10]</sup> | USB Interrupt Requests | 0 | EP0ACK | HSGRANT | URES | SUSP | SUTOK | SOF | SUDAV | 0xxxxxx | rbbbbbbb | | E65E | 1 | EPIE | Endpoint Interrupt<br>Enables | EP8 | EP6 | EP4 | EP2 | EP10UT | EP1IN | EP0OUT | EP0IN | 00000000 | RW | | E65F | 1 | EPIRQ [10] | Endpoint Interrupt<br>Requests | EP8 | EP6 | EP4 | EP2 | EP1OUT | EP1IN | EP0OUT | EP0IN | 0 | RW | | E660 | 1 | GPIFIE [10] | GPIF Interrupt Enable | 0 | 0 | 0 | 0 | 0 | 0 | GPIFWF | GPIFDONE | 00000000 | RW | | E661 | 1 | GPIFIRQ [10] | GPIF Interrupt Request | 0 | 0 | 0 | 0 | 0 | 0 | GPIFWF | GPIFDONE | 000000xx | RW | | E662 | 1 | USBERRIE | USB Error Interrupt<br>Enables | ISOEP8 | ISOEP6 | ISOEP4 | ISOEP2 | 0 | 0 | 0 | ERRLIMIT | 00000000 | RW | | E663 | 1 | USBERRIRQ [10] | USB Error Interrupt<br>Requests | ISOEP8 | ISOEP6 | ISOEP4 | ISOEP2 | 0 | 0 | 0 | ERRLIMIT | 0000000x | bbbbrrrb | | E664 | 1 | ERRCNTLIM | USB Error counter and<br>limit | EC3 | EC2 | EC1 | EC0 | LIMIT3 | LIMIT2 | LIMIT1 | LIMIT0 | xxxx0100 | rrrrbbbb | | E665 | 1 | CLRERRCNT | Clear Error Counter EC3:0 | х | х | х | х | х | х | х | х | XXXXXXX | W | | E666 | 1 | INT2IVEC | Interrupt 2 (USB)<br>Autovector | 0 | I2V4 | 12V3 | I2V2 | I2V1 | I2V0 | 0 | 0 | 00000000 | R | | E667 | 1 | INT4IVEC | Interrupt 4 (slave FIFO & GPIF) Autovector | 1 | 0 | I4V3 | I4V2 | I4V1 | I4V0 | 0 | 0 | 10000000 | R | | E668 | 1 | INTSET-UP | Interrupt 2&4 setup | 0 | 0 | 0 | 0 | AV2EN | 0 | INT4SRC | AV4EN | 00000000 | RW | | E669 | 7 | reserved | | | | | | | | | | | | | | | INPUT/OUTPUT | • | | | | | | | | | | | | E670 | 1 | PORTACFG | I/O PORTA Alternate<br>Configuration | FLAGD | SLCS | 0 | 0 | 0 | 0 | INT1 | INT0 | 00000000 | RW | | E671 | 1 | PORTCCFG | I/O PORTC Alternate<br>Configuration | GPIFA7 | GPIFA6 | GPIFA5 | GPIFA4 | GPIFA3 | GPIFA2 | GPIFA1 | GPIFA0 | 00000000 | RW | | E672 | 1 | PORTECFG | I/O PORTE Alternate<br>Configuration | GPIFA8 | T2EX | INT6 | RXD10UT | RXD00UT | T2OUT | T1OUT | T0OUT | 00000000 | RW | | E673 | 4 | XTALINSRC | XTALIN Clock Source | 0 | 0 | 0 | 0 | 0 | 0 | 0 | EXTCLK | 00000000 | rrrrrrb | | E677 | 1 | reserved | | | | | | | | | | | | | E678 | 1 | I2CS | I <sup>2</sup> C Bus Control & Status | START | STOP | LASTRD | ID1 | ID0 | BERR | ACK | DONE | 000xx000 | bbbrrrrr | | E679 | 1 | I2DAT | I <sup>2</sup> C Bus Data | d7 | d6 | d5 | d4 | d3 | d2 | d1 | d0 | xxxxxxx | RW | | E67A | 1 | I2CTL | I <sup>2</sup> C Bus Control | 0 | 0 | 0 | 0 | 0 | 0 | STOPIE | 400kHz | 00000000 | RW | | E67B | 1 | XAUTODAT1 | Autoptr1 MOVX access, when APTREN=1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | xxxxxxx | RW | | E67C | 1 | XAUTODAT2 | Autoptr2 MOVX access,<br>when APTREN=1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | xxxxxxx | RW | | | | UDMA CRC | | | | | | | | | | | | | E67D | 1 | UDMACRCH [10] | UDMA CRC MSB | CRC15 | CRC14 | CRC13 | CRC12 | CRC11 | CRC10 | CRC9 | CRC8 | 01001010 | RW | | E67E | 1 | UDMACRCL [10] | UDMA CRC LSB | CRC7 | CRC6 | CRC5 | CRC4 | CRC3 | CRC2 | CRC1 | CRC0 | 10111010 | RW | | E67F | 1 | UDMACRC-<br>QUALIFIER | UDMA CRC Qualifier | QENABLE | 0 | 0 | 0 | QSTATE | QSIGNAL2 | QSIGNAL1 | QSIGNAL0 | 00000000 | brrrbbbb | | | | USB CONTROL | | | | | | | | | | | | | E680 | 1 | USBCS | USB Control & Status | HSM | 0 | 0 | 0 | DISCON | NOSYNSOF | RENUM | SIGRSUME | x0000000 | rrrrbbbb | | E681 | 1 | SUSPEND | Put chip into suspend | х | Х | х | х | х | x | х | х | XXXXXXX | W | | E682 | 1 | WAKEUPCS | | WU2 | WU | WU2POL | WUPOL | 0 | DPEN | WU2EN | WUEN | xx000101 | bbbbrbbb | | E683 | 1 | TOGCTL | Toggle Control | Q | S | R | I/O | EP3 | EP2 | EP1 | EP0 | x0000000 | rrrbbbbb | | E684 | 1 | USBFRAMEH | USB Frame count H | 0 | 0 | 0 | 0 | 0 | FC10 | FC9 | FC8 | 00000xxx | R | | E685 | 1 | USBFRAMEL | USB Frame count L | FC7 | FC6 | FC5 | FC4 | FC3 | FC2 | FC1 | FC0 | XXXXXXXX | R | | E686 | 1 | MICROFRAME | Microframe count, 0–7 | 0 | 0 | 0 | 0 | 0 | MF2 | MF1 | MF0 | 00000xxx | R | | E687 | 1 | FNADDR | USB Function address | 0 | FA6 | FA5 | FA4 | FA3 | FA2 | FA1 | FA0 | 0xxxxxx | R | | E688 | 2 | reserved | | | | | | | | | | | | | E00.4 | 4 | ENDPOINTS<br>EP0BCH [10] | For the eliest O Dutte Occupation | (DO45) | (DO44) | (DO40) | (DO40) | (DO44) | (DO40) | (DO0) | (DO0) | | DVA | | E68A<br>E68B | 1 | EPOBCH [10] | Endpoint 0 Byte Count H Endpoint 0 Byte Count L | (BC15) | (BC14)<br>BC6 | (BC13) | (BC12)<br>BC4 | (BC11)<br>BC3 | (BC10)<br>BC2 | (BC9) | (BC8)<br>BC0 | XXXXXXXX | RW<br>RW | | E68B | 1 | reserved | Enapoint o Byte Count L | (BC7) | BC0 | BC5 | DC4 | BC3 | DUZ | BC1 | DCU | xxxxxxx | FXVV | | E68D | 1 | EP10UTBC | Endpoint 1 OUT Byte | 0 | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | 0xxxxxxx | RW | | LOOD | | LI TOOTBO | Count | | 500 | 500 | 504 | 500 | DOZ | 501 | 500 | 0,000,000 | | | E68E | 1 | reserved | | | | | | | | | | | | | E68F | 1 | EP1INBC | Endpoint 1 IN Byte Count | | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | 0xxxxxxx | RW | | E690 | 1 | EP2BCH [10] | Endpoint 2 Byte Count H | 0 | 0 | 0 | 0 | 0 | BC10 | BC9 | BC8 | 00000xxx | RW | | E691 | 1 | EP2BCL [10] | Endpoint 2 Byte Count L | BC7/SKIP | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | XXXXXXX | RW | | E692 | 2 | reserved | | | | | | | | | | | | | E694 | 1 | EP4BCH [10] | Endpoint 4 Byte Count H | | 0 | 0 | 0 | 0 | 0 | BC9 | BC8 | 000000xx | RW | | E695 | 1 | EP4BCL [10] | Endpoint 4 Byte Count L | BC7/SKIP | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | XXXXXXX | RW | | E696 | 2 | reserved | | | ļ | | | ļ | | | | | ] | | E698 | 1 | EP6BCH [10] | Endpoint 6 Byte Count H | | 0 | 0 | 0 | 0 | BC10 | BC9 | BC8 | 00000xxx | RW | | E699 | 1 | EP6BCL [10] | Endpoint 6 Byte Count L | BC7/SKIP | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | XXXXXXX | RW | **Note**10. The register can only be reset, it cannot be set. Table 9. NX2LP-Flex Register Summary (continued) | Hex | Size | Name | Description | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Default | Access | |------|------|---------------|------------------------------------------|-----------|-----------|-----------|-----------|---------|---------|---------|---------|----------|-----------| | E69A | 2 | reserved | | | | | | | | | | | | | E69C | 1 | EP8BCH [11] | Endpoint 8 Byte Count H | | 0 | 0 | 0 | 0 | 0 | BC9 | BC8 | 000000xx | RW | | E69D | 1 | EP8BCL [11] | Endpoint 8 Byte Count L | BC7/SKIP | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | XXXXXXX | RW | | E69E | 2 | reserved | | | | | | _ | | | | | | | E6A0 | 1 | EPOCS | Endpoint 0 Control and Status | HSNAK | 0 | 0 | 0 | 0 | 0 | BUSY | STALL | 10000000 | bbbbbbrb | | E6A1 | 1 | EP10UTCS | Endpoint 1 OUT Control and Status | 0 | 0 | 0 | 0 | 0 | 0 | BUSY | STALL | 00000000 | bbbbbbrb | | E6A2 | 1 | EP1INCS | Endpoint 1 IN Control and<br>Status | 0 | 0 | 0 | 0 | 0 | 0 | BUSY | STALL | 00000000 | bbbbbbrb | | E6A3 | 1 | EP2CS | Endpoint 2 Control and Status | 0 | NPAK2 | NPAK1 | NPAK0 | FULL | EMPTY | 0 | STALL | 00101000 | rrrrrrb | | E6A4 | 1 | EP4CS | Endpoint 4 Control and Status | 0 | 0 | NPAK1 | NPAK0 | FULL | EMPTY | 0 | STALL | 00101000 | rrrrrrb | | E6A5 | 1 | EP6CS | Endpoint 6 Control and Status | 0 | NPAK2 | NPAK1 | NPAK0 | FULL | EMPTY | 0 | STALL | 00000100 | rrrrrrb | | E6A6 | 1 | EP8CS | Endpoint 8 Control and Status | 0 | 0 | NPAK1 | NPAK0 | FULL | EMPTY | 0 | STALL | 00000100 | rrrrrrb | | E6A7 | 1 | EP2FIFOFLGS | Endpoint 2 slave FIFO Flags | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000010 | R | | E6A8 | 1 | EP4FIFOFLGS | Endpoint 4 slave FIFO Flags | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000010 | R | | E6A9 | 1 | EP6FIFOFLGS | Endpoint 6 slave FIFO Flags | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000110 | R | | E6AA | 1 | EP8FIFOFLGS | Endpoint 8 slave FIFO Flags | 0 | 0 | 0 | 0 | 0 | PF | EF | FF | 00000110 | R | | E6AB | 1 | EP2FIFOBCH | Endpoint 2 slave FIFO total byte count H | 0 | 0 | 0 | BC12 | BC11 | BC10 | BC9 | BC8 | 00000000 | R | | E6AC | 1 | EP2FIFOBCL | Endpoint 2 slave FIFO total byte count L | BC7 | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | 00000000 | R | | E6AD | 1 | EP4FIFOBCH | Endpoint 4 slave FIFO total byte count H | 0 | 0 | 0 | 0 | 0 | BC10 | BC9 | BC8 | 00000000 | R | | E6AE | 1 | EP4FIFOBCL | Endpoint 4 slave FIFO total byte count L | BC7 | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | 00000000 | R | | E6AF | 1 | EP6FIFOBCH | Endpoint 6 slave FIFO total byte count H | 0 | 0 | 0 | 0 | BC11 | BC10 | BC9 | BC8 | 00000000 | R | | E6B0 | 1 | EP6FIFOBCL | Endpoint 6 slave FIFO total byte count L | BC7 | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | 00000000 | R | | E6B1 | 1 | EP8FIFOBCH | Endpoint 8 slave FIFO total byte count H | 0 | 0 | 0 | 0 | 0 | BC10 | BC9 | BC8 | 00000000 | R | | E6B2 | 1 | EP8FIFOBCL | Endpoint 8 slave FIFO total byte count L | BC7 | BC6 | BC5 | BC4 | BC3 | BC2 | BC1 | BC0 | 00000000 | R | | E6B3 | 1 | SUDPTRH | Setup Data Pointer high address byte | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | xxxxxxx | RW | | E6B4 | 1 | SUDPTRL | Setup Data Pointer low address byte | A7 | A6 | A5 | A4 | A3 | A2 | A1 | 0 | xxxxxxx0 | bbbbbbbbr | | E6B5 | 1 | SUDPTRCTL | Setup Data Pointer Auto | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SDPAUTO | 00000001 | RW | | | 2 | reserved | Mode | | | | | | | | | | | | E6B8 | 8 | SET-UPDAT | 8 bytes of setup data | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | xxxxxxxx | R | | | | | SET-UPDAT[0] = bmRequestType | | - | | | | | | - | | | | | | | SET-UPDAT[1] = bmRequest | | | | | | | | | | | | | | | SET-UPDAT[2:3] =<br>wValue | | | | | | | | | | | | | | | SET-UPDAT[4:5] = wIndex | | | | | | | | | | | | | | | SET-UPDAT[6:7] = wLength | | | | | | | | | | | | | | GPIF | | | | | | | | | | | | | E6C0 | 1 | GPIFWFSELECT | Waveform Selector | SINGLEWR1 | SINGLEWRO | SINGLERD1 | SINGLERDO | FIFOWR1 | FIFOWR0 | FIFORD1 | FIFORD0 | 11100100 | RW | | E6C1 | | GPIFIDLECS | GPIF Done, GPIF IDLE drive mode | DONE | 0 | 0 | 0 | 0 | 0 | 0 | IDLEDRV | 10000000 | RW | | E6C2 | 1 | GPIFIDLECTL | Inactive Bus, CTL states | 0 | 0 | CTL5 | CTL4 | CTL3 | CTL2 | CTL1 | CTL0 | 11111111 | RW | | E6C3 | 1 | GPIFCTLCFG | CTL Drive Type | TRICTL | 0 | CTL5 | CTL4 | CTL3 | CTL2 | CTL1 | CTL0 | 00000000 | RW | | E6C4 | 1 | GPIFADRH [11] | GPIF Address H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | GPIFA8 | 00000000 | RW | | E6C5 | 1 | GPIFADRL [11] | GPIF Address L | GPIFA7 | GPIFA6 | GPIFA5 | GPIFA4 | GPIFA3 | GPIFA2 | GPIFA1 | GPIFA0 | 00000000 | RW | | | | FLOWSTATE | | | | | | | | | | | | | E6C6 | 1 | FLOWSTATE | Flowstate Enable and<br>Selector | FSE | 0 | 0 | 0 | 0 | FS2 | FS1 | FS0 | 00000000 | brrrrbbb | | E6C7 | 1 | FLOWLOGIC | Flowstate Logic | LFUNC1 | LFUNC0 | TERMA2 | TERMA1 | TERMA0 | TERMB2 | TERMB1 | TERMB0 | 00000000 | RW | #### Note 11. The register can only be reset, it cannot be set. Table 9. NX2LP-Flex Register Summary (continued) | Hex | Size | Name | Description | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Default | Access | |--------------|------|--------------------------------|----------------------------------------------------|-----------|-----------|------------------|------------------|---------|--------|----------|------------------|----------|----------| | E6C8 | 1 | FLOWEQ0CTL | CTL-Pin States in | CTL0E3 | CTL0E2 | CTL0E1/ | CTL0E0 / | CTL3 | CTL2 | CTL1 | CTL0 | 00000000 | RW | | | | | Flowstate (when<br>Logic = 0) | | | CTL0E1 /<br>CTL5 | CTL4 | | | | | | | | E6C9 | 1 | FLOWEQ1CTL | CTL-Pin States in<br>Flowstate (when<br>Logic = 1) | CTL0E3 | CTL0E2 | CTL0E1 /<br>CTL5 | CTL0E0 /<br>CTL4 | CTL3 | CTL2 | CTL1 | CTL0 | 00000000 | RW | | E6CA | 1 | FLOWHOLDOFF | Holdoff Configuration | HOPERIOD3 | HOPERIOD2 | HOPERIOD1 | HOPERIOD<br>0 | HOSTATE | HOCTL2 | HOCTL1 | HOCTL0 | 00010010 | RW | | E6CB | 1 | FLOWSTB | Flowstate Strobe<br>Configuration | SLAVE | RDYASYNC | CTLTOGL | SUSTAIN | 0 | MSTB2 | MSTB1 | MSTB0 | 00100000 | RW | | E6CC | 1 | FLOWSTBEDGE | Flowstate Rising/Falling<br>Edge Configuration | | 0 | 0 | 0 | 0 | 0 | FALLING | RISING | 00000001 | rrrrrbb | | E6CD | 1 | FLOWSTBPERIOD | Master-Strobe Half-Period | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000010 | RW | | E6CE | 1 | | GPIF Transaction Count<br>Byte 3 | TC31 | TC30 | TC29 | TC28 | TC27 | TC26 | TC25 | TC24 | 00000000 | RW | | E6CF | | | GPIF Transaction Count<br>Byte 2 | TC23 | TC22 | TC21 | TC20 | TC19 | TC18 | TC17 | TC16 | 00000000 | RW | | E6D0 | 1 | | GPIF Transaction Count<br>Byte 1 | TC15 | TC14 | TC13 | TC12 | TC11 | TC10 | TC9 | TC8 | 00000000 | RW | | E6D1 | 1 | GPIFTCB0 [12] | GPIF Transaction Count<br>Byte 0 | TC7 | TC6 | TC5 | TC4 | TC3 | TC2 | TC1 | TC0 | 00000001 | RW | | | 2 | reserved | | | | | | | | | | 00000000 | RW | | | | reserved | | | | | | | | | | | | | E05. | | reserved | | | • | 1 | | | | E0.4 | 500 | 00000000 | D)4/ | | E6D2 | 1 | EP2GPIFFLGSEL [12] | select | 0 | 0 | 0 | 0 | 0 | 0 | FS1 | FS0 | 00000000 | RW | | E6D3 | 1 | EP2GPIFPFSTOP | Endpoint 2 GPIF stop<br>transaction on prog. flag | 0 | 0 | 0 | 0 | 0 | 0 | 0 | FIFO2FLAG | | RW | | E6D4 | 1 | EP2GPIFTRIG [12] | Endpoint 2 GPIF Trigger | х | х | х | х | Х | х | х | x | XXXXXXX | W | | | 3 | reserved | | | | | | | | | | | | | | | reserved | | | | | | | | | | | | | E6DA | 1 | reserved<br>EP4GPIFFLGSEL [12] | Endpoint 4 GPIF Flag<br>select | 0 | 0 | 0 | 0 | 0 | 0 | FS1 | FS0 | 00000000 | RW | | E6DB | 1 | EP4GPIFPFSTOP | Endpoint 4 GPIF stop<br>transaction on GPIF Flag | 0 | 0 | 0 | 0 | 0 | 0 | 0 | FIFO4FLAG | 00000000 | RW | | E6DC | 1 | EP4GPIFTRIG [12] | Endpoint 4 GPIF Trigger | х | х | х | х | х | х | х | х | XXXXXXX | W | | | 3 | reserved | | | | | | | | | | | | | | | reserved | | | | | | | | | | | | | 5050 | | reserved | 5 1 : 10 ODIE 51 | | • | | | | | F0.4 | F00 | 0000000 | DIM | | E6E2<br>E6E3 | 1 | | Endpoint 6 GPIF Flag select Endpoint 6 GPIF stop | 0 | 0 | 0 | 0 | 0 | 0 | FS1<br>0 | FS0<br>FIFO6FLAG | 00000000 | RW | | | 1 | EP6GPIFTRIG [12] | transaction on prog. flag | 0 | | | | | | | | | | | E6E4 | 3 | reserved | Endpoint 6 GPIF Trigger | х | Х | х | х | х | х | х | х | XXXXXXX | W | | | J | reserved | | | | | | | | | | | | | | | reserved | | | | | | | | | | | | | E6EA | 1 | EP8GPIFFLGSEL [12] | Endpoint 8 GPIF Flag<br>select | 0 | 0 | 0 | 0 | 0 | 0 | FS1 | FS0 | 00000000 | RW | | E6EB | 1 | EP8GPIFPFSTOP | Endpoint 8 GPIF stop<br>transaction on prog. flag | 0 | 0 | 0 | 0 | 0 | 0 | 0 | FIFO8FLAG | 00000000 | RW | | E6EC | 1 | EP8GPIFTRIG [12] | Endpoint 8 GPIF Trigger | x | х | х | х | х | х | х | х | XXXXXXX | W | | | | reserved | | | | | | | | | | | | | E6F0 | 1 | XGPIFSGLDATH | GPIF Data H<br>(16-bit mode only) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | XXXXXXX | RW | | E6F1 | 1 | | Read/Write GPIF Data L & trigger transaction | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | xxxxxxx | RW | | E6F2 | 1 | XGPIFSGLDATLNOX | Read GPIF Data L, no transaction trigger | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXX | R | | E6F3 | 1 | | Internal RDY, Sync/Async,<br>RDY pin states | INTRDY | SAS | TCXRDY5 | 0 | 0 | 0 | 0 | 0 | 00000000 | bbbrrrrr | | E6F4 | 1 | GPIFREADYSTAT | GPIF Ready Status | 0 | 0 | RDY5 | RDY4 | RDY3 | RDY2 | RDY1 | RDY0 | 00xxxxxx | R | | E6F5 | 1 | GPIFABORT | Abort GPIF Waveforms | х | х | х | х | х | х | х | х | XXXXXXX | W | | E6F6 | 2 | reserved | | | | | | | | | | | | | | | ENDPOINT BUFFERS | | | | | | | | | | | | | | 64 | EP0BUF | EP0-IN/-OUT buffer | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXX | RW | | | 64 | EP10UTBUF | EP1-OUT buffer | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXXX | RW | | E7C0 | 64 | EP1INBUF | EP1-IN buffer | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXXX | RW | | | 2048 | reserved | | ı | l | 1 | l | I | | | | 1 | RW | Note 12. The register can only be reset, it cannot be set. Table 9. NX2LP-Flex Register Summary (continued) | Hex | Size | Name | Description | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Default | Access | |----------------------------|---------------------|-------------------------------------|--------------------------------------------------------------------------------------------------|----------------------|----------------------|----------------------|----------------|----------------|----------------|----------------|----------------|----------------------------------------------|----------------| | | 1024 | EP2FIFOBUF | 512/1024-byte EP 2/slave | - | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | RW | | -000 | 1024 | EPZFIFUBUF | FIFO buffer (IN or OUT) | D7 | D6 | DS | D4 | D3 | D2 | וטו | DU | XXXXXXX | KW | | F400 | 512 | EP4FIFOBUF | 512 byte EP 4/slave FIFO | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | xxxxxxx | RW | | | | | buffer (IN or OUT) | | | | | | | | | | | | F600 | 512 | reserved | | | | | | | | | | | | | F800 | 1024 | EP6FIFOBUF | 512/1024-byte EP 6/slave | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXX | RW | | | | | FIFO buffer (IN or OUT) | | | | | | | | | | | | FC00 | 512 | EP8FIFOBUF | 512 byte EP 8/slave FIFO<br>buffer (IN or OUT) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXX | RW | | FE00 | 512 | reserved | buller (IIV of OOT) | | | | | | | | | | | | | 312 | | | 0 | DISCON | 0 | 0 | 0 | 0 | 0 | 400 kHz | [14 | - /- | | XXXX | | I <sup>2</sup> C Configuration Byte | -t (OFD-) | U | DISCON | U | 0 | U | U | U | 400 KHZ | xxxxxxxxl <sup>14</sup> | n/a | | 20 | | Special Function Regis | , , | D.7 | - | 5.5 | D.4 | D0 | D0 | D.1 | D.0 | | DIM | | 80 | 1 | IOA [13] | Port A (bit addressable) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXX | RW | | 81 | 1 | SP | Stack Pointer | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000111 | RW | | 82 | 1 | DPL0 | Data Pointer 0 L | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | 00000000 | RW | | 83 | 1 | DPH0 | Data Pointer 0 H | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | 00000000 | RW | | 84 | 1 | DPL1 [13] | Data Pointer 1 L | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | 00000000 | RW | | 85 | 1 | DPH1 [13] | Data Pointer 1 H | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | 00000000 | RW | | 86 | 1 | DPS [13] | Data Pointer 0/1 select | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SEL | 00000000 | RW | | 87 | 1 | PCON | Power Control | SMOD0 | х | 1 | 1 | х | х | x | IDLE | 00110000 | RW | | 88 | 1 | TCON | Timer/Counter Control (bit | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | 00000000 | RW | | | | | addressable) | | | | | | | | | | | | 89 | 1 | TMOD | Timer/Counter Mode | GATE | CT | M1 | M0 | GATE | CT | M1 | M0 | 00000000 | RW | | | | | Control | | | | | | | | | | | | 8A | 1 | TL0 | Timer 0 reload L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | 8B | 1 | TL1 | Timer 1 reload L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | 8C | 1 | TH0 | Timer 0 reload H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | 00000000 | RW | | 8D | 1 | TH1 | Timer 1 reload H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | 00000000 | RW | | 8E | 1 | CKCON [13] | Clock Control | х | х | T2M | T1M | TOM | MD2 | MD1 | MD0 | 00000001 | RW | | 8F | 1 | reserved | | | | İ | | | | | | | | | 90 | 1 | IOB <sup>[13]</sup> | Port B (bit addressable) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXXX | RW | | 91 | 1 | EXIF [13] | External Interrupt Flag(s) | IE5 | IE4 | I <sup>2</sup> CINT | USBNT | 1 | 0 | 0 | 0 | 00001000 | RW | | 92 | 1 | MPAGE [13] | Upper Addr Byte of MOVX | | A14 | A13 | A12 | A11 | A10 | A9 | A8 | 00000000 | RW | | 32 | | WIFAGL | using @R0/@R1 | A13 | A14 | A13 | A12 | A11 | A10 | AS | Α0 | 00000000 | IXVV | | 93 | 5 | reserved | 000 | | | | | | | | | | | | - | 1 | SCON0 | Serial Port 0 Control (bit | SM0 0 | SM1 0 | SM2 0 | REN 0 | TB8 0 | RB8 0 | TI 0 | RI 0 | 00000000 | RW | | , , | | 000.10 | addressable) | 00_0 | ····_ | 02_0 | | . 20_0 | | | 0 | 0000000 | | | 99 | 1 | SBUF0 | Serial Port 0 Data Buffer | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | 9A | 1 | AUTOPTRH1 [13] | Autopointer 1 Address H | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | 00000000 | RW | | 9B | 1 | AUTOPTRL1 [13] | Autopointer 1 Address L | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | 00000000 | RW | | 9C | 1 | reserved | | | | - | | | | | | | | | 9D | 1 | AUTOPTRH2 [13] | Autopointer 2 Address H | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | 00000000 | RW | | 9E | 1 | AUTOPTRL2 [13] | Autopointer 2 Address L | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | 00000000 | RW | | 9E<br>9F | 1 | reserved | Autopolitiei 2 Address L | A/ | AU | AS | A4 | AS | AZ | AI | AU | 00000000 | KVV | | | 1 | | D + O (1); 11 | D.7 | D.0 | 5.5 | D.4 | D.0 | D0 | D.4 | D.0 | | DIM | | A0 | 1 | IOC [13] | Port C (bit addressable) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXX | RW | | A1 | 1 | INT2CLR [13] | Interrupt 2 clear | Х | Х | Х | Х | Х | Х | х | Х | XXXXXXX | W | | A2 | 1 | INT4CLR [13] | Interrupt 4 clear | Х | Х | Х | Х | Х | Х | х | х | XXXXXXX | W | | | 5 | reserved | | | | | | | | | | | | | A8 | 1 | IE | Interrupt Enable (bit | EA | ES1 | ET2 | ES0 | ET1 | EX1 | ET0 | EX0 | 00000000 | RW | | | | <u> </u> | addressable) | | | | | | | | | | | | A9 | 1 | reserved | | | | | | | | | | | <u> </u> | | AA | 1 | EP2468STAT [13] | Endpoint 2,4,6,8 status | EP8F | EP8E | EP6F | EP6E | EP4F | EP4E | EP2F | EP2E | 01011010 | R | | AB | 1 | EP24FIFOFLGS [13] | Endpoint 2,4 slave FIFO | 0 | EP4PF | EP4EF | EP4FF | 0 | EP2PF | EP2EF | EP2FF | 00100010 | R | | ٦D | ' | EFZ4FIFUFLGS [10] | status flags | V | CP4PF | EP4EF | CP4FF | ľ | EP2PF | CP2EF | CP2FF | 00100010 | r | | AC | 1 | EP68FIFOFLGS [13] | Endpoint 6,8 slave FIFO | 0 | EP8PF | EP8EF | EP8FF | n | EP6PF | EP6EF | EP6FF | 01100110 | R | | .0 | ' | LI JOI II OI LOG - 7 | status flags | ľ | | | | ľ | | | | 01100110 | | | AD : | 2 | reserved | | | | | | | | | | | | | AF | 1 | AUTOPTRSET-UP [13] | Autopointer 1&2 setup | 0 | 0 | 0 | 0 | 0 | APTR2INC | APTR1INC | APTREN | 00000110 | RW | | | | IOD [13] | Port D (bit addressable) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXXX | RW | | B0 I | 1 | | | | D6 | D5 | D4 | D3 | D2 | D1 | D0 | XXXXXXXX | RW | | B0 | 1 | - | Port F (NOT hit | ID7 | | LL/sJ | U+ | טטן | U2 | ושן | DU | | 1.744 | | B0<br>B1 | 1 | IOE [13] | Port E (NOT bit addressable) | D7 | D6 | | | | | | | | | | B1 | 1 | IOE [13] | addressable) | | | | D4 | D3 | D2 | D1 | D0 | | RW | | B1<br>B2 | 1 1 1 | IOE [13] OEA [13] | addressable)<br>Port A Output Enable | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | B1<br>B2<br>B3 | 1 1 1 1 1 1 | IOE [13] OEA [13] OEB [13] | addressable) Port A Output Enable Port B Output Enable | D7<br>D7 | D6<br>D6 | D5<br>D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | B1<br>B2<br>B3<br>B4 | 1 1 1 1 1 1 | OEA [13] OEB [13] OEC [13] | addressable) Port A Output Enable Port B Output Enable Port C Output Enable | D7<br>D7<br>D7 | D6<br>D6<br>D6 | D5<br>D5<br>D5 | D4<br>D4 | D3<br>D3 | D2<br>D2 | D1<br>D1 | D0<br>D0 | 00000000<br>00000000<br>00000000 | RW<br>RW | | B1<br>B2<br>B3<br>B4<br>B5 | 1 1 1 1 1 1 | OEA [13] OEB [13] OEC [13] OED [13] | addressable) Port A Output Enable Port B Output Enable Port C Output Enable Port D Output Enable | D7<br>D7<br>D7<br>D7 | D6<br>D6<br>D6<br>D6 | D5<br>D5<br>D5<br>D5 | D4<br>D4<br>D4 | D3<br>D3<br>D3 | D2<br>D2<br>D2 | D1<br>D1<br>D1 | D0<br>D0<br>D0 | 00000000<br>00000000<br>00000000<br>00000000 | RW<br>RW<br>RW | | B1<br>B2<br>B3<br>B4 | 1 1 1 1 1 1 1 1 1 1 | OEA [13] OEB [13] OEC [13] | addressable) Port A Output Enable Port B Output Enable Port C Output Enable | D7<br>D7<br>D7 | D6<br>D6<br>D6 | D5<br>D5<br>D5 | D4<br>D4 | D3<br>D3 | D2<br>D2 | D1<br>D1 | D0<br>D0 | 00000000<br>00000000<br>00000000 | RW<br>RW | Notes 13. SFRs not part of the standard 8051 architecture. 14. If no NAND is detected by the SIE then the default is 00000000. ## Table 9. NX2LP-Flex Register Summary (continued) | Hex | Size | Name | Description | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | Default | Access | |-----|------|------------------------------------|-------------------------------------------------|-------|-------|-------|-------|-------|----------|-------------------|--------|----------|----------| | B8 | 1 | IP | Interrupt Priority (bit addressable) | 1 | PS1 | PT2 | PS0 | PT1 | PX1 | PT0 | PX0 | 10000000 | RW | | B9 | 1 | reserved | | | | | | | | | | | | | BA | 1 | EP01STAT <sup>[15]</sup> | Endpoint 0&1 Status | 0 | 0 | 0 | 0 | 0 | EP1INBSY | EP10UTBS<br>Y | EP0BSY | 00000000 | R | | BB | 1 | GPIFTRIG [15, 16] | Endpoint 2,4,6,8 GPIF slave FIFO Trigger | DONE | 0 | 0 | 0 | 0 | RW | EP1 | EP0 | 10000xxx | brrrrbbb | | вс | 1 | reserved | | | | | | | | | | | | | BD | 1 | GPIFSGLDATH [15] | GPIF Data H (16-bit mode only) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | xxxxxxx | RW | | BE | 1 | GPIFSGLDATLX [15] | GPIF Data L w/Trigger | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | xxxxxxx | RW | | BF | 1 | GPIFSGLDAT<br>LNOX <sup>[15]</sup> | GPIF Data L w/No Trigger | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | xxxxxxx | R | | C0 | 1 | SCON1 [15] | Serial Port 1 Control (bit addressable) | SM0_1 | SM1_1 | SM2_1 | REN_1 | TB8_1 | RB8_1 | TI_1 | RI_1 | 00000000 | RW | | C1 | 1 | SBUF1 <sup>[15]</sup> | Serial Port 1 Data Buffer | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | C2 | 6 | reserved | | | | | | | | | | | | | C8 | 1 | T2CON | Timer/Counter 2 Control (bit addressable) | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | CT2 | CPRL2 | 00000000 | RW | | C9 | 1 | reserved | | | | | | | | | | | | | CA | 1 | RCAP2L | Capture for Timer 2,<br>auto-reload, up-counter | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | СВ | 1 | RCAP2H | Capture for Timer 2, auto-reload, up-counter | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | CC | 1 | TL2 | Timer 2 reload L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | CD | 1 | TH2 | Timer 2 reload H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | 00000000 | RW | | CE | 2 | reserved | | | | | | | | | | | | | D0 | 1 | PSW | Program Status Word (bit addressable) | CY | AC | F0 | RS1 | RS0 | OV | F1 | Р | 00000000 | RW | | D1 | 7 | reserved | | | | | | | | | | | | | D8 | 1 | EICON [15] | External Interrupt Control | SMOD1 | 1 | ERESI | RESI | INT6 | 0 | 0 | 0 | 01000000 | RW | | D9 | 7 | reserved | | | | | | | | | | | | | E0 | 1 | ACC | Accumulator (bit addressable) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | E1 | 7 | reserved | | | | | | | | | | | | | E8 | 1 | EIE <sup>[15]</sup> | External Interrupt<br>Enable(s) | 1 | 1 | 1 | EX6 | EX5 | EX4 | El <sup>2</sup> C | EUSB | 11100000 | RW | | E9 | 7 | reserved | _ | | | | | | | | | | | | F0 | 1 | В | B (bit addressable) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 00000000 | RW | | F1 | 7 | reserved | | | | | | | | | | | | | F8 | 1 | EIP <sup>[15]</sup> | External Interrupt Priority<br>Control | 1 | 1 | 1 | PX6 | PX5 | PX4 | PI <sup>2</sup> C | PUSB | 11100000 | RW | | F9 | 7 | reserved | | | | | | | | | | | | R = all bits read-only W = all bits write-only r = read-only bit w = write-only bit b = both read/write bit <sup>15.</sup> SFRs not part of the standard 8051 architecture. 16. If no NAND is detected by the SIE then the default is 00000000. ## **Absolute Maximum Ratings** | Power Dissipation | |--------------------------------------------------------------------------------------------| | Operating Conditions | | T <sub>A</sub> (Ambient Temperature Under Bias)<br>Commercial0 °C to +70 °C | | T <sub>A</sub> (Ambient Temperature Under Bias)<br>Industrial—40 °C to +105 °C | | Supply Voltage+3.00 V to +3.60 V | | Ground Voltage 0 V | | F <sub>OSC</sub> (Oscillator or Crystal<br>Frequency) 24 MHz ± 100 ppm (Parallel Resonant) | ## **DC Electrical Characteristics** | Parameter | Description | Conditions | Min | Тур | Max | Unit | |-------------------------|------------------------------|--------------------------------------|------|-----|---------------------|------| | V <sub>CC</sub> | Supply voltage | | 3.00 | 3.3 | 3.60 | V | | V <sub>CC</sub> ramp up | 0 to 3.3 V | | 200 | _ | _ | μS | | V <sub>IH</sub> | Input HIGH voltage | | 2 | _ | 5.25 | V | | V <sub>IL</sub> | Input LOW voltage | | -0.5 | _ | 0.8 | V | | $V_{IH\_X}$ | Crystal input HIGH voltage | | 2 | _ | 5.25 | V | | $V_{IL\_X}$ | Crystal input LOW voltage | | -0.5 | _ | 0.8 | V | | I <sub>I</sub> | Input leakage current | 0< V <sub>IN</sub> < V <sub>CC</sub> | _ | _ | ±10 | μА | | V <sub>OH</sub> | Output voltage HIGH | I <sub>OUT</sub> = 4 mA | 2.4 | _ | _ | V | | V <sub>OL</sub> | Output LOW voltage | I <sub>OUT</sub> = –4 mA | _ | _ | 0.4 | V | | I <sub>OH</sub> | Output current HIGH | | _ | _ | 4 | mA | | I <sub>OL</sub> | Output current LOW | | _ | _ | 4 | mA | | C <sub>IN</sub> | Input pin capacitance | Except D+/D- | _ | _ | 10 | pF | | | | D+/D- | _ | _ | 15 | pF | | I <sub>SUSP</sub> | Suspend current | Connected | _ | 300 | 380 <sup>[18]</sup> | μА | | | CY7C68034 | Disconnected | _ | 100 | 150 <sup>[18]</sup> | μА | | | Suspend current | Connected | _ | 0.5 | 1.2 <sup>[18]</sup> | mA | | | CY7C68033 | Disconnected | _ | 0.3 | 1.0 <sup>[18]</sup> | mA | | I <sub>CC</sub> | Supply current | 8051 running, connected to USB HS | _ | 43 | _ | mA | | | | 8051 running, connected to USB FS | _ | 35 | _ | mA | | I <sub>UNCONFIG</sub> | Unconfigured current | Before bMaxPower granted by host | _ | 43 | _ | mA | | T <sub>RESET</sub> | Reset time after valid power | V <sub>CC</sub> min = 3.0 V | 5.0 | _ | _ | ms | | | Pin reset after powered on | | 200 | _ | _ | μS | ### **USB Transceiver** USB 2.0-compliant in full and high speed modes. #### Notes 17. Applying power to I/O pins when the chip is not powered is not recommended. 18. Measured at Max V<sub>CC</sub>, 25 °C. ## **AC Electrical Characteristics** #### **USB Transceiver** USB 2.0-compliant in full and high speed modes. ### Slave FIFO Asynchronous Read Figure 11. Slave FIFO Asynchronous Read Timing Diagram [19] Table 10. Slave FIFO Asynchronous Read Parameters [20] | Parameter | Description | Min | Max | Unit | | |--------------------|--------------------------------------------|-----|------|------|--| | t <sub>RDpwl</sub> | SLRD pulse width LOW | 50 | _ | ns | | | t <sub>RDpwh</sub> | SLRD pulse width HIGH | 50 | _ | ns | | | t <sub>XFLG</sub> | SLRD to FLAGS output propagation delay | _ | 70 | ns | | | t <sub>XFD</sub> | SLRD to FIFO data output propagation delay | _ | 15 | ns | | | t <sub>OEon</sub> | SLOE turn on to FIFO data valid | _ | 10.5 | ns | | | t <sub>OEoff</sub> | SLOE turn off to FIFO data hold | _ | 10.5 | ns | | ## Slave FIFO Asynchronous Write Figure 12. Slave FIFO Asynchronous Write Timing Diagram [19] Table 11. Slave FIFO Asynchronous Write Parameters with Internally Sourced IFCLK [21] | Parameter | Description | Min | Max | Unit | |--------------------|----------------------------------------|-----|-----|------| | t <sub>WRpwl</sub> | SLWR pulse LOW | 50 | - | ns | | t <sub>WRpwh</sub> | SLWR pulse HIGH | 70 | - | ns | | t <sub>SFD</sub> | SLWR to FIFO DATA setup time | 10 | _ | ns | | t <sub>FDH</sub> | FIFO DATA to SLWR hold time | 10 | _ | ns | | t <sub>XFD</sub> | SLWR to FLAGS output propagation delay | _ | 70 | ns | - 19. Dashed lines denote signals with programmable polarity. - 20. Slave FIFO asynchronous parameter values use internal IFCLK setting at 48 MHz. 21. GPIF asynchronous RDY<sub>x</sub> signals have a minimum setup time of 50 ns when using internal 48 MHz IFCLK. ## Slave FIFO Asynchronous Packet End Strobe Figure 13. Slave FIFO Asynchronous Packet End Strobe Timing Diagram [22] Table 12. Slave FIFO Asynchronous Packet End Strobe Parameters [23] | Parameter | Description | Min | Max | Unit | |--------------------|------------------------------------------|-----|-----|------| | t <sub>PEpwl</sub> | PKTEND pulse width LOW | 50 | _ | ns | | t <sub>PWpwh</sub> | PKTEND pulse width HIGH | 50 | _ | ns | | t <sub>XFLG</sub> | PKTEND to FLAGS output propagation delay | ı | 115 | ns | ## Slave FIFO Output Enable Figure 14. Slave FIFO Output Enable Timing Diagram [24] Table 13. Slave FIFO Output Enable Parameters | Parameter | Description | Min | Max | Unit | |--------------------|---------------------------------|-----|------|------| | t <sub>OEon</sub> | SLOE assert to FIFO DATA output | - | 10.5 | ns | | t <sub>OEoff</sub> | SLOE deassert to FIFO DATA hold | _ | 10.5 | ns | - 22. SFRs not part of the standard 8051 architecture. - 23. Slave FIFO asynchronous parameter values use internal IFCLK setting at 48 MHz. - 24. Dashed lines denote signals with programmable polarity. ## Slave FIFO Address to Flags/Data Figure 15. Slave FIFO Address to Flags/Data Timing Diagram [25] Table 14. Slave FIFO Address to Flags/Data Parameters | Parameter | Description | Min | Max | Unit | |-------------------|---------------------------------------------------|-----|------|------| | t <sub>XFLG</sub> | FIFOADR[1:0] to FLAGS output propagation delay | _ | 10.7 | ns | | t <sub>XFD</sub> | FIFOADR[1:0] to FIFODATA output propagation delay | _ | 14.3 | ns | ## **Slave FIFO Asynchronous Address** Figure 16. Slave FIFO Asynchronous Address Timing Diagram [25] Table 15. Slave FIFO Asynchronous Address Parameters [26] | Parameter | Description | Min | Max | Unit | |------------------|---------------------------------------------|-----|-----|------| | t <sub>SFA</sub> | FIFOADR[1:0] to SLRD/SLWR/PKTEND Setup Time | 10 | _ | ns | | t <sub>FAH</sub> | RD/WR/PKTEND to FIFOADR[1:0] Hold Time | 10 | _ | ns | <sup>25.</sup> Dashed lines denote signals with programmable polarity. 26. Slave FIFO asynchronous parameter values use internal IFCLK setting at 48 MHz. #### Sequence Diagram Sequence Diagram of a Single and Burst Asynchronous Read Figure 17. Slave FIFO Asynchronous Read Sequence and Timing Diagram [27] Figure 18. Slave FIFO Asynchronous Read Sequence of Events Diagram Figure 17 shows the timing relationship of the SLAVE FIFO signals during an asynchronous FIFO read. It shows a single read followed by a burst read. - At t = 0 the FIFO address is stable and the SLCS signal is asserted. - At t = 1, SLOE is asserted. This results in the data bus being driven. The data that is driven on to the bus is previous data, it data that was in the FIFO from a prior read cycle. - At t = 2, SLRD is asserted. The SLRD must meet the minimum active pulse of t<sub>RDpwl</sub> and minimum deactive pulse width of t<sub>RDpwh</sub>. If SLCS is used then, SLCS must be in asserted with SLRD or before SLRD is asserted (that is the SLCS and SLRD signals must both be asserted to start a valid read condition). ■ The data that is driven, after asserting SLRD, is the updated data from the FIFO. This data is valid after a propagation delay of t<sub>XFD</sub> from the activating edge of SLRD. In Figure 17, data N is the first valid data read from the FIFO. For data to appear on the data bus during the read cycle (that is SLRD is asserted), SLOE MUST be in an asserted state. SLRD and SLOE can also be tied together. The same sequence of events is also shown for a burst read marked with T=0 through 5. **Note** In burst read mode, during SLOE is assertion, the data bus is in a driven state and outputs the previous data. After SLRD is asserted, the data from the FIFO is driven on the data bus (SLOE must also be asserted) and then the FIFO pointer is incremented. #### Note 27. Dashed lines denote signals with programmable polarity. Document Number: 001-04247 Rev. \*Q Sequence Diagram of a Single and Burst Asynchronous Write t<sub>FAH</sub> **FIFOADR** (T=0) twRpwh t<sub>WRpwh</sub> t<sub>WRpwh</sub> t<sub>WRpwl</sub> t<sub>WRpwl</sub> twRpwl **SLWR** (T=9) **SLCS** t<sub>XFLG</sub> **FLAGS** t<sub>SFD</sub> t<sub>FDH</sub> t<sub>SFD</sub> t<sub>FDH</sub> t<sub>SFD</sub> t<sub>FDH</sub> t<sub>SFD</sub> t<sub>FDH</sub> DATA (T=5) (T=8) (T=2) Figure 19. Slave FIFO Asynchronous Write Sequence and Timing Diagram [28] Figure 19 shows the timing relationship of the SLAVE FIFO write in an asynchronous mode. The diagram shows a single write followed by a burst write of three bytes and committing the 4-byte-short packet using PKTEND. (<del>1=</del>2) **PKTEND** - At t = 0 the FIFO address is applied, insuring that it meets the setup time of t<sub>SFA</sub>. If SLCS is used, it must also be asserted (SLCS may be tied low in some applications). - At t = 1 SLWR is asserted. SLWR must meet the minimum active pulse of t<sub>WRpwl</sub> and minimum de-active pulse width of t<sub>WRpwh</sub>. If the SLCS is used, it must be in asserted with SLWR or before SLWR is asserted. - At t = 2, data must be present on the bus t<sub>SFD</sub> before the deasserting edge of SLWR. At t = 3, deasserting SLWR causes the data to be written from the data bus to the FIFO and then increments the FIFO pointer. The FIFO flag is also updated after $t_{XFLG}$ from the deasserting edge of SLWR. t<sub>PEpwh</sub> The same sequence of events are shown for a burst write and is indicated by the timing marks of T=0 through 5. **Note** In the burst write mode, after SLWR is deasserted, the data is written to the FIFO and then the FIFO pointer is incremented to the next byte in the FIFO. The FIFO pointer is post incremented. As shown in Figure 19 after the four bytes are written to the FIFO and SLWR is deasserted, the short 4-byte packet can be committed to the host using the PKTEND. The external device should be designed to not assert SLWR and the PKTEND signal at the same time. It should be designed to assert the PKTEND after SLWR is deasserted and met the minimum de-asserted pulse width. The FIFOADDR lines are to be held constant during the PKTEND assertion. #### Note 28. Dashed lines denote signals with programmable polarity. ## **Ordering Information** | Ordering Code | Description | | | |----------------------------------------------|-----------------------------|--|--| | Silicon for battery-powered applications | | | | | CY7C68034-56LTXI | 8 × 8 mm, 56-pin QFN (Sawn) | | | | Silicon for non-battery-powered applications | | | | | CY7C68033-56LTXC | 8 × 8 mm, 56-pin QFN (Sawn) | | | ## **Ordering Code Definitions** ## **Package Diagrams** Figure 20. 56-pin QFN ((8 × 8 × 1.0 mm) 4.5 × 5.2 E-Pad (Sawn)) Package Outline, 001-53450 001-53450 \*E ## **PCB Layout Recommendations** Follow these recommendations <sup>[29]</sup> to ensure reliable high performance operation: - At least a four-layer impedance controlled boards is recommended to maintain signal quality. - Specify impedance targets (ask your board vendor what they can achieve) to meet USB specifications. - To control impedance, maintain trace widths and trace spacing. - Minimize any stubs to avoid reflected signals. - Connections between the USB connector shell and signal ground must be done near the USB connector. - Bypass/flyback caps on VBUS, near connector, are recommended. - DPLUS and DMINUS trace lengths should be kept to within 2 mm of each other in length, with preferred length of 20–30 mm. - Maintain a solid ground plane under the DPLUS and DMINUS traces. Do not allow the plane to be split under these traces. - No vias should be placed on the DPLUS or DMINUS trace routing unless absolutely necessary. - Isolate the DPLUS and DMINUS traces from all other signal traces as much as possible. # **Quad Flat Package No Leads (QFN) Package Design Notes** Electrical contact of the part to the printed circuit board (PCB) is made by soldering the leads on the bottom surface of the package to the PCB. Therefore, special attention is required to the heat transfer area below the package to provide a good thermal bond to the circuit board. Design a copper (Cu) fill into the PCB as a thermal pad under the package. Heat is transferred from the NX2LP-Flex to the PCB through the device's metal paddle on the bottom side of the package. It is then conducted from the PCB's thermal pad to the inner ground plane by a 5 × 5 array of vias. A via is a plated through hole in the PCB with a finished diameter of 13 mil. The QFN's metal die paddle must be soldered to the PCB's thermal pad. Solder mask is placed on the board top side over each via to resist solder flow into the via. The mask on the top side also minimizes outgassing during the solder reflow process. Figure 21 displays a cross-sectional area underneath the package. The cross section is of only one via. The solder paste template needs to be designed to enable at least 50% solder coverage. The thickness of the solder paste template should be 5 mil. It is recommended that 'No Clean' type 3 solder paste is used for mounting the part. Nitrogen purge is recommended during reflow. Figure 22 is a plot of the solder mask pattern and Figure 23 displays an X-Ray image of the assembly (darker areas indicate solder). Figure 21. Cross-section of the Area Underneath the QFN Package. Figure 22. Plot of the Solder Mask (White Area) Figure 23. X-ray Image of the Assembly ## **Acronyms** | Acronym | Description | |---------|-----------------------------------------------------| | ASIC | application specific integrated circuit | | CPU | central processing unit | | DSP | digital signal processor | | ECC | error correcting codes | | EEPROM | electrically erasable programmable read only memory | | FIFO | first in first out | | GPIF | general programmable interface | | GPIO | general purpose input/output | | I/O | input/output | | LAN | local area network | | LSB | least-significant bit | | MSB | most-significant bit | | PLL | phase locked loop | | PCB | printed circuit board | | PSoC | programmable system-on-chip | | QFN | quad flat no leads | | RAM | random access memory | | ROM | read only memory | | SCL | serial clock | | SDA | serial data line | | SIE | serial interface engine | | USB | universal serial bus | ## **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | |--------|-------------------| | °C | degree Celsius | | kHz | kilohertz | | MHz | megahertz | | μΑ | microampere | | μs | microsecond | | μW | microwatt | | mA | milliampere | | mm | millimeter | | ms | millisecond | | mV | millivolt | | mW | milliwatt | | ns | nanosecond | | Ω | ohms | | % | percent | | pF | picofarad | | ppm | parts per million | | V | volt | ## **Document History Page** | Document<br>Document | t Title: CY7C<br>t Number: 00 | 68033/CY70<br>01-04247 | C68034, EZ-US | B <sup>®</sup> NX2LP-Flex™ Flexible USB NAND Flash Controller | |----------------------|-------------------------------|------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | ** | 388499 | GIR | 08/04/2005 | New data sheet (Preliminary Draft). | | *A | 394699 | XUT | 08/31/2005 | Minor Change: Post to external web. Publicly announcing the parts. | | *B | 400518 | GIR | 10/06/2005 | Changed status from Preliminary to Final. Updated CY7C68033/CY7C68034 Silicon Features: Replaced "USB 2.0–USB-IF high-speed certification pending" with "Certified compliant for Bus- or Self-powered USB 2.0 operation (TID# 40490118)". Updated Applications: Fixed typo (Corrected caption of Figure 2). Updated to new template. | | *C | 433952 | RGL | 03/21/2006 | Added I <sup>2</sup> C functionality related information in all instances across the document. | | *D | 498295 | KKU | 08/31/2006 | Replaced IO with I/O in all instances across the document. Replaced set-up with setup in all instances across the document. Updated Pin Assignments: Updated Figure 9 (Replaced IFCLK and CLKOUT pins with GPIO8 and GPIO9 and removed external IFCLK). Updated AC Electrical Characteristics: Removed "GPIF Synchronous Signals". Removed "Slave FIFO Synchronous Read". Removed "Slave FIFO Synchronous Write". Removed "Slave FIFO Synchronous Packet End Strobe". Removed "Slave FIFO Synchronous Address". Updated Sequence Diagram: Removed "Single and Burst Synchronous Read Example". Removed "Single and Burst Synchronous Write". Updated to new template. | | *E | 2717536 | DPT | 06/11/2009 | Updated Ordering Information: Updated part numbers. Updated Package Diagrams: spec 51-85144 – Changed revision from *E to *G. Added spec 001-53450 **. Updated to new template. | | *F | 2728424 | GNKK | 07/02/2009 | Minor Change:<br>Updated revision in the footer across the document. | | *G | 2896281 | ODC | 03/19/2010 | Updated Ordering Information: Updated part numbers. Updated Package Diagrams: spec 51-85144 – Changed revision from *G to *H. spec 001-53450 – Changed revision from ** to *B. Updated to new template. | | *H | 2933818 | SHAH /<br>AESA | 05/18/2010 | Updated Default NAND Firmware Features: Updated details under "NAND sizes supported per chip select". Added Acronyms. Formatted table footnotes across the document (Changed to Notes). | | * | 3349690 | ODC | 08/25/2011 | Updated Package Diagrams: Removed spec 51-85144 *H. Added Units of Measure. Updated to new template. Completing Sunset Review. | ## **Document History Page** (continued) | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | |------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | *J | 3668026 | GAYA | 07/06/2012 | Updated Ordering Information: Updated part numbers. Completing Sunset Review. | | *K | 3711000 | GAYA | 08/13/2012 | Updated Absolute Maximum Ratings: Added Industrial Temperature Range related information. Updated Operating Conditions: Added Industrial Temperature Range related information. | | *L | 4505623 | GAYA | 09/23/2014 | Updated Default NAND Firmware Features: Updated details under "Industry-standard ECC NAND flash correction". Updated Package Diagrams: spec 001-53450 – Changed revision from *B to *D. | | *M | 4612073 | GAYA | 01/12/2015 | Updated Pin Assignments: Updated Figure 9. Updated Table 8: Updated details in "Default Pin Name" column corresponding to 56-pin QF Pin Number 54 and 13. Updated to new template. | | *N | 4928521 | GAYA | 09/21/2015 | No technical updates.<br>Completing Sunset Review. | | *O | 5755453 | HARA | 05/30/2017 | Updated Cypress Logo and Copyright. | | *P | 6339210 | ANNR | 10/09/2018 | Updated to new template. Completing Sunset Review. | | *Q | 6565692 | ANNR | 05/03/2019 | Updated Functional Overview: Updated Interrupt System: Updated INT2 Interrupt Request and Enable Registers: Updated hyperlinks. Updated Reset and Wakeup: Updated Reset Pin: Updated description. Updated Ordering Information: Updated part numbers. Updated Package Diagrams: spec 001-53450 – Changed revision from *D to *E. Updated PCB Layout Recommendations: Updated Note 29. Updated Quad Flat Package No Leads (QFN) Package Design Notes: Updated description. Updated to new template. | ## Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. cypress.com/touch cypress.com/wireless cypress.com/usb #### **Products** Touch Sensing **USB Controllers** Wireless Connectivity Arm® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic ## PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU #### **Cypress Developer Community** Community | Projects | Video | Blogs | Training | Components ## **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2005–2019. This document is the property of Cypress Semiconductor Corporation and its subsidiaries ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security Breach"). Cypress disclaims any liability relating to any Security Breach. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. "High-Risk Device" means any device or system whose failure could cause personal injury, death, or property damage. Examples of High-Risk Devices are weapons, nuclear installations, surgical implants, and other medical devices. "Critical Component" means any component of a High-Risk Device whose failure to perform can be reasonably expected to cause, directly or indirectly, the failure of Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 001-04247 Rev. \*Q Revised May 3, 2019 Page 41 of 41