www.ti.com SCES845A - JANUARY 2013-REVISED FEBRUARY 2013 # **16-BIT DUAL-SUPPLY BUS TRANSCEIVER** WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3-STATE OUTPUTS Check for Samples: SN74AVCB164245-EP #### **FEATURES** - Member of the Texas Instruments Widebus™ Family - **DOC™ Circuitry Dynamically Changes Output** Impedance, Resulting in Noise Reduction Without Speed Degradation - **Dynamic Drive Capability Is Equivalent to** Standard Outputs With I<sub>OH</sub> and I<sub>OL</sub> of ±24 mA at 2.5-V V<sub>CC</sub> - Control Inputs $V_{IH}$ and $V_{IL}$ Levels Are Referenced to V<sub>CCB</sub> Voltage - If Either V<sub>CC</sub> Input Is at GND, Both Ports Are in the High-Impedance State - **Overvoltage-Tolerant Inputs and Outputs** Allow Mixed-Voltage-Mode Data Communications - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Fully Configurable Dual-Rail Design Allows Each Port to Operate Over Full 1.4-V to 3.6-V **Power-Supply Range** - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - **ESD Protection Exceeds JESD 22** - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 750-V Charged-Device Model (C101) ## SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS - **Controlled Baseline** - One Assembly and Test Site - One Fabrication Site - Available in Military (-55°C to 125°C) Temperature Ranges (1) - **Extended Product Life Cycle** - **Extended Product-Change Notification** - **Product Traceability** - (1) Custom temperature ranges available #### **DESCRIPTION** This 16-bit (dual-octal) noninverting bus transceiver uses two separate configurable power-supply rails. The A port is designed to track V<sub>CCA</sub>. V<sub>CCA</sub> accepts any supply voltage from 1.4 V to 3.6 V. The B port is designed to track V<sub>CCB</sub>. V<sub>CCB</sub> accepts any supply voltage from 1.4 V to 3.6 V. This allows for universal low-voltage bidirectional translation between any of the 1.5-V, 1.8-V, 2.5-V, and 3.3-V voltage nodes. The SN74AVCB164245 is designed for asynchronous communication between data buses. The device transmits data from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the directioncontrol (DIR) input. The output-enable (OE) input can be used to disable the outputs so the buses are effectively isolated. The SN74AVCB164245 is designed so that the control pins (1DIR, 2DIR, 1OE, and 2OE) are supplied by V<sub>CCB</sub>. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CCB}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. If either V<sub>CC</sub> input is at GND, both ports are in the high-impedance state. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus, DOC are trademarks of Texas Instruments. ## Table 1. ORDERING INFORMATION<sup>(1)</sup> | T <sub>A</sub> | PACK | AGE | ORDERABLE PART NUMBER | TOP-SIDE MARKING | VID NUMBER | |----------------|-----------|--------------|-----------------------|------------------|------------------| | –55°C to 125°C | TSSOP-DGG | Reel of 2000 | CAVCB164245MDGGREP | AVCB164245M | V62/13602-01XE | | -55°C 10 125°C | 13307-066 | Tube of 40 | CAVCB164245MDGGEP | AVC6104245IVI | V62/13602-01XE-T | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com. #### **TERMINAL ASSIGNMENTS** # DGG PACKAGE (TOP VIEW) # FUNCTION TABLE (EACH 8-BIT SECTION) | INP | UTS | OPERATION | |-----|-----|-----------------| | ŌĒ | DIR | OPERATION | | L | L | B data to A bus | | L | Н | A data to B bus | | Н | Χ | Isolation | Figure 1. LOGIC DIAGRAM (POSITIVE LOGIC) Pin numbers shown are for the DGG and DGV packages. ## **ABSOLUTE MAXIMUM RATINGS**(1) over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |--------------------------------------|-------------------------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------| | V <sub>CCA</sub><br>V <sub>CCB</sub> | Supply voltage range | | -0.5 | 4.6 | ٧ | | | | I/O ports (A port) | -0.5 | 4.6 | | | VI | Input voltage range <sup>(2)</sup> | I/O ports (B port) | -0.5 | 4.6 | V | | | | Control inputs | -0.5 | 4.6 | | | M | Voltage range applied to any output in the high-impedance or power-off | A port | -0.5 | 4.6 | V | | Vo | state <sup>(2)</sup> | B port | -0.5 4.6 rts (A port) -0.5 4.6 rts (B port) -0.5 4.6 ol inputs -0.5 4.6 -0.5 4.6 -0.5 V <sub>CCA</sub> + 0.6 -0.5 V <sub>CCB</sub> + 0.6 -50 ±50 ±100 | 4.6 | V | | V | Valtage range emplied to any output in the high or law state(2) (3) | A port | -0.5 | V <sub>CCA</sub> + 0.5 | V | | Vo | Voltage range applied to any output in the high or low state (2) (3) | B port | -0.5 | V <sub>CCB</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | lok | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | | | ±50 | mA | | | Continuous current through V <sub>CCA</sub> , V <sub>CCB</sub> , or GND | | | ±100 | mA | | TJ | Maximum junction temperature | | | 150 | °C | | T <sub>stg</sub> | Storage temperature range | · | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. Product Folder Links: SN74AVCB164245-EP <sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(3)</sup> The output positive-voltage rating may be exceeded up to 4.6 V maximum if the output current rating is observed. #### THERMAL INFORMATION | | | SN74AVCB164245 | | |------------------|-------------------------------------------------------------|----------------|---------------| | | THERMAL METRIC <sup>(1)</sup> | DGG | UNITS | | | | 48 PINS | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance <sup>(2)</sup> | 59.9 | | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (3) | 13.9 | | | $\theta_{JB}$ | Junction-to-board thermal resistance (4) | 27.1 | 9 <b>0</b> AA | | ΨЈТ | Junction-to-top characterization parameter (5) | 0.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter <sup>(6)</sup> | 26.8 | | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance (7) | N/A | | - (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. - (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. - (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. - (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. - (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). - (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). - (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. # RECOMMENDED OPERATING CONDITIONS (1)(2)(3) $T_A = -55$ °C to 125°C, over recommended input voltage range (unless otherwise noted) | | | | V <sub>CCI</sub> | V <sub>cco</sub> | MIN | MAX | UNIT | |------------------|--------------------------------------------------------------------------------------------------------|----------------------|------------------|------------------|-------------------------|-------------------------|-------| | V <sub>CCA</sub> | Supply voltage | | | | 1.4 | 3.6 | V | | V <sub>CCB</sub> | Supply voltage | | | | 1.4 | 3.6 | V | | | | | 1.4 V to 1.95 V | | V <sub>CCI</sub> × 0.65 | | | | $V_{IH}$ | High-level input voltage | Data inputs | 1.95 V to 2.7 V | | 1.7 | | V | | | | | 2.7 V to 3.6 V | | 2 | | • | | | | | 1.4 V to 1.95 V | | | $V_{CCI} \times 0.35$ | | | $V_{IL}$ | Low-level input voltage | Data inputs | 1.95 V to 2.7 V | | | 0.7 | V | | | | | 2.7 V to 3.6 V | | | 0.8 | • | | | | | 1.4 V to 1.95 V | | V <sub>CCB</sub> × 0.65 | | | | $V_{IH}$ | High-level input voltage | Control inputs | 1.95 V to 2.7 V | | 1.7 | | V | | | | (referenced to AGCB) | 2.7 V to 3.6 V | | 2 | | | | | | | 1.4 V to 1.95 V | | | V <sub>CCB</sub> × 0.35 | | | $V_{IL}$ | Low-level input voltage | | 1.95 V to 2.7 V | | | 0.7 | V | | | | (referenced to ACCB) | 2.7 V to 3.6 V | | | 0.8 | | | VI | Input voltage | | | | 0 | 3.6 | V | | V | Output voltage | Active state | | | 0 | V <sub>cco</sub> | V | | Vo | Output voitage | 3-state | | | 0 | 3.6 | V | | | | | | 1.4 V to 1.6 V | | -2 | | | | High lovel output ourrent | | | 1.65 V to 1.95 V | | -4 | A | | I <sub>OH</sub> | nign-ievei output current | | | 2.3 V to 2.7 V | | -8 | mA | | | | | | 3 V to 3.6 V | | -12 | | | | | | | 1.4 V to 1.6 V | | 2 | | | | Laurana autorit armant | | | 1.65 V to 1.95 V | | 4 | A | | l <sub>OL</sub> | Low-level output current | 3-state | | 2.3 V to 2.7 V | | 8 | mA | | | Low-level input voltage Control inputs (referenced to V <sub>CCB</sub> ) Input voltage Active state | | | 3 V to 3.6 V | | 12 | ·<br> | | Δt/Δν | Input transition rise or fall | rate | | | | 5 | ns/V | | T <sub>A</sub> | Operating free-air tempera | ature | | | -55 | 125 | °C | Product Folder Links: SN74AVCB164245-EP V<sub>CCI</sub> is the V<sub>CC</sub> associated with the data input port. V<sub>CCO</sub> is the V<sub>CC</sub> associated with the data output port. All unused data inputs of the device must be held at V<sub>CCI</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. ## **ELECTRICAL CHARACTERISTICS**(1)(2) $T_A = -55$ °C to 125°C, over recommended input voltage range (unless otherwise noted) | P/ | ARAMETER | TEST COM | NDITIONS | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN | TYP(3) | MAX | UNIT | |-----------------|---------------------------------------------------|------------------------------------------|----------------------|------------------|------------------|------------------------|--------|-------|-------------------------------------------------------------| | | | I <sub>OH</sub> = -100 μA | $V_I = V_{IH}$ | 1.4 V to 3.6 V | 1.4 V to 3.6 V | V <sub>CCO</sub> - 0.2 | | | | | | | I <sub>OH</sub> = -2 mA | $V_I = V_{IH}$ | 1.4 V | 1.4 V | 1.05 | | | | | $V_{OH}$ | | $I_{OH} = -4 \text{ mA}$ | $V_I = V_{IH}$ | 1.65 V | 1.65 V | 1.2 | | | V | | | | $I_{OH} = -8 \text{ mA}$ | $V_I = V_{IH}$ | 2.3 V | 2.3 V | 1.7 | | | | | | | I <sub>OH</sub> = -12 mA | $V_I = V_{IH}$ | 3 V | 3 V | 2.2 | | | 2 2 5 5 V 6 5 6 μA μA 6 5 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 | | | | I <sub>OH</sub> = 100 μA | $V_I = V_{IL}$ | 1.4 V to 3.6 V | 1.4 V to 3.6 V | | | 0.2 | | | | | I <sub>OH</sub> = 2 mA | $V_I = V_{IL}$ | 1.4 V | 1.4 V | | | 0.35 | 5 | | V <sub>OL</sub> | | I <sub>OH</sub> = 4 mA | $V_I = V_{IL}$ | 1.65 V | 1.65 V | | | 0.45 | V | | | | I <sub>OH</sub> = 8 mA | $V_I = V_{IL}$ | 2.3 V | 2.3 V | | | 0.6 | | | | | I <sub>OH</sub> = 12 mA | $V_I = V_{IL}$ | 3 V | 3 V | | | 0.75 | | | lı | Control inputs | V <sub>I</sub> = V <sub>CCB</sub> or GND | | 1.4 V to 3.6 V | 3.6 V | | | ±2.5 | μA | | ı | A port | V 25 V 0 to 2 6 V | | 0 V | 0 to 3.6 V | | | ±10 | | | off | B port | $V_I$ or $V_O = 0$ to 3.6 V | | 0 to 3.6 V | 0 V | | | ±10 | μΑ | | | A or B ports | | OE = V <sub>IH</sub> | 3.6 V | 3.6 V | | ±12 | | | | OZ (4) B port | $V_O = V_{CCO}$ or GND,<br>$V_I = V_{CCI}$ or GND | OF death | 0 V | 3.6 V | | | ±12.5 | μΑ | | | | A port | 1, 1,00,01.01.12 | OE = don't care | 3.6 V | 0 V | | | ±12.5 | | | | · | | • | 1.6 V | 1.6 V | | | 35 | | | | | | | 1.95 V | 1.95 V | | | 35 | | | | | $V_{I} = V_{CCI}$ or GND, | | 2.7 V | 2.7 V | | | 45 | | | ICCA | | $V_{I} = V_{CCI}$ of GND, | I <sub>O</sub> = 0 | 0 V | 3.6 V | | | -50 | μΑ | | | | | | 3.6 V | 0 V | | | 50 | | | | | | | 3.6 V | 3.6 V | | | 50 | | | | | | | 1.6 V | 1.6 V | | | 35 | | | | | | | 1.95 V | 1.95 V | | | 35 | | | | | $V_{I} = V_{CCI}$ or GND, | 1 - 0 | 2.7 V | 2.7 V | | | 45 | μA | | Іссв | | VI = VCCI OI GIND, | $I_O = 0$ | 0 V | 3.6 V | | | 50 | μΑ | | | | | | 3.6 V | 0 V | | | -50 | | | | | | | 3.6 V | 3.6 V | | | 50 | | | Ci | Control inputs | V <sub>I</sub> = 3.3 V or GND | | 3.3 V | 3.3 V | | 4 | | pF | | C <sub>io</sub> | A or B ports | V <sub>O</sub> = 3.3 V or GND | | 3.3 V | 3.3 V | | 5 | | pF | | | | | | • | | | | | | $V_{CCO}$ is the $V_{CC}$ associated with the output port. $V_{CCI}$ is the $V_{CC}$ associated with the input port. All typical values are at $T_A = 25^{\circ}C$ . For I/O ports, the parameter $I_{OZ}$ includes the input leakage current. (2) (3) (4) (1) See datasheet for absolute maximum and minimum recommended operating conditions. Figure 2. SN74AVCB164245-EP Operating Life Derating Chart ## **Switching Characteristics** $T_A = -40$ °C to 85°C, $V_{CCA} = 1.5 \text{ V} \pm 0.1 \text{ V}$ (see ) | PARAMETER | FROM | TO | V <sub>CCB</sub> = ± 0.1 | | V <sub>CCB</sub> = ± 0.1 | | V <sub>CCB</sub> = ± 0.2 | | V <sub>CCB</sub> = ± 0.3 | | UNIT | |------------------|---------|----------|--------------------------|-----|--------------------------|-----|--------------------------|-----|--------------------------|-----|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | 4 | Α | В | 1.7 | 6.7 | 1.9 | 6.3 | 1.8 | 5.5 | 1.7 | 5.8 | no | | t <sub>pd</sub> | В | Α | 1.8 | 6.8 | 2.2 | 7.4 | 2.1 | 7.6 | 2.1 | 7.3 | ns | | | ŌĒ | Α | 2.5 | 8.4 | 2.4 | 7.4 | 2.1 | 5.2 | 1.9 | 4.2 | | | t <sub>en</sub> | OE | В | 2.1 | 9 | 2.9 | 9.8 | 3.2 | 10 | 3 | 9.8 | ns | | t 0E | ŌĒ | Α | 2.2 | 6.9 | 2.3 | 6.1 | 1.3 | 3.6 | 1.3 | 3 | 20 | | t <sub>dis</sub> | OE . | В | 2.1 | 7.1 | 2.3 | 6.4 | 1.7 | 5.1 | 1.6 | 4.8 | ns | ## **SWITCHING CHARACTERISTICS** $T_A = -55^{\circ}\text{C}$ to 125°C, $V_{CCA} = 1.5 \text{ V} \pm 0.1 \text{ V}$ (see Figure 4) | PARAMETER | FROM | TO (OUTPUT) | V <sub>CCB</sub> = 1.5 V<br>± 0.1 V | V <sub>CCB</sub> = 1.8 V<br>± 0.15 V | V <sub>CCB</sub> = 2.5 V<br>± 0.2 V | V <sub>CCB</sub> = 3.3 V<br>± 0.3 V | UNIT | |---------------------|----------|-------------|-------------------------------------|--------------------------------------|-------------------------------------|-------------------------------------|------| | | (INPUT) | (OUTPUT) | MIN MAX | MIN MAX | MIN MAX | MIN MAX | | | • | Α | В | 12.7 | 12.3 | 11.5 | 11.8 | 20 | | $t_{pd}$ | В | Α | 12.8 | 13.4 | 13.6 | 13.3 | ns | | • | ŌĒ | Α | 14.8 | 13.9 | 12.4 | 11.9 | 20 | | t <sub>en</sub> | OE | В | 15 | 15.8 | 16 | 15.8 | ns | | t <sub>dis</sub> OE | <u> </u> | А | 12.9 | 12.1 | 9.6 | 9 | 20 | | t <sub>dis</sub> | OE | В | 13.1 | 12.4 | 11.1 | 10.8 | ns | ## **Switching Characteristics** $T_A = -40$ °C to 85°C, $V_{CCA} = 1.8 \text{ V} \pm 0.15 \text{ V}$ (see ) | PARAMETER | FROM<br>(INPUT) | TO (OUTPUT) | V <sub>CCB</sub> = ± 0.1 | | V <sub>CCB</sub> = ± 0.1 | | V <sub>CCB</sub> = ± 0.2 | | V <sub>CCB</sub> = ± 0.3 | | UNIT | |------------------|-----------------|-------------|--------------------------|-----|--------------------------|-----|--------------------------|-----|--------------------------|-----|------| | | | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | Α | В | 1.7 | 6.7 | 1.8 | 6 | 1.7 | 4.7 | 1.6 | 4.3 | no | | t <sub>pd</sub> | В | Α | 1.4 | 5.5 | 1.8 | 6 | 1.8 | 5.8 | 1.8 | 5.5 | ns | | | ŌĒ | Α | 2.6 | 8.5 | 2.5 | 7.5 | 2.2 | 5.3 | 1.9 | 4.2 | | | t <sub>en</sub> | OE | В | 1.8 | 7.6 | 2.6 | 7.7 | 2.6 | 7.6 | 2.6 | 7.4 | ns | | · 05 | ŌĒ | Α | 2.3 | 7 | 2.3 | 6.1 | 1.3 | 3.6 | 1.3 | 3 | 20 | | t <sub>dis</sub> | OE . | В | 1.8 | 7 | 2.5 | 6.3 | 1.8 | 4.7 | 1.7 | 4.4 | ns | ## **SWITCHING CHARACTERISTICS** $T_A = -55$ °C to 125°C, $V_{CCA} = 1.8 \text{ V} \pm 0.15 \text{ V}$ (see Figure 4) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CCB</sub> = 1.5 V<br>± 0.1 V | V <sub>CCB</sub> = 1.8 V<br>± 0.15 V | V <sub>CCB</sub> = 2.5 V<br>± 0.2 V | V <sub>CCB</sub> = 3.3 V<br>± 0.3 V | UNIT | |------------------|---------------------|----------------|-------------------------------------|--------------------------------------|-------------------------------------|-------------------------------------|------| | | (INPOT) | (001701) | MIN MAX | MIN MAX | MIN MAX | MIN MAX | | | | Α | В | 12.7 | 12 | 10.7 | 10.3 | 20 | | $t_{pd}$ | В | А | 11.5 | 12 | 11.8 | 11.5 | ns | | | ŌE | А | 14.5 | 13.5 | 12.1 | 11.9 | 20 | | t <sub>en</sub> | OE | В | 13.6 | 13.7 | 13.6 | 13.4 | ns | | 4 | t <sub>dis</sub> OE | А | 13 | 12.1 | 9.6 | 9 | 20 | | t <sub>dis</sub> | OE | В | 13 | 12.3 | 10.7 | 10.4 | ns | Product Folder Links: SN74AVCB164245-EP ## **Switching Characteristics** $T_A = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}, V_{CCA} = 2.5 \text{ V} \pm 0.2 \text{ V} \text{ (see )}$ | PARAMETER | FROM | TO (OUTPUT) | | V <sub>CCB</sub> = 1.5 V<br>± 0.1 V | | V <sub>CCB</sub> = 1.8 V<br>± 0.15 V | | 2.5 V<br>2 V | V <sub>CCB</sub> = 3.3 V<br>± 0.3 V | | UNIT | |------------------|---------|-------------|-----|-------------------------------------|-----|--------------------------------------|-----|--------------|-------------------------------------|-----|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | Α | В | 1.6 | 6 | 1.8 | 5.6 | 1.5 | 4 | 1.4 | 3.4 | 20 | | t <sub>pd</sub> | В | A | 1.3 | 4.6 | 1.7 | 4.4 | 1.5 | 4 | 1.4 | 3.7 | ns | | | ŌĒ | A | 3.1 | 8.5 | 2.5 | 7.5 | 2.2 | 5.3 | 1.9 | 4.2 | | | t <sub>en</sub> | OE . | В | 1.7 | 5.7 | 2.2 | 5.5 | 2.2 | 5.3 | 2.2 | 5.1 | ns | | | ŌĒ | А | 2.4 | 7 | 3 | 6.1 | 1.4 | 3.6 | 1.2 | 3 | | | t <sub>dis</sub> | OE . | В | 1.2 | 5.8 | 1.9 | 5 | 1.4 | 3.6 | 1.3 | 3.3 | ns | ## **SWITCHING CHARACTERISTICS** $T_A = -55^{\circ}\text{C}$ to 125°C, $V_{CCA} = 2.5 \text{ V} \pm 0.2 \text{ V}$ (see Figure 4) | PARAMETER | FROM<br>(INPUT) | TO (OUTPUT) | V <sub>CCB</sub> = 1.5 V<br>± 0.1 V | V <sub>CCB</sub> = 1.8 V<br>± 0.15 V | V <sub>CCB</sub> = 2.5 V<br>± 0.2 V | V <sub>CCB</sub> = 3.3 V<br>± 0.3 V | UNIT | |------------------|-----------------|-------------|-------------------------------------|--------------------------------------|-------------------------------------|-------------------------------------|------| | | (INPUT) | (OUTPUT) | MIN MAX | MIN MAX | MIN MAX | MIN MAX | | | | А | В | 12 | 11.6 | 10 | 9.4 | | | $t_{pd}$ | В | А | 10.6 | 10.4 | 10 | 9.7 | ns | | | ŌĒ | А | 14.5 | 13.5 | 11.3 | 10.2 | | | t <sub>en</sub> | OE | В | 11.7 | 11.5 | 11.3 | 11.1 | ns | | | ŌĒ | А | 13 | 12.1 | 9.6 | 9 | | | t <sub>dis</sub> | OE | В | 11.8 | 11 | 9.6 | 9.3 | ns | ## **Switching Characteristics** $T_A = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C}, V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V} \text{ (see )}$ | PARAMETER | FROM | TO<br>(OUTPUT) | V <sub>CCB</sub> = 1.5 V<br>± 0.1 V | | V <sub>CCB</sub> = 1.8 V<br>± 0.15 V | | V <sub>CCB</sub> = 2.5 V<br>± 0.2 V | | V <sub>CCB</sub> = 3.3 V<br>± 0.3 V | | UNIT | |------------------|---------|----------------|-------------------------------------|-----|--------------------------------------|-----|-------------------------------------|-----|-------------------------------------|-----|------| | | (INPUT) | (0011 01) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | Α | В | 1.5 | 5.9 | 1.7 | 5.4 | 1.5 | 3.7 | 1.4 | 3.1 | 20 | | t <sub>pd</sub> | В | Α | 1.3 | 4.5 | 1.6 | 3.8 | 1.5 | 3.3 | 1.4 | 3.1 | ns | | | ŌĒ | Α | 2.6 | 8.3 | 2.5 | 7.4 | 2.2 | 5.2 | 1.9 | 4.1 | 20 | | t <sub>en</sub> | OE | В | 1.6 | 4.9 | 2 | 4.5 | 2 | 4.3 | 1.9 | 4.1 | ns | | t <sub>dis</sub> | ŌĒ | Α | 2.3 | 7 | 3 | 6 | 1.3 | 3.5 | 1.2 | 3.5 | | | | | В | 1.3 | 6.9 | 2.1 | 5.5 | 1.6 | 3.8 | 1.5 | 3.5 | ns | ## **SWITCHING CHARACTERISTICS** $T_A = -55$ °C to 125°C, $V_{CCA} = 3.3 \text{ V} \pm 0.3 \text{ V}$ (see Figure 4) | DADAMETED | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CCB</sub> = 1.5 V<br>± 0.1 V | V <sub>CCB</sub> = 1.8 V<br>± 0.15 V | V <sub>CCB</sub> = 2.5 V<br>± 0.2 V | V <sub>CCB</sub> = 3.3 V<br>± 0.3 V | UNIT | | |-------------------|-----------------|----------------|-------------------------------------|--------------------------------------|-------------------------------------|-------------------------------------|------|--| | | (INPOT) | (OUTPUT) | MIN MAX | MIN MAX | MIN MAX | MIN MAX | | | | 4 | Α | В | 11.9 | 11.4 | 9.7 | 9.1 | | | | t <sub>pd</sub> B | В | Α | 10.5 | 9.8 | 9.3 | 9.1 | ns | | | 4 | ŌĒ | Α | 14.3 | 13.4 | 11.2 | 10.1 | | | | t <sub>en</sub> | OE | В | 11.3 | 10.5 | 10.3 | 10.1 | ns | | | t <sub>dis</sub> | ŌĒ | Α | 13 | 12 | 9.5 | 9.5 | 20 | | | | OE | В | 12.9 | 11.5 | 9.8 | 9.5 | ns | | Product Folder Links: SN74AVCB164245-EP #### **OPERATING CHARACTERISTICS** $V_{CCA}$ and $V_{CCB} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ | | PARAMETER | | TEST CONDITIONS | TYP | UNIT | |---------------------|------------------------------------------------|------------------|----------------------------------|-----|------| | | Power dissipation capacitance per transceiver, | Outputs enabled | | 14 | | | C <sub>pdA</sub> | A-port input, B-port output | Outputs disabled | $C_1 = 0$ . $f = 10 \text{ MHz}$ | 7 | pF | | $C_{pdA} (V_{CCA})$ | Power dissipation capacitance per transceiver, | Outputs enabled | $C_L = 0$ , $f = 10 \text{ MHz}$ | 20 | рі | | | B-port input, A-port output | Outputs disabled | | 7 | | | | Power dissipation capacitance per transceiver, | Outputs enabled | | 20 | _ | | C <sub>ndB</sub> | A-port input, B-port output | Outputs disabled | $C_1 = 0$ . $f = 10 \text{ MHz}$ | 7 | | | $C_{pdB} (V_{CCB})$ | Power dissipation capacitance per transceiver, | Outputs enabled | $C_L = 0$ , $f = 10 \text{ MHz}$ | 14 | pF | | | B-port input, A-port output | Outputs disabled | | 7 | | #### **OUTPUT DESCRIPTION** The DOC<sup>TM</sup> circuitry is implemented, which, during the transition, initially lowers the output impedance to effectively drive the load and, subsequently, raises the impedance to reduce noise. Figure 1 shows typical $V_{OL}$ vs $I_{OL}$ and $V_{OH}$ vs $I_{OH}$ curves to illustrate the output impedance and drive capability of the circuit. At the beginning of the signal transition, the DOC circuit provides a maximum dynamic drive that is equivalent to a high-drive standard-output device. For more information, refer to the TI application reports, *AVC Logic Family Technology and Applications*, literature number SCEA006, and *Dynamic Output Control (DOC*<sup>TM</sup>) *Circuitry Technology and Applications*, literature number SCEA009. Figure 3. Typical Output Voltage vs Output Current $V_{CCB}$ <sub>CCB</sub>/2 #### PARAMETER MEASUREMENT INFORMATION | TEST | S1 | |------------------------------------|----------------------| | t <sub>pd</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | 2 × V <sub>CCO</sub> | | $t_{PHZ}/t_{PZH}$ | GND | LOAD CIRCUIT | V <sub>CCO</sub> | C <sub>L</sub> | R <sub>L</sub> | V <sub>TP</sub> | |------------------|----------------|----------------|-----------------| | 1.5 V ± 0.1 V | 15 pF | 500 Ω | 0.1 V | | 1.8 V ± 0.15 V | 30 pF | 500 Ω | 0.15 V | | 2.5 V ± 0.2 V | 30 pF | 500 Ω | 0.15 V | | 3.3 V ± 0.3 V | 30 pF | 500 Ω | 0.3 V | V<sub>CCB</sub>/2 Output Control (low-level - NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz, Z<sub>O</sub> = 50 Ω, dv/dt ≥ 1 V/ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . - H. V<sub>CCI</sub> is the V<sub>CC</sub> associated with the input port. - I. $V_{CCO}$ is the $V_{CC}$ associated with the output port. Figure 4. Load Circuit and Voltage Waveforms Product Folder Links: SN74AVCB164245-EP ## PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |--------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | CAVCB164245MDGGEP | ACTIVE | TSSOP | DGG | 48 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | AVCB164245M | Samples | | CAVCB164245MDGGREP | ACTIVE | TSSOP | DGG | 48 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | AVCB164245M | Samples | | V62/13602-01XE | ACTIVE | TSSOP | DGG | 48 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | AVCB164245M | Samples | | V62/13602-01XE-T | ACTIVE | TSSOP | DGG | 48 | 40 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | AVCB164245M | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE**: TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ## PACKAGE OPTION ADDENDUM 10-Dec-2020 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74AVCB164245-EP: Catalog: SN74AVCB164245 Automotive: SN74AVCB164245-Q1 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects ## PACKAGE MATERIALS INFORMATION www.ti.com 5-Jan-2022 ## TAPE AND REEL INFORMATION | | | Dimension designed to accommodate the component width | |---|----|-----------------------------------------------------------| | E | 30 | Dimension designed to accommodate the component length | | K | (0 | Dimension designed to accommodate the component thickness | | | N | Overall width of the carrier tape | | F | 21 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CAVCB164245MDGGRE<br>P | TSSOP | DGG | 48 | 2000 | 330.0 | 24.4 | 8.6 | 13.0 | 1.8 | 12.0 | 24.0 | Q1 | www.ti.com 5-Jan-2022 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------------|--------------|-----------------|------|------|-------------|------------|-------------| | CAVCB164245MDGGREP | TSSOP | DGG | 48 | 2000 | 367.0 | 367.0 | 45.0 | # PACKAGE MATERIALS INFORMATION www.ti.com 5-Jan-2022 ## **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-------------------|--------------|--------------|------|-----|--------|--------|--------|--------| | CAVCB164245MDGGEP | DGG | TSSOP | 48 | 40 | 530 | 11.89 | 3600 | 4.9 | | V62/13602-01XE-T | DGG | TSSOP | 48 | 40 | 530 | 11.89 | 3600 | 4.9 | SMALL OUTLINE PACKAGE ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ## DGG (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE PACKAGE #### **48 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 ## **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated