

Micropower Ultra-Sensitive Hall-Effect Switch

| <b>Discontinued Product</b>                                                                                                                |
|--------------------------------------------------------------------------------------------------------------------------------------------|
| This device is no longer in production. The device should not be<br>purchased for new design applications. Samples are no longer available |
| Date of status change: June 2, 2014                                                                                                        |
| <b>Recommended Substitutions:</b><br>For existing customer transition, and for new customers or new applications, contact Allegro Sales.   |
|                                                                                                                                            |
|                                                                                                                                            |

Allegro MicroSystems, LLC reserves the right to make, from time to time, revisions to the anticipated product life cycle plan for a product to accommodate changes in production capabilities, alternative product availabilities, or market demand. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use.



# Micropower Ultra-Sensitive Hall-Effect Switch

### **Features and Benefits**

- Micropower operation
- Operation with either north or south pole no magnetic orientation required during assembly
- 1.65 to 3.5 V battery operation
- Chopper stabilization
  - Superior temperature stability
  - Extremely low switchpoint drift
  - Insensitive to physical stress
- Solid state reliability
- Small size: WLCSP ( $\approx 1 \text{ mm} \times 1 \text{ mm} \times 0.5 \text{ mm}$ )
- Complementary, push-pull outputs eliminate need for pull-up resistor

## Package: 4 pin WLCSP (suffix CG)



Not to scale

### Description

The A1172 is an ultra-sensitive, pole-independent Hall-effect switch with a latched digital output. It features operation at low supply currents and voltages, making it ideal for battery-operated electronics. The 1.65 to 3.5 V operating supply voltage and unique clocking algorithm reduce the average operating power requirements to less than 15  $\mu$ W with a 2.75 V supply.

The A1172 has two push-pull output structures. Omnipolar activation for the output function is available on each output structure. As such, either a north or south pole of sufficient strength turns the available outputs off or on. The A1172 contains two complementary outputs. Therefore, for a fixed magnetic field, one output will be in a high voltage state and one output will be in a low voltage state.

Improved stability is made possible through dynamic offset cancellation using chopper stabilization, which reduces the residual offset voltage normally caused by device overmolding, temperature dependencies, and thermal stress. This device

Continued on the next page...

Engineering samples available on a limited basis. Contact your local sales or applications support office for additional information.



# **Functional Block Diagram**

### **Description (continued)**

includes, on a single silicon chip, a Hall-voltage generator, a smallsignal amplifier, chopper stabilization, a latch, and a MOSFET output.

The A1172 device offers magnetically optimized solutions, suitable for most applications. The wafer level chip scale package (WLCSP) is approximately only 1 mm by 1 mm by 0.5 mm. This package is smaller than most plastic packages and reduces the printed circuit board area consumed by micropower Hall-effect switches.

#### **Selection Guide**

| Part Number             | Package <sup>1</sup>                            | Pb-free                                                          | Packing*             |
|-------------------------|-------------------------------------------------|------------------------------------------------------------------|----------------------|
| A1172ECGLT <sup>2</sup> | 4 bumped wafer-level chip-scale package (WLCSP) | Pb-free chip with high-temperature solder balls (RoHS compliant) | 4000 pieces per reel |

<sup>1</sup>Contact Allegro<sup>™</sup> for additional packing options.

<sup>2</sup>Allegro products sold in WLCSP package types are not intended for automotive applications.

#### **Absolute Maximum Ratings**

| Characteristic                | Symbol                    | Notes   | Rating     | Units |
|-------------------------------|---------------------------|---------|------------|-------|
| Supply Voltage                | V <sub>DD</sub>           |         | 5          | V     |
| Reverse Supply Voltage        | V <sub>RDD</sub>          |         | -0.3       | V     |
| Output Off Voltage            | V <sub>OUTx</sub>         |         | 5          | V     |
| Reverse Output Voltage        | V <sub>ROUTx</sub>        |         | -0.3       | V     |
| Quite it Querrant             | I <sub>OUTx(Sink)</sub>   |         | -1         | mA    |
| Output Current                | I <sub>OUTx(Source)</sub> |         | 1          | mA    |
| Magnetic Flux Density         | В                         |         | Unlimited  | G     |
| Operating Ambient Temperature | T <sub>A</sub>            | Range E | -40 to 85  | °C    |
| Maximum Junction Temperature  | T <sub>J</sub> (max)      |         | 165        | °C    |
| Storage Temperature           | T <sub>stg</sub>          |         | -65 to 170 | °C    |

### **Pin-out Diagram**

| ayı | am |  |
|-----|----|--|
|     |    |  |

**Terminal List Table** 

| Name   | Number | Function                      |
|--------|--------|-------------------------------|
| VOUTPS | A1     | Push-pull output              |
| VOUTPN | A2     | Inverted push-pull output     |
| GND    | B1     | Ground                        |
| VDD    | B2     | Connects power supply to chip |

(Bump-down view)



2

#### **OPERATING CHARACTERISTICS**

| Characteristic                                          | Symbol                 | Test Conditions                                            | Min.                 | Typ. <sup>1</sup>    | Max. | Units |
|---------------------------------------------------------|------------------------|------------------------------------------------------------|----------------------|----------------------|------|-------|
| Electrical Characteristics valid                        | over full operation    | ating voltage range and T <sub>A</sub> = 25°C              |                      |                      |      |       |
| Supply Voltage Range <sup>2</sup>                       | V <sub>DD</sub>        | Operating, T <sub>A</sub> = 25°C                           | 1.65                 | -                    | 3.5  | V     |
| Output On Voltage                                       | V <sub>OUT(SAT)</sub>  | NMOS on, $I_{OUT}$ = 1 mA, $V_{DD}$ = 2.75 V               | -                    | 100                  | 300  | mV    |
| Supul On Voltage                                        | V <sub>OUT(HIGH)</sub> | PMOS on, $I_{OUT}$ = 1 mA, $V_{DD}$ = 2.75 V               | V <sub>DD</sub> -300 | V <sub>DD</sub> -100 | _    | mV    |
| Period                                                  | t <sub>PERIOD</sub>    |                                                            | -                    | 50                   | 100  | ms    |
| Chopping Frequency                                      | f <sub>C</sub>         |                                                            | -                    | 200                  | _    | kHz   |
| Supply Slew Rate <sup>3</sup>                           | SR                     |                                                            | 20                   | -                    | _    | V/ms  |
| Supply Current                                          | I <sub>DD(EN)</sub>    | Chip awake (enabled)                                       | -                    | -                    | 2.0  | mA    |
|                                                         | I <sub>DD(DIS)</sub>   | Chip asleep (disabled)                                     | -                    | -                    | 8.0  | μA    |
|                                                         | I <sub>DD(AV)</sub>    | V <sub>DD</sub> = 1.80 V                                   | -                    | 4                    | 8    | μA    |
|                                                         |                        | V <sub>DD</sub> = 3.5 V                                    | -                    | 6                    | 12   | μA    |
| Magnetic Characteristics <sup>4</sup> at T <sub>A</sub> | = 25°C and 1           | $1.8 \text{ V} \le \text{V}_{\text{DD}} \le 3.5 \text{ V}$ |                      |                      |      |       |
| Operate Point                                           | B <sub>OPS</sub>       |                                                            | -                    | 32                   | 55   | G     |
|                                                         | B <sub>OPN</sub>       |                                                            | -55                  | -32                  | _    | G     |
| Release Point                                           | B <sub>RPS</sub>       |                                                            | 6                    | 26                   | _    | G     |
|                                                         | B <sub>RPN</sub>       |                                                            | -                    | -26                  | -6   | G     |
| Hysteresis                                              | B <sub>HYS</sub>       | $B_{HYS} = B_{OPX} - B_{RPX}$                              | -                    | 6                    | _    | G     |

<sup>1</sup>Typical values at  $V_{DD}$  = 2.75 V. Performance may vary for individual units, within the specified maximum and minimum limits. <sup>2</sup>Magnetic operate and release points vary with supply voltage.

 $^{3}$ If SR < SR(min), then valid device output might be delayed for one Period, t<sub>PERIOD</sub>, of device.

<sup>4</sup>1 gauss (G) is exactly equal to 0.1 millitesla (mT).



### THERMAL CHARACTERISTICS may require derating at maximum conditions\*

| Characteristic             | Symbol          | Test Conditions | Value | Units |
|----------------------------|-----------------|-----------------|-------|-------|
| Package Thermal Resistance |                 | On 1-layer PCB  | 347   | °C/W  |
|                            | $R_{\theta JA}$ | On 4-layer PCB  | 147   | °C/W  |

\*Additional thermal information is available on the Allegro website.



#### **Power Dissipation versus Ambient Temperature**



# **Operating Characteristics**



### Saturation Voltage versus Temperature







### Average Supply Current versus Temperature







### **Period versus Temperature**







### **Functional Description**

#### Low Average Power

Internal timing circuitry activates the IC for 50  $\mu$ s and deactivates it for the remainder of the period (50 ms). A short awake time allows stabilization prior to the sampling and data-latching on the falling edge of the timing pulse. The output during the sleep state is latched in the last sampled state. The supply current is not affected by the output state.



#### Operation

The VOUTPS output switches low (turns on) when a magnetic field perpendicular to the Hall element exceeds the operate point,

(A) VOUTPS

 $B_{OPS}$  (or is less than  $B_{OPN}$ ). After turn-on, the output voltage is  $V_{OUT(SAT)}$ . The output transistor is capable of sinking current up to the short circuit current limit,  $I_{OM}$ , which is a minimum of 1 mA. When the magnetic field is reduced below the release point,  $B_{RPS}$  (or increased above  $B_{RPN}$ ), the device output switches high (turns off). The pull-up transistor brings the output voltage to  $V_{OUT(HIGH)}$ .

VOUTPN operates with the opposite output polarity. That is, the output is low (on) in the absence of a magnetic field. The output goes high (turns off) when sufficient field, of either north or south polarity, is presented to the device.

The difference in the magnetic operate and release points is the hysteresis,  $B_{HYS}$ , of the device. This built-in hysteresis allows clean switching of the output even in the presence of external mechanical vibration and electrical noise.

The push-pull outputs are capable of sourcing or sinking a maximum of 1 mA.

Powering-on the device in a hysteresis region, between  $B_{OPX}$  and  $B_{RPX}$ , allows an indeterminate output state. The correct state is attained after the first excursion beyond  $B_{OPX}$  or  $B_{RPX}$ .



(B) VOUTPN



Figure 1. Switching Behavior of Omnipolar Switches. On the horizontal axis, the B+ direction indicates increasing south polarity magnetic field strength, and the B– direction indicates decreasing south polarity field strength (including the case of increasing north polarity).



# Applications

It is strongly recommended that an external bypass capacitor be connected (in close proximity to the Hall element) between the supply and ground of the device to reduce both external noise and noise generated by the chopper stabilization technique. As is shown in figure 2, a 0.1  $\mu$ F capacitor is typical.

Extensive applications information on magnets and Hall-effect devices is available in the following notes:

- Hall-Effect IC Applications Guide, AN27701
- Hall-Effect Devices: Gluing, Potting, Encapsulating, Lead Welding and Lead Forming AN27703.1
- Soldering Methods for Allegro Products (SMD and Through-Hole), AN26009

All are provided in Allegro Electronic Data Book, AMS-702, and on the Allegro Web site, www.allegromicro.com.



Figure 2. Typical Application Circuit



# Package CG, 4-Bump WLCSP









C PCB Layout Reference View



Standard Branding Reference View

N = Last two digits of device part number Y = Last digit of year of manufacture W = Week of manufacture

- For Reference Only, not for tooling use Dimensions in millimeters Exact configuration at supplier discretion within limits shown
- Terminal #A1 mark area (substrate side)
- B Hall element (not to scale)
- Reference view of typical layout for solder pads
  All pads a minimum of 0.20 mm from all adjacent pads;
  adjust as necessary to meet application process
  requirements and PCB layout tolerances
- Branding scale and appearance at supplier discretion



#### **Revision History**

| Revision | <b>Revision Date</b> | Description of Revision |
|----------|----------------------|-------------------------|
| Rev. 5   | October 26, 2011     | Update Selection Guide  |
|          |                      |                         |

Copyright ©2008-2013, Allegro MicroSystems, LLC

Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com

