# **Protected Power MOSFET** 2.6 A, 52 V, N-Channel, Logic Level, Clamped MOSFET w/ ESD Protection in a SOT-223 Package #### **Benefits** - High Energy Capability for Inductive Loads - Low Switching Noise Generation #### **Features** - Diode Clamp Between Gate and Source - ESD Protection HBM 5000 V - Active Over-Voltage Gate to Drain Clamp - Scalable to Lower or Higher R<sub>DS(on)</sub> - Internal Series Gate Resistance - Pb-Free Packages are Available ## **Applications** Automotive and Industrial Markets: Solenoid Drivers, Lamp Drivers, Small Motor Drivers ## MAXIMUM RATINGS (T, I = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------|------| | Drain-to-Source Voltage Internally Clamped | V <sub>DSS</sub> | 52-59 | V | | Gate-to-Source Voltage - Continuous | V <sub>GS</sub> | ±15 | V | | Drain Current - Continuous @ T <sub>A</sub> = 25°C - Single Pulse (t <sub>p</sub> = 10 μs) (Note 1) | I <sub>D</sub> | 2.6<br>10 | Α | | Total Power Dissipation @ T <sub>A</sub> = 25°C (Note 1) | P <sub>D</sub> | 1.69 | W | | Operating and Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -55 to 150 | °C | | Single Pulse Drain-to-Source Avalanche Energy ( $V_{DD}$ = 50 V, $I_{D(pk)}$ = 1.17 A, $V_{GS}$ = 10 V, L = 160 mH, $R_G$ = 25 $\Omega$ ) | E <sub>AS</sub> | 110 | mJ | | Thermal Resistance, Junction-to-Ambient (Note 1) Junction-to-Ambient (Note 2) | R <sub>θJA</sub><br>R <sub>θJA</sub> | 74<br>169 | °C/W | | Maximum Lead Temperature for Soldering Purposes, 1/8" from Case for 10 Seconds | TL | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. - 1. When surface mounted to a FR4 board using 1" pad size, (Cu area 1.127 in<sup>2</sup>). - When surface mounted to a FR4 board using minimum recommended pad size, (Cu area 0.412 in<sup>2</sup>). # ON Semiconductor® http://onsemi.com | V <sub>DSS</sub><br>(Clamped) | R <sub>DS(ON)</sub> TYP | I <sub>D</sub> MAX | |-------------------------------|-------------------------|--------------------| | 52 V | 107 m $\Omega$ | 2.6 A | SOT-223 CASE 318E STYLE 3 ## MARKING DIAGRAM A = Assembly Location Y = Year W = Work Week xxxxx = F9N05 or 9N05A ■ Pb-Free Package (Note: Microdot may be in either location) ## **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet. # $\textbf{MOSFET ELECTRICAL CHARACTERISTICS} \ (T_J = 25^{\circ}\text{C unless otherwise noted})$ | Charac | Symbol | Min | Тур | Max | Unit | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|------------|-------------------|-------------------|-----------------| | OFF CHARACTERISTICS | | | | | | | | Drain-to-Source Breakdown Voltage (Note 3) $ \begin{array}{l} (V_{GS}=0 \ V, \ I_D=1.0 \ mA, \ T_J=25^{\circ}C) \\ (V_{GS}=0 \ V, \ I_D=1.0 \ mA, \ T_J=-40^{\circ}C \ to \ 125^{\circ}C) \\ \end{array} $ Temperature Coefficient (Negative) | | V <sub>(BR)DSS</sub> | 52<br>50.8 | 55<br>54<br>–9.3 | 59<br>59.5 | V<br>V<br>mV/°C | | Zero Gate Voltage Drain Current (V <sub>DS</sub> = 40 V, V <sub>GS</sub> = 0 V) (V <sub>DS</sub> = 40 V, V <sub>GS</sub> = 0 V, T <sub>J</sub> = 125°C) | | I <sub>DSS</sub> | | | 10<br>25 | μΑ | | Gate-Body Leakage Current $(V_{GS} = \pm 8 \text{ V}, V_{DS} = 0 \text{ V})$ $(V_{GS} = \pm 14 \text{ V}, V_{DS} = 0 \text{ V})$ | | I <sub>GSS</sub> | | ±22 | ±10 | μΑ | | ON CHARACTERISTICS (Note 3) | • | | • | • | • | | | Gate Threshold Voltage (Note 3) $(V_{DS} = V_{GS}, I_D = 100 \ \mu\text{A})$ Threshold Temperature Coefficient (Negative) | | V <sub>GS(th)</sub> | 1.3 | 1.75<br>-4.1 | 2.5 | V<br>mV/°C | | Static Drain-to-Source On-Resistance (Note 3)<br>( $V_{GS} = 3.5 \text{ V}$ , $I_D = 0.6 \text{ A}$ )<br>( $V_{GS} = 4.0 \text{ V}$ , $I_D = 1.5 \text{ A}$ )<br>( $V_{GS} = 10 \text{ V}$ , $I_D = 2.6 \text{ A}$ ) | | R <sub>DS(on)</sub> | | 190<br>165<br>107 | 380<br>200<br>125 | mΩ | | Forward Transconductance (Note 3) (V | <sub>OS</sub> = 15 V, I <sub>D</sub> = 2.6 A) | 9FS | | 3.8 | | Mhos | | DYNAMIC CHARACTERISTICS | | | | | | | | Input Capacitance | | C <sub>iss</sub> | | 155 | 250 | pF | | Output Capacitance | $V_{DS} = 35 \text{ V}, V_{GS} = 0 \text{ V},$ $f = 10 \text{ kHz}$ | C <sub>oss</sub> | | 60 | 100 | | | Transfer Capacitance | | C <sub>rss</sub> | | 25 | 40 | | | Input Capacitance | | C <sub>iss</sub> | | 170 | | pF | | Output Capacitance | $V_{DS} = 25 \text{ V}, V_{GS} = 0 \text{ V},$<br>f = 10 kHz | C <sub>oss</sub> | | 70 | | | | Transfer Capacitance | | C <sub>rss</sub> | | 30 | | | Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%. Switching characteristics are independent of operating junction temperatures. # MOSFET ELECTRICAL CHARACTERISTICS (T<sub>.I</sub> = 25°C unless otherwise noted) | Charac | Symbol | Min | Тур | Max | Unit | | |-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------|------|--------------|------|----| | SWITCHING CHARACTERISTICS (No | te 4) | | | | | | | Turn-On Delay Time | | t <sub>d(on)</sub> | | 275 | 465 | ns | | Rise Time | V <sub>GS</sub> = 4.5 V, V <sub>DD</sub> = 40 V, | t <sub>r</sub> | | 1418 | 2400 | | | Turn-Off Delay Time | $I_D = 2.6 \text{ A}, R_D = 15.4 \Omega$ | t <sub>d(off)</sub> | | 780 | 1320 | | | Fall Time | | t <sub>f</sub> | | 1120 | 1900 | | | Turn-On Delay Time | | t <sub>d(on)</sub> | | 242 | | ns | | Rise Time | $V_{GS} = 4.5 \text{ V}, V_{DD} = 40 \text{ V},$ | t <sub>r</sub> | | 1165 | | | | Turn-Off Delay Time | $I_D = 1.0 \text{ A}, R_D = 40 \Omega$ | t <sub>d(off)</sub> | | 906 | | | | Fall Time | | t <sub>f</sub> | | 1273 | | | | Turn-On Delay Time | | t <sub>d(on)</sub> | | 107 | | ns | | Rise Time | V <sub>GS</sub> = 10 V, V <sub>DD</sub> = 15 V, | t <sub>r</sub> | | 290 | | | | Turn-Off Delay Time | $I_D = 2.6 \text{ A}, R_D = 5.8 \Omega$ | t <sub>d(off)</sub> | | 1540 | | | | Fall Time | | t <sub>f</sub> | | 1000 | | | | Gate Charge | | Q <sub>T</sub> | | 4.5 | 7.0 | nC | | | $V_{GS} = 4.5 \text{ V}, V_{DS} = 40 \text{ V},$<br>$I_{D} = 2.6 \text{ A (Note 3)}$ | Q <sub>1</sub> | | 0.9 | | | | | .5( | Q <sub>2</sub> | | 2.6 | | | | Gate Charge | | Q <sub>T</sub> | | 3.9 | | nC | | | $V_{GS} = 4.5 \text{ V}, V_{DS} = 15 \text{ V},$<br>$I_{D} = 1.5 \text{ A (Note 3)}$ | Q <sub>1</sub> | | 1.0 | | | | | | $Q_2$ | | 1.7 | | | | SOURCE-DRAIN DIODE CHARACTE | RISTICS | | | | | | | Forward On-Voltage | $I_S = 2.6 \text{ A}, V_{GS} = 0 \text{ V (Note 3)}$<br>$I_S = 2.6 \text{ A}, V_{GS} = 0 \text{ V}, T_J = 125^{\circ}\text{C}$ | V <sub>SD</sub> | | 0.81<br>0.66 | 1.5 | V | | Reverse Recovery Time | | t <sub>rr</sub> | | 730 | | ns | | | $I_S = 1.5 \text{ A}, V_{GS} = 0 \text{ V},$<br>$dI_S/dt = 100 \text{ A/}\mu\text{s} \text{ (Note 3)}$ | t <sub>a</sub> | | 200 | | | | | | t <sub>b</sub> | | 530 | | | | Reverse Recovery Stored Charge | | Q <sub>RR</sub> | | 6.3 | | μC | | ESD CHARACTERISTICS | | | | | | | | Electro-Static Discharge Capability | Human Body Model (HBM) | ESD | 5000 | | | V | | | Machine Model (MM) | 1 | 500 | | | | Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%. Switching characteristics are independent of operating junction temperatures. ## TYPICAL PERFORMANCE CURVES $V_{DS} \ge 10 \text{ V}$ ID, DRAIN CURRENT (AMPS) 3 $T_J = -55^{\circ}C$ $T_J = 25^{\circ}C$ = 100°C 0 2 6 V<sub>GS</sub>, GATE-TO-SOURCE VOLTAGE (VOLTS) Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance vs. Gate-to-Source Voltage Figure 4. On-Resistance vs. Drain Current and **Gate Voltage** Figure 5. On-Resistance Variation with **Temperature** Figure 6. Drain-to-Source Leakage Current vs. Voltage #### TYPICAL PERFORMANCE CURVES GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS) Figure 7. Capacitance Variation Figure 8. Gate-to-Source Voltage vs. Total Gate Charge Figure 9. Resistance Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage vs. Current #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|-------------|-----------------------| | NIF9N05CLT1 | SOT-223 | | | NIF9N05CLT1G | SOT-223 | 1000 / Tape & Reel | | NIF9N05ACLT1G | (Pb-Free) | | | NIF9N05CLT3 | SOT-223 | | | NIF9N05CLT3G | SOT-223 | 4000 / Tape & Reel | | NIF9N05ACLT3G | — (Pb-Free) | | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. **SOT-223 (TO-261)** CASE 318E-04 ISSUE R **DATE 02 OCT 2018** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - 2. CONTROLLING DIMENSION: MILLIMETERS - DIMENSIONS D & E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS, MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.200MM PER SIDE. - 4. DATUMS A AND B ARE DETERMINED AT DATUM H. - 5. ALLIS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE BODY. - 6. POSITIONAL TOLERANCE APPLIES TO DIMENSIONS 6 AND 61. | | MILLIMETERS | | | | |-----|-------------|----------|------|--| | DIM | MIN. | N□M. | MAX. | | | Α | 1.50 | 1.63 | 1.75 | | | A1 | 0.02 | 0.06 | 0.10 | | | b | 0.60 | 0.75 | 0.89 | | | b1 | 2.90 | 3.06 | 3.20 | | | c | 0.24 | 0.29 | 0.35 | | | D | 6.30 | 6.50 | 6.70 | | | E | 3.30 | 3.50 | 3.70 | | | е | | 5'30 B2C | , | | | L | 0.20 | | | | | L1 | 1.50 | 1.75 | 2.00 | | | He | 6.70 | 7.00 | 7.30 | | | θ | 0° | | 10° | | RECOMMENDED MOUNTING FOOTPRINT | DOCUMENT NUMBER: | 98ASB42680B | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOT-223 (TO-261) | | PAGE 1 OF 2 | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. # **SOT-223 (TO-261)** CASE 318E-04 ISSUE R **DATE 02 OCT 2018** | STYLE 1:<br>PIN 1. BASE<br>2. COLLECTOR<br>3. EMITTER<br>4. COLLECTOR | STYLE 2:<br>PIN 1. ANODE<br>2. CATHODE<br>3. NC<br>4. CATHODE | STYLE 3:<br>PIN 1. GATE<br>2. DRAIN<br>3. SOURCE<br>4. DRAIN | STYLE 4:<br>PIN 1. SOURCE<br>2. DRAIN<br>3. GATE<br>4. DRAIN | STYLE 5:<br>PIN 1. DRAIN<br>2. GATE<br>3. SOURCE<br>4. GATE | |-----------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------| | STYLE 6:<br>PIN 1. RETURN<br>2. INPUT<br>3. OUTPUT<br>4. INPUT | STYLE 7:<br>PIN 1. ANODE 1<br>2. CATHODE<br>3. ANODE 2<br>4. CATHODE | STYLE 8:<br>CANCELLED | STYLE 9:<br>PIN 1. INPUT<br>2. GROUND<br>3. LOGIC<br>4. GROUND | STYLE 10:<br>PIN 1. CATHODE<br>2. ANODE<br>3. GATE<br>4. ANODE | | STYLE 11:<br>PIN 1. MT 1<br>2. MT 2<br>3. GATE<br>4. MT 2 | STYLE 12:<br>PIN 1. INPUT<br>2. OUTPUT<br>3. NC<br>4. OUTPUT | STYLE 13:<br>PIN 1. GATE<br>2. COLLECTOR<br>3. EMITTER<br>4. COLLECTOR | | | # GENERIC MARKING DIAGRAM\* A = Assembly Location Y = Year W = Work Week $XXXXX \ = Specific \ Device \ Code$ = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASB42680B | Electronic versions are uncontrolled except when accessed directly from the Document Repositive Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOT-223 (TO-261) | | PAGE 2 OF 2 | ON Semiconductor and III are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales