

# DS1643AL Nonvolatile Timekeeping RAM

#### **FEATURES**

- Integrated NV SRAM, real time clock, crystal, powerfail control circuit and lithium energy source
- Clock registers are accessed identical to the static RAM. These registers are resident in the eight top RAM locations.
- Totally nonvolatile with over 10 years of operation in the absence of power
- Access times of 120 ns and 150 ns
- Quartz accuracy ±1 minute a month @ 25°C, factory calibrated
- BCD coded year, month, date, day, hours, minutes, and seconds with leap year compensation valid up to 2100
- Power-fail write protection allows for ±10% V<sub>CC</sub> power supply tolerance
- Low Profile socketable module
  - 255 mil package height

### **ORDERING INFORMATION**

DS1643AL-XX 34-pin low profile module

#### DESCRIPTION

The DS1643AL is an 8K x 8 nonvolatile static RAM with a full function real time clock which are both accessible in a bytewide format. The nonvolatile time keeping RAM is functionally equivalent to any JEDEC standard 8K x 8 SRAM. The DS1643AL is a Low Profile Module that requires a PLCC surface mountable socket and, except for the additional Power Fail Output (PFO) signal, is functionally equivalent to the DS1643. The Real Time Clock (RTC) information resides in the eight uppermost RAM locations. The RTC registers contain year, month, date, day, hours, minutes, and seconds data in 24 hour BCD format. Corrections for the day of the month and

### **PIN ASSIGNMENT**



34-PIN LOW PROFILE MODULE

leap year are made automatically. The RTC clock registers are double buffered to avoid access of incorrect data that can occur during clock update cycles. The double buffered system also prevents time loss as the timekeeping countdown continues unabated by access to time register data. The DS1643AL also contains its own power–fail circuitry which deselects the device when the  $V_{CC}$  supply is in an out of tolerance condition. This feature prevents loss of data from unpredictable system operation brought on by low  $V_{CC}$  as errant access and update cycles are avoided.

DS1643AL

### **PIN DESCRIPTION**

| A0–A12          | _ | Address Input     |
|-----------------|---|-------------------|
| CE              | _ | Chip Enable       |
| ŌĒ              | _ | Output Enable     |
| WE              | _ | Write Enable      |
| NC              | _ | No Connection     |
| V <sub>CC</sub> | _ | +5 Volts          |
| GND             | - | Ground            |
| DQ0-DQ7         | - | Data Input/Output |
| PFO             | - | Power-Fail Output |
|                 |   |                   |

# CLOCK OPERATIONS-READING THE CLOCK

While the double buffered register structure reduces the chance of reading incorrect data, internal updates to the

### DS1643 BLOCK DIAGRAM Figure 1

DS1643AL clock registers should be halted before clock data is read to prevent reading of data in transition. However, halting the internal clock register updating process does not affect clock accuracy. Updating is halted when an one is written into the read bit, the seventh most significant bit in the control register. As long as a one remains in that position, updating is halted. After a halt is issued, the registers reflect the count, that is day, date, and time that was current at the moment the halt command was issued. However, the internal clock registers of the double buffered system continue to update so that the clock accuracy is not affected by the access of data. All of the DS1643AL registers are updated simultaneously after the clock status is reset. Updating is within a second after the read bit is written to zero.



031698 2/11

| DS 1043AL IRUIN IABLE TADIE T   |     |                 |     |     |          |          |                        |  |
|---------------------------------|-----|-----------------|-----|-----|----------|----------|------------------------|--|
| V <sub>CC</sub>                 | CE  | CE2             | ŌĒ  | WE  | MODE     | DQ       | POWER                  |  |
|                                 | VIH | х               | Х   | Х   | DESELECT | HIGH–Z   | STANDBY                |  |
|                                 | х   | VIL             | Х   | х   | DESELECT | HIGH–Z   | STANDBY                |  |
| 5 VOLTS $\pm$ 10%               | VIL | V <sub>IH</sub> | Х   | VIL | WRITE    | DATA IN  | ACTIVE                 |  |
|                                 | VIL | V <sub>IH</sub> | VIL | VIH | READ     | DATA OUT | ACTIVE                 |  |
|                                 | VIL | V <sub>IH</sub> | VIH | VIH | READ     | HIGH–Z   | ACTIVE                 |  |
| <4.5 VOLTS<br>>V <sub>BAT</sub> | х   | Х               | х   | х   | DESELECT | HIGH–Z   | CMOS STANDBY           |  |
| <v<sub>BAT</v<sub>              | Х   | Х               | Х   | Х   | DESELECT | HIGH–Z   | DATA RETENTION<br>MODE |  |

# DS1643AL TRUTH TABLE Table 1

### SETTING THE CLOCK

Bit 8 of the control register is the write bit. Setting the write bit to a one, like the read bit, halts updates to the DS1643AL registers. The user can then load them with the correct day, date and time data in 24 hour BCD format. Resetting the write bit to a zero then transfers those values to the actual clock counters and allows normal operation to resume.

### running, the LSB of the seconds register will toggle at 512 Hz. When the seconds register is being read, the DQ0 line will toggle at the 512 Hz frequency as long as conditions for access remain valid (i.e., CE low, OE low, and address for seconds register remain valid and stable).

effect even though the DS1643AL appears to accept

# **CLOCK ACCURACY**

The DS1643AL is guaranteed to keep time accuracy to STOPPING AND STARTING THE CLOCK within ±1 minute per month at 25°C. The clock is calibrated at the factory by Dallas Semiconductor using The clock oscillator may be stopped at any time. To inspecial calibration nonvolatile tuning elements. The crease the shelf life, the oscillator can be turned off to DS1643AL does not require additional calibration and minimize current drain from the battery. The OSC bit is temperature deviations will have a negligible effect in the MSB for the seconds registers. Setting it to an one most applications. For this reason, methods of field clock calibration are not available and not necessary. Attempts to calibrate the clock that may be used with similar device types (MK48T08 family) will not have any

calibration data.

### FREQUENCY TEST BIT

OSCILLATOR

stops the oscillator.

Bit 6 of the day byte is the frequency test bit. When the frequency test bit is set to logic "1" and the oscillator is

031698 3/11

|                                                                                     | DATA           |                |                |                |                |                |                |                |         |       |
|-------------------------------------------------------------------------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|---------|-------|
| ADDRESS                                                                             | B <sub>7</sub> | B <sub>6</sub> | В <sub>5</sub> | B <sub>4</sub> | B <sub>3</sub> | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> | FUNCT   | UN    |
| 1FFF                                                                                | -              | -              | _              | _              | _              | -              | _              | _              | YEAR    | 00–99 |
| 1FFE                                                                                | Х              | Х              | Х              | _              | _              | -              | _              | _              | MONTH   | 01–12 |
| 1FFD                                                                                | Х              | Х              | _              | _              | _              | -              | _              | _              | DATE    | 01–31 |
| 1FFC                                                                                | Х              | FT             | Х              | Х              | Х              | -              | _              | _              | DAY     | 01–07 |
| 1FFB                                                                                | Х              | Х              | _              | -              | -              | -              | -              | -              | HOUR    | 00–23 |
| 1FFA                                                                                | Х              | -              | _              | -              | _              | _              | -              | _              | MINUTES | 00–59 |
| 1FF9                                                                                | OSC            | _              | _              | _              | _              | -              | _              | _              | SECONDS | 00–59 |
| 1FF8                                                                                | w              | R              | Х              | х              | Х              | Х              | Х              | Х              | CONTROL | А     |
| DSC = STOP BIT R = READ BIT FT = FREQUENCY TES'<br>W = WRITE BIT X = SEE NOTE BELOW |                |                |                |                |                |                |                | CY TEST        |         |       |

#### DS1643AL REGISTER MAP - BANK1 Table 2

### NOTE:

All indicated "X" bits are not dedicated to any particular function and can be used as normal RAM bits.

### RETRIEVING DATA FROM RAM OR CLOCK

The DS1643AL is in the read mode whenever OE (output enable) is low,  $\overline{WE}$  (write enable) is high, and  $\overline{CE}$ (chip enable) is low. The device architecture allows ripple-through access to any of the address locations in the NV SRAM. Valid data will be available at the DQ pins within tAA after the last address input is stable, providing that the CE, and OE access times are and states satisfied. If CE, or OE access times are not met, valid data will be available at the latter of chip enable  $access(t_{CEA})$ or at output enable access time (t\_{OEA}). The state of the data input/output pins (DQ) is controlled by CE, and OE. If the outputs are activated before tAA, the data lines are driven to an intermediate state until tAA. If the address inputs are changed while  $\overline{CE}$ , and  $\overline{OE}$  remain valid, output data will remain valid for output data hold time (t<sub>OH</sub>) but will then go indeterminate until the next address access.

#### WRITING DATA TO RAM OR CLOCK

The DS1643 is in the write mode whenever  $\overline{WE}$ , and  $\overline{CE}$  are in their active state. The start of a write is referenced to the latter occurring transition of  $\overline{WE}$ , on  $\overline{CE}$ . The addresses must be held valid throughout the cycle.  $\overline{CE}$ , or  $\overline{WE}$  must return inactive for a minimum of t<sub>WB</sub> prior to

the initiation of another read or write cycle. Data in must be valid  $t_{DS}$  prior to the end of write and remain valid for  $t_{DH}$  afterward. In a typical application, the  $\overline{OE}$  signal will be high during a write cycle. However,  $\overline{OE}$  can be active provided that care is taken with the data bus to avoid bus contention. If  $\overline{OE}$  is low prior to  $\overline{WE}$  transitioning low the data bus can become active with read data defined by the address inputs. A low transition on  $\overline{WE}$  will then disable the outputs  $t_{WEZ}$  after  $\overline{WE}$  goes active.

#### DATA RETENTION MODE

When V<sub>CC</sub> is within nominal limits (V<sub>CC</sub> > 4.5 volts) the DS1643AL can be accessed as described above by read or write cycles. However, when V<sub>CC</sub> is below the power–fail point V<sub>PF</sub> (point at which write protection occurs) the internal clock registers and RAM is blocked from access. This is accomplished internally by inhibiting access via the  $\overline{CE}$  signal. At this time the Power–Fail Output signal ( $\overline{PFO}$ ) will be driven active (logic 0) until V<sub>CC</sub> returns to nominal levels. When V<sub>CC</sub> falls below the level of the internal battery supply, power input is switched from the V<sub>CC</sub> pin to the internal battery and clock activity, RAM, and clock data are maintained from the battery until V<sub>CC</sub> is returned to nominal level.

#### 031698 4/11

## **ABSOLUTE MAXIMUM RATINGS\***

Voltage on Any Pin Relative to Ground Operating Temperature Storage Temperature Soldering Temperature

-0.3V to +7.0V 0°C to 70°C -20°C to +70°C 260°C for 10 seconds (See Note 7)

\* This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

| RECOMMENDED DC OPERAT      |                 | (0   | °C to 70°C) |                      |       |       |
|----------------------------|-----------------|------|-------------|----------------------|-------|-------|
| PARAMETER                  | SYMBOL          | MIN  | ТҮР         | МАХ                  | UNITS | NOTES |
| Supply Voltage             | V <sub>CC</sub> | 4.5  | 5.0         | 5.5                  | V     | 1     |
| Logic 1 Voltage All Inputs | V <sub>IH</sub> | 2.2  |             | V <sub>CC</sub> +0.3 | V     |       |
| Logic 0 Voltage All Inputs | VIL             | -0.3 |             | 0.8                  | V     |       |

### DC ELECTRICAL CHARACTERISTICS

 $(0^{\circ}C \le t_{A} \le 70^{\circ}C; V_{CC} = 5.0V \pm 10\%)$ 

| PARAMETER                                              | SYMBOL           | MIN | ТҮР  | МАХ | UNITS | NOTES |
|--------------------------------------------------------|------------------|-----|------|-----|-------|-------|
| Average V <sub>CC</sub> Power Supply<br>Current        | I <sub>CC1</sub> |     |      | 65  | mA    | 2, 3  |
| TTL Standby Current ( $\overline{CE} = V_{IH}$ )       | I <sub>CC2</sub> |     | 3    | 6   | mA    | 2, 3  |
| CMOS Standby Current<br>(CE=V <sub>CC</sub> -0.2V)     | I <sub>CC3</sub> |     | 2    | 4.0 | mA    | 2, 3  |
| Input Leakage Current (any input)                      | ΙL               | -1  |      | +1  | μA    |       |
| Output Leakage Current                                 | l <sub>OL</sub>  | -1  |      | +1  | μΑ    |       |
| Output Logic 1 Voltage<br>(I <sub>OUT</sub> = -1.0 mA) | V <sub>OH</sub>  | 2.4 |      |     | V     |       |
| Output Logic 0 Voltage<br>(I <sub>OUT</sub> = +2.1 mA) | V <sub>OL</sub>  |     |      | 0.4 | V     |       |
| Write Protection Voltage                               | V <sub>PF</sub>  | 4.0 | 4.25 | 4.5 | V     |       |

### DS1643AL

# AC ELECTRICAL CHARACTERISTICS

# (0°C to 70°C; V\_{CC} = 5.0V $\pm$ 10%)

|                                |                                      |         | 3AL–12<br>Access | DS1643<br>150 ns / |     |          |        |
|--------------------------------|--------------------------------------|---------|------------------|--------------------|-----|----------|--------|
| PARAMETER                      | SYMBOL                               | MIN     | MAX              | MIN                | МАХ | UNITS    | NOTES  |
| Read Cycle Time                | t <sub>RC</sub>                      | 120     |                  | 150                |     | ns       |        |
| Address Access Time            | t <sub>AA</sub>                      |         | 120              |                    | 150 | ns       |        |
| CE Access Time                 | t <sub>CEA</sub>                     |         | 120              |                    | 150 | ns       |        |
| CE Data Off Time               | t <sub>CEZ</sub>                     |         | 40               |                    | 50  | ns       |        |
| Output Enable Access Time      | tOEA                                 |         | 100              |                    | 120 | ns       |        |
| Output Enable Data Off Time    | t <sub>OEZ</sub>                     |         | 35               |                    | 45  | ns       |        |
| Output Enable to DQ Low-Z      | t <sub>OEL</sub>                     | 5       |                  | 5                  |     | ns       |        |
| CE to DQ Low-Z                 | t <sub>CEL</sub>                     | 5       |                  | 5                  |     | ns       |        |
| Output Hold from Address       | tон                                  | 5       |                  | 5                  |     | ns       |        |
| Write Cycle Time               | t <sub>WC</sub>                      | 120     |                  | 150                |     | ns       |        |
| Address Setup Time             | t <sub>AS</sub>                      | 0       |                  | 0                  |     | ns       |        |
| CE Pulse Width                 | t <sub>CEW</sub>                     | 100     |                  | 120                |     | ns       |        |
| Address Hold from End of Write | t <sub>AH1</sub><br>t <sub>AH2</sub> | 5<br>30 |                  | 5<br>30            |     | ns<br>ns | 5<br>6 |
| Write Pulse Width              | t <sub>WEW</sub>                     | 75      |                  | 90                 |     | ns       |        |
| WE Data Off Time               | t <sub>WEZ</sub>                     |         | 40               |                    | 50  | ns       |        |
| WE or CE Inactive Time         | t <sub>WR</sub>                      | 10      |                  | 10                 |     | ns       |        |
| Data Setup Time                | t <sub>DS</sub>                      | 85      |                  | 110                |     | ns       |        |
| Data Hold Time High            | t <sub>DH1</sub><br>t <sub>DH2</sub> | 0<br>15 |                  | 0<br>15            |     | ns<br>ns | 5<br>6 |

# AC TEST CONDITIONS

| Input Levels:     | 0V to 3V |
|-------------------|----------|
| Transition Times: | 5 ns     |

| CAPACITANCE                            |                 |     |     |     |       |       |  |
|----------------------------------------|-----------------|-----|-----|-----|-------|-------|--|
| PARAMETER                              | SYMBOL          | MIN | ТҮР | МАХ | UNITS | NOTES |  |
| Capacitance on all pins<br>(except DQ) | Cl              |     |     | 7   | pF    |       |  |
| Capacitance on DQ pins                 | C <sub>DQ</sub> |     |     | 10  | pF    |       |  |

# AC ELECTRICAL CHARACTERISTICS (POWER-UP/DOWN TIMING)

| AC ELECTRICAL CHARACTE                                                      | (0°C to 70°C)    |     |     |     |       |       |
|-----------------------------------------------------------------------------|------------------|-----|-----|-----|-------|-------|
| PARAMETER                                                                   | SYMBOL           | MIN | ТҮР | МАХ | UNITS | NOTES |
| CE or WE at V <sub>IH</sub> before Power<br>Down                            | t <sub>PD</sub>  | 0   |     |     | μs    |       |
| V <sub>PF</sub> (Max) to V <sub>PF</sub> (Min)<br>V <sub>CC</sub> Fall Time | t <sub>F</sub>   | 300 |     |     | μs    |       |
| V <sub>PF</sub> (Min) to V <sub>SO</sub><br>V <sub>CC</sub> Fall Time       | t <sub>FB</sub>  | 10  |     |     | μs    |       |
| V <sub>SO</sub> to V <sub>PF</sub> (Min)<br>V <sub>CC</sub> Rise Time       | t <sub>RB</sub>  | 1   |     |     | μs    |       |
| V <sub>PF</sub> (Min) to V <sub>PF</sub> (Max)<br>V <sub>CC</sub> Rise Time | t <sub>R</sub>   | 0   |     |     | μs    |       |
| Power–Up                                                                    | t <sub>REC</sub> | 15  | 25  | 35  | ms    |       |
| Expected Data Retention Time<br>(Oscillator On)                             | t <sub>DR</sub>  | 10  |     |     | years | 4     |

# DS1643AL READ CYCLE TIMING



031698 7/11

# DS1643AL WRITE CYCLE TIMING



POWER-DOWN/POWER-UP TIMING



031698 8/11

### NOTES:

- 1. All voltages are referenced to ground.
- 2. Typical values are at 25°C and nominal supplies.
- 3. Outputs are open.
- 4. Data retention time is at 25°C and is calculated from the date code on the device package. The date code XXYY is the year followed by the week of the year in which the device was manufactured. For example, 9225, would mean the 25th week of 1992.
- 5.  $t_{AH1}$ ,  $t_{DH1}$  are measured from  $\overline{WE}$  going high.
- 6.  $t_{AH2}$ ,  $t_{DH2}$  are measured from  $\overline{CE}$  going high.
- 7. Unencapsulated Low Profile Modules are not recommended for processing through conventional wavesoldering techniques. The use of a PLCC socket is recommended for production proposes.

## OUTPUT LOAD



# DS1643AL 34-PIN LOW PROFILE MODULE



| PKG | INCHES |       |  |  |  |  |
|-----|--------|-------|--|--|--|--|
| DIM | MIN    | MAX   |  |  |  |  |
| А   | 0.955  | 0.980 |  |  |  |  |
| В   | 0.840  | 0.855 |  |  |  |  |
| С   | 0.230  | 0.250 |  |  |  |  |
| D   | 0.975  | 0.995 |  |  |  |  |
| E   | 0.047  | 0.053 |  |  |  |  |
| F   | 0.015  | 0.025 |  |  |  |  |



# NOTE:

Dallas Semiconductor recommends the AMP PLCC socket, P/N 822453–1, Revision A (date code 9810 or later), for use with our 34–pin LPM device.

031698 10/11

#### FOR 68 PIN 4 SIDED - 1.050 SQUARE 45° PIN 1 INDICATOR .050 TYP 16 PL .030 68 PL PIN 1 4 4 .846 .112 34 PL .826 .015 X 45\* ťooooooooooodd Ł .102 34 PL

### **RECOMMENDED DS1643AL MODULE SOCKET LAND PATTERNS**





031698 11/11