## **Power MOSFET** # -20 V, -3.0 A, Dual P-Channel, ChipFET™ #### **Features** - Low R<sub>DS(on)</sub> and Fast Switching Speed in a ChipFET Package - Leadless ChipFET Package 40% Smaller Footprint than TSOP-6 - ChipFET Package with Excellent Thermal Capabilities where Heat Transfer is Required - Pb-Free Package is Available ### **Applications** - Charge Control in Battery Chargers - Optimized for Battery and Load Management Applications in Portable Equipment - MP3 Players, Cell Phones, Digital Cameras, PDAs - Buck and Boost DC-DC Converters #### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted) | Rat | Symbol | Value | Unit | | | |-------------------------------------------------------------------|------------------------------------------------|-----------------------|-----------------------------------|---------------|----| | Drain-to-Source Voltage | $V_{DSS}$ | -20 | V | | | | Gate-to-Source Voltage | je | | $V_{GS}$ | ±12 | V | | Continuous Drain | Steady | T <sub>A</sub> = 25°C | I <sub>D</sub> | -2.1 | Α | | Current (Note 1) | State | T <sub>A</sub> = 85°C | | -1.5 | | | | t ≤ 5 s | T <sub>A</sub> = 25°C | | -3.0 | | | Power Dissipation | Steady | T <sub>A</sub> = 25°C | $P_{D}$ | 1.1 | W | | (Note 1) | State | T <sub>A</sub> = 85°C | | 0.6 | | | | $t \le 5 \text{ s}$ $T_A = 25^{\circ}\text{C}$ | | | 2.1 | | | Pulsed Drain Current | tp = | 10 μs | $I_{DM}$ | -9.0 | Α | | Operating Junction and Storage Temperature | | | T <sub>J</sub> , T <sub>stg</sub> | –55 to<br>150 | °C | | Source Current (Body Diode) | | | I <sub>S</sub> | -2.5 | Α | | Lead Temperature for Soldering Purposes (1/8" from case for 10 s) | | | T <sub>L</sub> | 260 | °C | ### THERMAL RESISTANCE RATINGS | Rating | Symbol | Value | Unit | |---------------------------------------------|-----------------|-------|------| | Junction-to-Ambient - Steady State (Note 1) | $R_{\theta JA}$ | 110 | °C/W | | Junction-to-Ambient – $t \le 5 s$ | | 60 | | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. Surface Mounted on FR4 Board using 1 in sq pad size (Cu area = 1.27 in sq [1 oz] including traces). ### ON Semiconductor® #### http://onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> TYP | I <sub>D</sub> MAX | | |----------------------|-------------------------|--------------------|--| | -20 V | 130 mΩ @ -4.5 V | -3.0 A | | | | 200 mΩ @ -2.5 V | 0.071 | | P-Channel MOSFET P-Channel MOSFET ChipFET CASE 1206A STYLE 2 C4 = Specific Device Code M = Month Code = Pb-Free Package #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |--------------|----------------------|-----------------------| | NTHD4401PT1 | ChipFET | 3000/Tape & Reel | | NTHD4401PT1G | ChipFET<br>(Pb-Free) | 3000/Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. ## **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted) | Characteristic | Symbol | Test Condition | | Min | Тур | Max | Unit | |-----------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------|------------------------|------|------------------------|----------------|-------| | OFF CHARACTERISTICS | | | | - | | - | - | | Drain-to-Source Breakdown Voltage | V <sub>(Br)DSS</sub> | $V_{GS} = 0 \text{ V}, I_D = -250 \mu A$ | | -20 | -23 | | V | | Drain-to-Source Breakdown Voltage Temperature Coefficient | V <sub>(Br)DSS</sub> /T <sub>J</sub> | | | | -8.0 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>GS</sub> = 0 V | $T_J = 25^{\circ}C$ | | | -1.0 | μΑ | | | | $V_{DS} = -16 \text{ V}$ | T <sub>J</sub> = 85°C | | | -5.0 | | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | $V_{DS} = 0 V, V_0$ | <sub>SS</sub> = ±12 V | | | ±100 | nA | | ON CHARACTERISTICS (Note 2) | | | | | | | | | Gate Threshold Voltage | V <sub>GS(th)</sub> | $V_{GS} = V_{DS}, I_{E}$ | <sub>O</sub> = -250 μA | -0.6 | -0.75 | -1.2 | V | | Gate Threshold Temperature Coefficient | V <sub>GS(th)</sub> /T <sub>J</sub> | | | | 2.65 | | mV/°C | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | $V_{GS} = -4.5 \text{ V},$ $V_{GS} = -2.5 \text{ V},$ $V_{GS} = -1.8 \text{ V},$ | $I_D = -1.7 A$ | | 0.130<br>0.200<br>0.34 | 0.155<br>0.240 | Ω | | Forward Transconductance | 9 <sub>FS</sub> | $V_{DS} = -10 \text{ V}, I_D = -2.1 \text{ A}$ | | | 5.0 | | S | | CHARGES, CAPACITANCES AND GATE R | ESISTANCE | | | | | | | | Input Capacitance | C <sub>iss</sub> | $V_{GS} = 0 \text{ V, } f = 1.0 \text{ MHz,}$<br>$V_{DS} = -10 \text{ V}$ | | | 185 | 300 | pF | | Output Capacitance | C <sub>oss</sub> | | | | 95 | 150 | | | Reverse Transfer Capacitance | C <sub>rss</sub> | | | | 30 | 50 | | | Total Gate Charge | Q <sub>G(TOT)</sub> | | | | 3.0 | 6.0 | | | Threshold Gate Charge | Q <sub>G(TH)</sub> | $V_{GS} = -4.5 \text{ V}, V_{DS} = -10 \text{ V},$ $I_{D} = -2.1 \text{ A}$ | | | 0.2 | | nC | | Gate-to-Source Charge | $Q_{GS}$ | | | | 0.5 | | | | Gate-to-Drain Charge | $Q_GD$ | | | | 0.9 | | | | SWITCHING CHARACTERISTICS (Note 3) | | | | | | • | • | | Turn-On Delay Time | t <sub>d(on)</sub> | | | | 7.0 | 12 | | | Rise Time | t <sub>r</sub> | $V_{GS} = -4.5 \text{ V},$ | Vnn = -16 V. | | 13 | 25 | ns | | Turn-Off Delay Time | t <sub>d(off)</sub> | $I_D = -2.1 \text{ A},$ | | | 33 | 50 | | | Fall Time | t <sub>f</sub> | | | | 27 | 40 | | | DRAIN-SOURCE DIODE CHARACTERISTI | cs | | | | | • | • | | Forward Diode Voltage | V <sub>SD</sub> | V <sub>GS</sub> = I <sub>S</sub> = -2 | | | -0.85 | -1.15 | V | | Reverse Recovery Time | t <sub>rr</sub> | | | | 32 | | | | Charge Time | t <sub>a</sub> | V <sub>GS</sub> = 0 V. dle | /dt = 90 A/us. | | 10 | | ns | | Discharge Time | t <sub>b</sub> | $V_{GS} = 0 \text{ V, } dI_S/dt = 90 \text{ A/}\mu\text{s,}$<br>$I_S = -2.1 \text{ A}$ | | | 22 | | 1 | | Reverse Recovery Charge | Q <sub>RR</sub> | | | | 15 | | nC | Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%. Switching characteristics are independent of operating junction temperatures. ## TYPICAL PERFORMANCE CURVES (T<sub>J</sub> = 25°C unless otherwise noted) Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance vs. Gate-to-Source Voltage Figure 4. On–Resistance vs. Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. On–Resistance Variation with Temperature ## **TYPICAL PERFORMANCE CURVES** (T<sub>J</sub> = 25°C unless otherwise noted) Figure 7. Drain-to-Source Leakage Current vs. Voltage Figure 8. Capacitance Variation 20 100 Figure 9. Gate-to-Source and Drain-to-Source Voltage vs. Total Charge Figure 10. Resistive Switching Time Variation vs. Gate Resistance Figure 11. Diode Forward Voltage vs. Current Figure 12. Thermal Response #### **SOLDERING FOOTPRINT\*** Figure 13. Basic Figure 14. Style 2 #### **BASIC PAD PATTERNS** The basic pad layout with dimensions is shown in Figure 13. This is sufficient for low power dissipation MOSFET applications, but power semiconductor performance requires a greater copper pad area, particularly for the drain leads. The minimum recommended pad pattern shown in Figure 14 improves the thermal area of the drain connections (pins 5, 6, 7, 8) while remaining within the confines of the basic footprint. The drain copper area is 0.0019 sq. in. (or 1.22 sq. mm). This will assist the power dissipation path away from the device (through the copper leadframe) and into the board and exterior chassis (if applicable) for the single device. The addition of a further copper area and/or the addition of vias to other board layers will enhance the performance still further. ChipFET is a trademark of Vishay Siliconix. <sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. **ChipFET™** **DATE 19 MAY 2009** #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - MOLD GATE BURRS SHALL NOT EXCEED 0.13 MM PER SIDE. LEADFRAME TO MOLDED BODY OFFSET IN HORIZONTAL - AND VERTICAL SHALL NOT EXCEED 0.08 MM. DIMENSIONS A AND B EXCLUSIVE OF MOLD GATE BURRS. - NO MOLD FLASH ALLOWED ON THE TOP AND BOTTOM LEAD - SURFACE. | | MILLIMETERS | | | | INCHES | | |-----|-------------|----------|------|-------|-----------|-------| | DIM | MIN | NOM | MAX | MIN | NOM | MAX | | Α | 1.00 | 1.05 | 1.10 | 0.039 | 0.041 | 0.043 | | b | 0.25 | 0.30 | 0.35 | 0.010 | 0.012 | 0.014 | | С | 0.10 | 0.15 | 0.20 | 0.004 | 0.006 | 0.008 | | D | 2.95 | 3.05 | 3.10 | 0.116 | 0.120 | 0.122 | | E | 1.55 | 1.65 | 1.70 | 0.061 | 0.065 | 0.067 | | е | | 0.65 BSC | | | 0.025 BSC | | | e1 | | 0.55 BSC | | | 0.022 BSC | | | L | 0.28 | 0.35 | 0.42 | 0.011 | 0.014 | 0.017 | | HE | 1.80 | 1.90 | 2.00 | 0.071 | 0.075 | 0.079 | | θ | | 5° NOM | | | 5° NOM | | | STYLE 1: | STYLE 2: | STYLE 3: | STYLE 4: | STYLE 5: | STYLE 6: | |--------------------------|----------------------------|---------------------------|-----------------------------|---------------------------|--------------------------| | PIN 1. DRAIN | PIN 1. SOURCE 1 | PIN 1. ANODE | PIN 1. COLLECTOR | PIN 1. ANODE | PIN 1. ANODE | | <ol><li>DRAIN</li></ol> | <ol><li>GATE 1</li></ol> | 2. ANODE | <ol><li>COLLECTOR</li></ol> | <ol><li>ANODE</li></ol> | 2. DRAIN | | <ol><li>DRAIN</li></ol> | <ol><li>SOURCE 2</li></ol> | <ol><li>SOURCE</li></ol> | <ol><li>COLLECTOR</li></ol> | <ol><li>DRAIN</li></ol> | 3. DRAIN | | <ol><li>GATE</li></ol> | 4. GATE 2 | 4. GATE | 4. BASE | <ol><li>DRAIN</li></ol> | 4. GATE | | <ol><li>SOURCE</li></ol> | 5. DRAIN 2 | 5. DRAIN | <ol><li>EMITTER</li></ol> | <ol><li>SOURCE</li></ol> | <ol><li>SOURCE</li></ol> | | 6. DRAIN | 6. DRAIN 2 | 6. DRAIN | <ol><li>COLLECTOR</li></ol> | 6. GATE | 6. DRAIN | | 7. DRAIN | 7. DRAIN 1 | <ol><li>CATHODE</li></ol> | <ol><li>COLLECTOR</li></ol> | <ol><li>CATHODE</li></ol> | 7. DRAIN | | 8. DRAIN | 8. DRAIN 1 | <ol><li>CATHODE</li></ol> | <ol><li>COLLECTOR</li></ol> | <ol><li>CATHODE</li></ol> | 8. CATHODE / DRAIN | #### **SOLDERING FOOTPRINT** #### **GENERIC MARKING DIAGRAM\*** = Specific Device Code XXX М = Month Code = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. ## **OPTIONAL SOLDERING FOOTPRINTS ON PAGE 2** | DOCUMENT NUMBER: | 98AON03078D | Electronic versions are uncontrolled except when accessed directly from the Document Report Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | ChipFET | | PAGE 1 OF 2 | ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the **DATE 19 MAY 2009** #### **ADDITIONAL SOLDERING FOOTPRINTS\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. | DOCUMENT NUMBER: | 98AON03078D | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | ChipFET | | PAGE 2 OF 2 | ON Semiconductor and a retrademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales