### Freescale Semiconductor Data Sheet: Technical Data DSP56374 Rev. 4.2, 1/2007 # DSP56374 Data Sheet ### 1 Overview The DSP56374 is a high-density CMOS device with 3.3 V inputs and outputs. ### NOTE This document contains information on a new product. Specifications and information herein are subject to change without notice. For software or simulation models (for example, IBIS files), contact sales or go to www.freescale.com. The DSP56374 supports digital audio applications requiring sound field processing, acoustic equalization, and other digital audio algorithms. The DSP56374 uses the high performance, single-clock-per-cycle DSP56300 core family of programmable CMOS digital signal processors (DSPs) combined with the audio signal processing capability of the Freescale Semiconductor, Inc. Symphony<sup>TM</sup> DSP family, as shown in Figure 1. Significant architectural enhancements include a barrel shifter, 24-bit addressing, and direct memory access #### **Table of Contents** | 1 | Overview | |----|-------------------------------------------------------------------| | 2 | Features | | 3 | Documentation 5 | | 4 | Signal Groupings 5 | | 5 | Maximum Ratings | | 6 | Power Requirements | | 7 | Thermal Characteristics 27 | | 8 | DC Electrical Characteristics 28 | | 9 | AC Electrical Characteristics 29 | | 10 | Internal Clocks | | 11 | External Clock Operation | | 12 | Reset, Stop, Mode Select, and Interrupt Timing. 32 | | 13 | Serial Host Interface SPI Protocol Timing 35 | | 14 | Serial Host Interface (SHI) I <sup>2</sup> C Protocol Timing . 41 | | 15 | Programming the Serial Clock 43 | | 16 | Enhanced Serial Audio Interface Timing 44 | | 17 | Timer Timing | | 18 | GPIO Timing | | 19 | JTAG Timing 50 | | 20 | Watchdog Timer Timing 53 | #### Overview (DMA). The DSP56374 offers 150 million instructions per second (MIPS) using an internal 150 MHz clock. | Data Sheet Conventions This data sheet uses the following conventions: | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|----------|---------------------|--|--| | OVERBAR | Used to indicate a signal that is active when pulled low (For example, the RESET pin is active when low.) | | | | | | | "asserted" | Means that a high true (active high) signal is high or that a low true (active low) signal is low | | | | | | | "deasserted" | Means that a high true (active high) signal is low or that a low true (active low) signal is high | | | | | | | Examples: | Signal/ Symbol Logic State Signal State Voltage | | | Voltage* | | | | | PIN | True | Asserted | $V_{IL} / V_{OL}$ | | | | PIN False Deasserted V <sub>IH</sub> / V <sub>OH</sub> | | | | | | | | | PIN | True | Asserted | $V_{IH}$ / $V_{OH}$ | | | | | PIN False Deasserted $V_{IL}/V_{OL}$ | | | | | | | $\textbf{Note: } \ ^{\star} \text{Values for V}_{\text{IL}}, \ \text{V}_{\text{OL}}, \ \text{V}_{\text{IH}}, \ \text{and V}_{\text{OH}} \ \text{are defined by individual product specifications}.$ | | | | | | | <sup>\*</sup> ESAI\_1 and dedicated GPIO pins are not available in the 52-pin package. Figure 1. DSP56374 Block Diagram ### 2 Features ### 2.1 DSP56300 Modular Chassis - 150 Million Instructions Per Second (MIPS) with a 150 MHz clock at an internal logic supply (QVDDL) of 1.25 V - Object Code Compatible with the 56K core - Data ALU with a 24 x 24 bit multiplier-accumulator and a 56-bit barrel shifter;16 bit arithmetic support - Program Control with position independent code support #### **Features** - Six-channel DMA controller - Provides a wide range of frequency multiplications (1 to 255), predivider factors (1 to 31), PLL feedback multiplier (2 or 4), Output divide factor (1, 2, or 4) and a power-saving clock divider (2<sup>i</sup>: i = 0 to 7) to reduce clock noise - Internal address tracing support and OnCE for Hardware/Software debugging - JTAG port, supporting boundary scan, compliant to IEEE 1149.1 - Very low-power CMOS design, fully static design with operating frequencies down to DC - STOP and WAIT low-power standby modes ### 2.2 On-chip Memory Configuration - 6Kx24 Bit Y-Data RAM and 4Kx24 Bit Y-Data ROM - 6Kx24 Bit X-Data RAM and 4Kx24 Bit X-Data ROM - 20Kx24 Bit Program and Bootstrap ROM including a PROM patching mechanism - 6Kx24 Bit Program RAM. - Various memory switches are available. See memory table below. **Bit Settings Memory Sizes (24-bit words)** Prog X Data Y Data Proq X Data Y Data MSW1 MSW0 MS RAM **RAM RAM ROM ROM ROM** Χ Χ 0 6K 6K 6K 20K 4K 4K 0 0 1 10K 6K 2K 20K 4K 4K 0 1 1 4K 8K 6K 20K 4K 4K 0 1 4K 6K 4K 1 8K 20K 4K 1 10K 4K 4K 20K 4K 4K **Table 1. DSP56374 Memory Switch Configurations** ### 2.3 Peripheral Modules - Enhanced Serial Audio Interface (ESAI): up to 4 receiver pins and up to 6 transmitter pins, master or slave. I<sup>2</sup>S, Sony, AC97, network, and other programmable protocols. - Enhanced Serial Audio Interface I (ESAI\_1): up to 4 receiver pins and up to 6 transmitter pins, master or slave. I<sup>2</sup>S, Sony, AC97, network and other programmable protocols. *Note: Available in the 80-pin package only*. - Serial Host Interface (SHI): SPI and I<sup>2</sup>C protocols, 10-word receive FIFO, support for 8, 16, and 24-bit words. Three noise reduction filter modes. - Triple Timer module (TEC) - Most pins of unused peripherals may be programmed as GPIO pins. Up to 47 pins can be configured as GPIO on the 80 pin package and 20 pins on the 52 pin package. Hardware Watchdog Timer ### 2.4 Packages 80-pin and 52-pin plastic LQFP packages. ### 3 Documentation Table 2 lists the documents that provide a complete description of the DSP56374 and are required to design properly with the part. Documentation is available from a local Freescale Semiconductor, Inc. (formerly Motorola) distributor, semiconductor sales office, Literature Distribution Center, or through the Freescale DSP home page on the Internet (the source for the latest information). **Order Number Document Name** Description DSP56300 Family Manual Detailed description of the 56300-family architecture and the DSP56300FM/AD 24-bit core processor and instruction set DSP56374 User's Manual Detailed description of memory, peripherals, and interfaces DSP56374UM/D DSP56374 Technical Data Sheet Electrical and timing specifications; pin and package DSP56374 descriptions DSP56374 Product Brief Brief description of the chip DSP56374PB/D Table 2. DSP56374 Documentation # 4 Signal Groupings The input and output signals of the DSP56374 are organized into functional groups, which are listed in Table 3. The DSP56374 is operated from a 1.25 V and 3.3 V supply; however, some of the inputs can tolerate 5.0 V. A special notice for this feature is added to the signal descriptions of those inputs. | Functional Group | Number of<br>Signals <sup>1</sup> | Detailed<br>Description | | |----------------------------|-----------------------------------|-------------------------|----------| | Power (V <sub>DD</sub> ) | | 11 | Table 15 | | Ground (GND) | | 9 | Table 5 | | Scan Pins | 1 | Table 6 | | | Clock and PLL | 3 | Table 7 | | | Interrupt and mode control | Port H <sup>2</sup> | 5 | Table 8 | | SHI | Port H <sup>2</sup> | 5 | Table 9 | | ESAI | Port C <sup>4</sup> | 12 | Table 10 | | ESAI_1 | Port E <sup>5</sup> | 12 | Table 11 | **Table 3. DSP56374 Functional Signal Groupings** DSP56374 Data Sheet, Rev. 4.2 Table 3. DSP56374 Functional Signal Groupings (continued) | Functional Group | Number of<br>Signals <sup>1</sup> | Detailed<br>Description | | |------------------|-----------------------------------|-------------------------|----------| | Dedicated GPIO | Port G <sup>3</sup> | 15 | Table 12 | | Timer | 3 | Table 13 | | | JTAG/OnCE Port | | 4 | Table 14 | #### Note: - Pins are not 5 V. tolerant unless noted. Port H signals are the GPIO port signals which are multiplexed with the MOD and HREQ signals. Port G signals are the dedicated GPIO port signals. - <sup>4</sup> Port C signals are the GPIO port signals which are multiplexed with the ESAI signals. - <sup>5</sup> Port E signals are the GPIO port signals which are multiplexed with the ESAI\_1 signals. #### 4.1 **Power** **Table 4. Power Inputs** | Power Name | Description | |------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PLLA_VDD (1) | PLL Power— The voltage (3.3 V) should be well-regulated and the input should be provided with an extremely low impedance path to the 3.3 V <sub>DD</sub> power rail. The user must provide adequate external decoupling capacitors between PLLA_VDD and PLLA_GND. PLLA_VDD requires a filter as shown in Figure 1 and Figure 2 below. See the DSP56374 technical data sheet for additional details. | | PLLP_VDD(1) | PLL Power— The voltage (3.3 V) should be well-regulated and the input should be provided with an extremely low impedance path to the 3.3 V <sub>DD</sub> power rail. The user must provide adequate external decoupling capacitors between PLLP_VDD and PLLP_GND. | | PLLD_VDD (1) | PLL Power— The voltage (1.25 V) should be well-regulated and the input should be provided with an extremely low impedance path to the 1.25 V <sub>DD</sub> power rail. The user must provide adequate external decoupling capacitors between PLLD_VDD and PLLD_GND. | | CORE_VDD (4) | Core Power—The voltage (1.25 V) should be well-regulated and the input should be provided with an extremely low impedance path to the 1.25 $V_{DD}$ power rail. The user must provide adequate external decoupling capacitors. | | IO_VDD<br>(80-pin 4)<br>(52-pin 3) | SHI, ESAI_1, WDT and Timer I/O Power —The voltage (3.3 V) should be well-regulated, and the input should be provided with an extremely low impedance path to the 3.3 V <sub>DD</sub> power rail. This is an isolated power for the SHI, ESAI, ESAI_1, WDT and Timer I/O. The user must provide adequate external decoupling capacitors. | ## 4.2 Ground **Table 5. Grounds** | Ground Name | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PLLA_GND(1) | PLL Ground—The PLL ground should be provided with an extremely low-impedance path to ground. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors between PLLA_VDD and PLLA_GND. | DSP56374 Data Sheet, Rev. 4.2 ### Table 5. Grounds (continued) | Ground Name | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PLLP_GND(1) | PLL Ground—The PLL ground should be provided with an extremely low-impedance path to ground. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors between PLLP_VDD and PLLP_GND. | | PLLD_GND(1) | PLL Ground—The PLL ground should be provided with an extremely low-impedance path to ground. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors between PLLD_VDD and PLLD_GND. | | CORE_GND(4) | Core Ground—The Core ground should be provided with an extremely low-impedance path to ground. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors. | | IO_GND(2) | SHI, ESAI, ESAI_1, WDT and Timer I/O Ground—IO_GND is the ground for the SHI, ESAI, ESAI_1, WDT and Timer I/O. This connection must be tied externally to all other chip ground connections. The user must provide adequate external decoupling capacitors. | ### **4.3 SCAN** Table 6. SCAN Signals | Signal<br>Name | Туре | State<br>During<br>Reset | Signal Description | |----------------|-------|--------------------------|--------------------------------------------------------------------| | SCAN | Input | Input | SCAN—Manufacturing test pin. This pin must be connected to ground. | ## 4.4 Clock and PLL Table 7. Clock and PLL Signals | Signal<br>Name | Туре | State<br>during<br>Reset | Signal Description | |----------------|--------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTAL | Input | Input | External Clock / Crystal Input—An external clock source must be connected to EXTAL in order to supply the clock to the internal clock generator and PLL. | | XTAL | Output | Chip Driven | Crystal Output—Connects the internal Crystal Oscillator output to an external crystal. If an external clock is used, leave XTAL unconnected. | | PINIT/NMI | Input | Input | PLL Initial/Nonmaskable Interrupt—During assertion of RESET, the value of PINIT/NMI is written into the PLL Enable (PEN) bit of the PLL control register, determining whether the PLL is enabled or disabled. After RESET de-assertion and during normal instruction processing, the PINIT/NMI Schmitt-trigger input is a negative-edge-triggered nonmaskable interrupt (NMI) request internally synchronized to the internal system clock. This pin has an internal pull up resistor. This input is 5 V tolerant. | # 4.5 Interrupt and Mode Control The interrupt and mode control signals select the chip's operating mode as it comes out of hardware reset. After RESET is de-asserted, these inputs are hardware interrupt request lines. **Table 8. Interrupt and Mode Control** | Signal Name | Туре | State<br>during<br>Reset | Signal Description | |-------------|--------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MODA/IRQA | Input | MODA<br>Input | Mode Select A/External Interrupt Request A—MODA/IRQA is an active-low Schmitt-trigger input, internally synchronized to the DSP clock. MODA/IRQA selects the initial chip operating mode during hardware reset and becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. This pin can also be programmed as GPIO. MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into the OMR when the RESET signal is de-asserted. If the processor is in the stop standby state and the MODA/IRQA pin is pulled to GND, the processor will exit the stop state. | | | | | This input is 5 V tolerant. | | PH0 | Input, output,<br>or<br>disconnected | | Port H0—When the MODA/IRQA is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | MODB/IRQB | Input | MODB<br>Input | Mode Select B/External Interrupt Request B—MODB/IRQB is an active-low Schmitt-trigger input, internally synchronized to the DSP clock. MODB/IRQB selects the initial chip operating mode during hardware reset and becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. This pin can also be programmed as GPIO. MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into OMR when the RESET signal is de-asserted. This pin has an internal pull up resistor. This input is 5 V tolerant. | | PH1 | Input, output,<br>or<br>disconnected | | Port H1—When the MODB/IRQB is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | MODC/IRQC | Input | MODC<br>Input | Mode Select C/External Interrupt Request C—MODC/IRQC is an active-low Schmitt-trigger input, internally synchronized to the DSP clock. MODC/IRQC selects the initial chip operating mode during hardware reset and becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. This pin can also be programmed as GPIO. MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into OMR when the RESET signal is de-asserted. This pin has an internal pull up resistor. This input is 5 V tolerant. | **Table 8. Interrupt and Mode Control (continued)** | Signal Name | Туре | State<br>during<br>Reset | Signal Description | |-------------|--------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PH2 | Input, output,<br>or<br>disconnected | | Port H2—When the MODC/IRQC is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | MODD/IRQD | Input | MODD<br>Input | Mode Select D/External Interrupt Request D—MODD/IRQD is an active-low Schmitt-trigger input, internally synchronized to the DSP clock. MODD/IRQD selects the initial chip operating mode during hardware reset and becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. This pin can also be programmed as GPIO. MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into OMR when the RESET signal is de-asserted. This pin has an internal pull up resistor. | | PH3 | Input, output, | | This input is 5 V tolerant. Port H3—When the MODD/IRQD is configured as GPIO, this signal is | | | or<br>disconnected | | individually programmable as input, output, or internally disconnected. | | RESET | Input | Input | Reset—RESET is an active-low, Schmitt-trigger input. When asserted, the chip is placed in the Reset state and the internal phase generator is reset. The Schmitt-trigger input allows a slowly rising input (such as a capacitor charging) to reset the chip reliably. When the RESET signal is de-asserted, the initial chip operating mode is latched from the MODA, MODB, MODC, and MODD inputs. The RESET signal must be asserted during power up. A stable EXTAL signal must be supplied while RESET is being asserted. | | | | | This pin has an internal pull up resistor.<br>This input is 5 V tolerant. | ## 4.6 Serial Host Interface The SHI has five I/O signals that can be configured to allow the SHI to operate in either SPI or $I^2C$ mode. **Table 9. Serial Host Interface Signals** | Signal<br>Name | Signal Type | State during<br>Reset | Signal Description | |----------------|----------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCK | Input or output | Tri-stated | SPI Serial Clock—The SCK signal is an output when the SPI is configured as a master and a Schmitt-trigger input when the SPI is configured as a slave. When the SPI is configured as a master, the SCK signal is derived from the internal SHI clock generator. When the SPI is configured as a slave, the SCK signal is an input, and the clock signal from the external master synchronizes the data transfer. The SCK signal is ignored by the SPI if it is defined as a slave and the slave select $(\overline{SS})$ signal is not asserted. In both the master and slave SPI devices, data is shifted on one edge of the SCK signal and is sampled on the opposite edge where data is stable. Edge polarity is determined by the SPI transfer protocol. | | SCL | Input or output | | I <sup>2</sup> C Serial Clock—SCL carries the clock for I <sup>2</sup> C bus transactions in the I <sup>2</sup> C mode. SCL is a Schmitt-trigger input when configured as a slave and an open-drain output when configured as a master. SCL should be connected to V <sub>DD</sub> through an external pull-up resistor according to the I <sup>2</sup> C specifications. This signal is tri-stated during hardware, software, and individual reset. | | | | | This pin has an internal pull up resistor. This input is 5 V tolerant. | | MISO | Input or output | Tri-stated | SPI Master-In-Slave-Out—When the SPI is configured as a master, MISO is the master data input line. The MISO signal is used in conjunction with the MOSI signal for transmitting and receiving serial data. This signal is a Schmitt-trigger input when configured for the SPI Master mode, an output when configured for the SPI Slave mode, and tri-stated if configured for the SPI Slave mode when $\overline{SS}$ is de-asserted. An external pull-up resistor is not required for SPI operation. | | SDA | Input or<br>open-drain<br>output | | I <sup>2</sup> C Data and Acknowledge—In I <sup>2</sup> C mode, SDA is a Schmitt-trigger input when receiving and an open-drain output when transmitting. SDA should be connected to V <sub>DD</sub> through a pull-up resistor. SDA carries the data for I <sup>2</sup> C transactions. The data in SDA must be stable during the high period of SCL. The data in SDA is only allowed to change when SCL is low. When the bus is free, SDA is high. The SDA line is only allowed to change during the time SCL is high in the case of start and stop events. A high-to-low transition of the SDA line while SCL is high is a unique situation, and is defined as the start event. A low-to-high transition of SDA while SCL is high is a unique situation defined as the stop event. | | | | | This signal is tri-stated during hardware, software, and individual reset. Thus, there is no need for an external pull-up in this state. This pin has an internal pull up resistor. | | | | | This pin has an internal pull up resistor. This input is 5 V tolerant. | ### Table 9. Serial Host Interface Signals (continued) | Signal<br>Name | Signal Type | State during<br>Reset | Signal Description | |----------------|--------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MOSI | Input or output | Tri-stated | SPI Master-Out-Slave-In—When the SPI is configured as a master, MOSI is the master data output line. The MOSI signal is used in conjunction with the MISO signal for transmitting and receiving serial data. MOSI is the slave data input line when the SPI is configured as a slave. This signal is a Schmitt-trigger input when configured for the SPI Slave mode. | | HA0 | Input | | I <sup>2</sup> C Slave Address 0—This signal uses a Schmitt-trigger input when configured for the I <sup>2</sup> C mode. When configured for I <sup>2</sup> C slave mode, the HA0 signal is used to form the slave device address. HA0 is ignored when configured for the I <sup>2</sup> C master mode. | | | | | This signal is tri-stated during hardware, software, and individual reset. Thus, there is no need for an external pull-up in this state. | | | | | This pin has an internal pull up resistor.<br>This input is 5 V tolerant. | | SS | Input | Ignored Input | SPI Slave Select—This signal is an active low Schmitt-trigger input when configured for the SPI mode. When configured for the SPI Slave mode, this signal is used to enable the SPI slave for transfer. When configured for the SPI master mode, this signal should be kept de-asserted (pulled high). If it is asserted while configured as SPI master, a bus error condition is flagged. If \$\overline{SS}\$ is de-asserted, the SHI ignores SCK clocks and keeps the MISO output signal in the high-impedance state. | | HA2 | Input | | I <sup>2</sup> C Slave Address 2—This signal uses a Schmitt-trigger input when configured for the I <sup>2</sup> C mode. When configured for the I <sup>2</sup> C Slave mode, the HA2 signal is used to form the slave device address. HA2 is ignored in the I <sup>2</sup> C master mode. | | | | | This pin has an internal pull up resistor. This input is 5 V tolerant. | | HREQ | Input or Output | Tri-stated | Host Request—This signal is an active low Schmitt-trigger input when configured for the master mode but an active low output when configured for the slave mode. | | | | | When configured for the slave mode, $\overline{HREQ}$ is asserted to indicate that the SHI is ready for the next data word transfer and de-asserted at the first clock pulse of the new data word transfer. When configured for the master mode, $\overline{HREQ}$ is an input. When asserted by the external slave device, it will trigger the start of the data word transfer by the master. After finishing the data word transfer, the master will await the next assertion of $\overline{HREQ}$ to proceed to the next transfer. This pin can also be programmed as GPIO. | | PH4 | Input, output, or disconnected | | Port H4—When HREQ is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | This pin has an internal pull up resistor.<br>This input is 5 V tolerant. | ## 4.7 Enhanced Serial Audio Interface Table 10. Enhanced Serial Audio Interface Signals | Signal Name | Signal Type | State during<br>Reset | Signal Description | |-------------|--------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HCKR | Input or output | GPIO<br>disconnected | High Frequency Clock for Receiver—When programmed as an input, this signal provides a high frequency clock source for the ESAI receiver as an alternate to the DSP core clock. When programmed as an output, this signal can serve as a high-frequency sample clock (e.g., for external digital to analog converters [DACs]) or as an additional system clock. | | PC2 | Input, output, or disconnected | | Port C2—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | This pin has an internal pull up resistor.<br>This input is 5 V tolerant. | | HCKT | Input or output | GPIO<br>disconnected | High Frequency Clock for Transmitter—When programmed as an input, this signal provides a high frequency clock source for the ESAI transmitter as an alternate to the DSP core clock. When programmed as an output, this signal can serve as a high frequency sample clock (e.g., for external DACs) or as an additional system clock. | | PC5 | Input, output, or disconnected | | Port C5—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | This pin has an internal pull up resistor. This input is 5 V tolerant. | Table 10. Enhanced Serial Audio Interface Signals (continued) | Signal Name | Signal Type | State during<br>Reset | Signal Description | |-------------|--------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FSR | Input or output | GPIO<br>disconnected | Frame Sync for Receiver—This is the receiver frame sync input/output signal. In the asynchronous mode (SYN=0), the FSR pin operates as the frame sync input or output used by all the enabled receivers. In the synchronous mode (SYN=1), it operates as either the serial flag 1 pin (TEBE=0), or as the transmitter external buffer enable control (TEBE=1, RFSD=1). | | | | | When this pin is configured as serial flag pin, its direction is determined by the RFSD bit in the RCCR register. When configured as the output flag OF1, this pin will reflect the value of the OF1 bit in the SAICR register, and the data in the OF1 bit will show up at the pin synchronized to the frame sync in normal mode or the slot in network mode. When configured as the input flag IF1, the data value at the pin will be stored in the IF1 bit in the SAISR register, synchronized by the frame sync in normal mode or the slot in network mode. | | PC1 | Input, output, or disconnected | | Port C1—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant. | | FST | Input or output | GPIO<br>disconnected | Frame Sync for Transmitter—This is the transmitter frame sync input/output signal. For synchronous mode, this signal is the frame sync for both transmitters and receivers. For asynchronous mode, FST is the frame sync for the transmitters only. The direction is determined by the transmitter frame sync direction (TFSD) bit in the ESAI transmit clock control register (TCCR). | | PC4 | Input, output, or disconnected | | Port C4—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor.<br>This input is 5 V tolerant. | Table 10. Enhanced Serial Audio Interface Signals (continued) | Signal Name | Signal Type | State during<br>Reset | Signal Description | |-------------|--------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCKR | Input or output | GPIO<br>disconnected | Receiver Serial Clock—SCKR provides the receiver serial bit clock for the ESAI. The SCKR operates as a clock input or output used by all the enabled receivers in the asynchronous mode (SYN=0), or as serial flag 0 pin in the synchronous mode (SYN=1). | | | | | When this pin is configured as serial flag pin, its direction is determined by the RCKD bit in the RCCR register. When configured as the output flag OF0, this pin will reflect the value of the OF0 bit in the SAICR register, and the data in the OF0 bit will show up at the pin synchronized to the frame sync in normal mode or the slot in network mode. When configured as the input flag IF0, the data value at the pin will be stored in the IF0 bit in the SAISR register, synchronized by the frame sync in normal mode or the slot in network mode. | | PC0 | Input, output, or disconnected | | Port C0—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor.<br>This input is 5 V tolerant. | | SCKT | Input or output | GPIO<br>disconnected | Transmitter Serial Clock—This signal provides the serial bit rate clock for the ESAI. SCKT is a clock input or output used by all enabled transmitters and receivers in synchronous mode, or by all enabled transmitters in asynchronous mode. | | PC3 | Input, output, or disconnected | | Port C3—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor.<br>This input is 5 V tolerant. | Table 10. Enhanced Serial Audio Interface Signals (continued) | Signal Name | Signal Type | State during<br>Reset | Signal Description | |-------------|--------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------| | SDO5 | Output | GPIO<br>disconnected | Serial Data Output 5—When programmed as a transmitter, SDO5 is used to transmit data from the TX5 serial transmit shift register. | | SDI0 | Input | | Serial Data Input 0—When programmed as a receiver, SDI0 is used to receive serial data into the RX0 serial receive shift register. | | PC6 | Input, output, or disconnected | | Port C6—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant. | | SDO4 | Output | GPIO<br>disconnected | Serial Data Output 4—When programmed as a transmitter, SDO4 is used to transmit data from the TX4 serial transmit shift register. | | SDI1 | Input | | Serial Data Input 1—When programmed as a receiver, SDI1 is used to receive serial data into the RX1 serial receive shift register. | | PC7 | Input, output, or disconnected | | Port C7—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant. | | SDO3 | Output | GPIO<br>disconnected | Serial Data Output 3—When programmed as a transmitter, SDO3 is used to transmit data from the TX3 serial transmit shift register. | | SDI2 | Input | | Serial Data Input 2—When programmed as a receiver, SDI2 is used to receive serial data into the RX2 serial receive shift register. | | PC8 | Input, output, or disconnected | | Port C8—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant. | Table 10. Enhanced Serial Audio Interface Signals (continued) | Signal Name | Signal Type | State during<br>Reset | Signal Description | |-------------|--------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------| | SDO2 | Output | GPIO<br>disconnected | Serial Data Output 2—When programmed as a transmitter, SDO2 is used to transmit data from the TX2 serial transmit shift register | | SDI3 | Input | | Serial Data Input 3—When programmed as a receiver, SDI3 is used to receive serial data into the RX3 serial receive shift register. | | PC9 | Input, output, or disconnected | | Port C9—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant. | | SDO1 | Output | GPIO<br>disconnected | Serial Data Output 1—SDO1 is used to transmit data from the TX1 serial transmit shift register. | | PC10 | Input, output, or disconnected | | Port C10—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant. | | SDO0 | Output | GPIO<br>disconnected | Serial Data Output 0—SDO0 is used to transmit data from the TX0 serial transmit shift register. | | PC11 | Input, output, or disconnected | | Port C11—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor.<br>This input is 5 V tolerant. | # 4.8 Enhanced Serial Audio Interface\_1 Table 11. Enhanced Serial Audio Interface\_1 Signals | Signal Name | Signal Type | State during<br>Reset | Signal Description | |-------------|--------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HCKR_1 | Input or output | GPIO<br>disconnected | High Frequency Clock for Receiver—When programmed as an input, this signal provides a high frequency clock source for the ESAI_1 receiver as an alternate to the DSP core clock. When programmed as an output, this signal can serve as a high-frequency sample clock (e.g., for external digital to analog converters [DACs]) or as an additional system clock. | | PE2 | Input, output, or disconnected | | Port E2—When the ESAI_1 is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant. | | HCKT_1 | Input or output | GPIO<br>disconnected | High Frequency Clock for Transmitter—When programmed as an input, this signal provides a high frequency clock source for the ESAI_1 transmitter as an alternate to the DSP core clock. When programmed as an output, this signal can serve as a high frequency sample clock (e.g., for external DACs) or as an additional system clock. | | PE5 | Input, output, or disconnected | | Port E5—When the ESAI_1 is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant. | Table 11. Enhanced Serial Audio Interface\_1 Signals (continued) | Signal Name | Signal Type | State during<br>Reset | Signal Description | |-------------|--------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FSR_1 | Input or output | GPIO<br>disconnected | Frame Sync for Receiver_1—This is the receiver frame sync input/output signal. In the asynchronous mode (SYN=0), the FSR_1 pin operates as the frame sync input or output used by all the enabled receivers. In the synchronous mode (SYN=1), it operates as either the serial flag 1 pin (TEBE=0), or as the transmitter external buffer enable control (TEBE=1, RFSD=1). | | | | | When this pin is configured as serial flag pin, its direction is determined by the RFSD bit in the RCCR_1 register. When configured as the output flag OF1, this pin will reflect the value of the OF1 bit in the SAICR_1 register, and the data in the OF1 bit will show up at the pin synchronized to the frame sync in normal mode or the slot in network mode. When configured as the input flag IF1, the data value at the pin will be stored in the IF1 bit in the SAISR_1 register, synchronized by the frame sync in normal mode or the slot in network mode. | | PE1 | Input, output, or disconnected | | Port E1—When the ESAI_1 is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant | | FST_1 | Input or output | GPIO<br>disconnected | Frame Sync for Transmitter_1—This is the transmitter frame sync input/output signal. For synchronous mode, this signal is the frame sync for both transmitters and receivers. For asynchronous mode, FST_1 is the frame sync for the transmitters only. The direction is determined by the transmitter frame sync direction (TFSD) bit in the ESAI_1 transmit clock control register (TCCR_1). | | PE4 | Input, output, or disconnected | | Port E4—When the ESAI_1 is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant. | Table 11. Enhanced Serial Audio Interface\_1 Signals (continued) | Signal Name | Signal Type | State during<br>Reset | Signal Description | |-------------|--------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCKR_1 | Input or output | GPIO<br>disconnected | Receiver Serial Clock_1—SCKR_1 provides the receiver serial bit clock for the ESAI_1. The SCKR_1 operates as a clock input or output used by all the enabled receivers in the asynchronous mode (SYN=0), or as serial flag 0 pin in the synchronous mode (SYN=1). | | | | | When this pin is configured as serial flag pin, its direction is determined by the RCKD bit in the RCCR_1 register. When configured as the output flag OF0, this pin will reflect the value of the OF0 bit in the SAICR_1 register, and the data in the OF0 bit will show up at the pin synchronized to the frame sync in normal mode or the slot in network mode. When configured as the input flag IF0, the data value at the pin will be stored in the IF0 bit in the SAISR_1 register, synchronized by the frame sync in normal mode or the slot in network mode. | | PE0 | Input, output, or disconnected | | Port E0—When the ESAI_1 is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor.<br>This input is 5 V tolerant | | SCKT_1 | Input or output | GPIO<br>disconnected | Transmitter Serial Clock_1—This signal provides the serial bit rate clock for the ESAI_1. SCKT_1 is a clock input or output used by all enabled transmitters and receivers in synchronous mode, or by all enabled transmitters in asynchronous mode. | | PE3 | Input, output, or disconnected | | Port E3—When the ESAI_1 is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor.<br>This input is 5 V tolerant | Table 11. Enhanced Serial Audio Interface\_1 Signals (continued) | Signal Name | Signal Type | State during<br>Reset | Signal Description | |-------------|--------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------| | SDO5_1 | Output | GPIO<br>disconnected | Serial Data Output 5_1—When programmed as a transmitter, SDO5_1 is used to transmit data from the TX5 serial transmit shift register. | | SDI0_1 | Input | | Serial Data Input 0_1—When programmed as a receiver, SDI0_1 is used to receive serial data into the RX0 serial receive shift register. | | PE6 | Input, output, or disconnected | | Port E6—When the ESAI_1 is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant | | SDO4_1 | Output | GPIO<br>disconnected | Serial Data Output 4_1—When programmed as a transmitter, SDO4_1 is used to transmit data from the TX4 serial transmit shift register. | | SDI1_1 | Input | | Serial Data Input 1_1—When programmed as a receiver, SDI1_1 is used to receive serial data into the RX1 serial receive shift register. | | PE7 | Input, output, or disconnected | | Port E7—When the ESAI_1 is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant. | | SDO3_1 | Output | GPIO<br>disconnected | Serial Data Output 3—When programmed as a transmitter, SDO3_1 is used to transmit data from the TX3 serial transmit shift register. | | SDI2_1 | Input | | Serial Data Input 2—When programmed as a receiver, SDI2_1 is used to receive serial data into the RX2 serial receive shift register. | | PE8 | Input, output, or disconnected | | Port E8—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant. | Table 11. Enhanced Serial Audio Interface\_1 Signals (continued) | Signal Name | Signal Type | State during<br>Reset | Signal Description | |-------------|--------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------| | SDO2_1 | Output | GPIO<br>disconnected | Serial Data Output 2—When programmed as a transmitter, SDO2_1 is used to transmit data from the TX2 serial transmit shift register. | | SDI3_1 | Input | | Serial Data Input 3—When programmed as a receiver, SDI3_1 is used to receive serial data into the RX3 serial receive shift register. | | PE9 | Input, output, or disconnected | | Port E9—When the ESAI_1 is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant. | | SDO1_1 | Output | GPIO<br>disconnected | Serial Data Output 1—SDO1_1 is used to transmit data from the TX1 serial transmit shift register. | | PE10 | Input, output, or disconnected | | Port E10—When the ESAI is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant. | | SDO0_1 | Output | GPIO<br>disconnected | Serial Data Output 0—SDO0_1 is used to transmit data from the TX0 serial transmit shift register. | | PE11 | Input, output, or disconnected | | Port E11—When the ESAI_1 is configured as GPIO, this signal is individually programmable as input, output, or internally disconnected. | | | | | The default state after reset is GPIO disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant. | ## 4.9 Dedicated GPIO-Port G Table 12. Dedicated GPIO-Port G Signals | Signal<br>Name | Туре | State During<br>Reset | Signal Description | |----------------|--------------------------------------|-----------------------|------------------------------------------------------------------------------------------------| | PG0 | Input,<br>output, or<br>disconnected | GPIO<br>disconnected | Port G0—This signal is individually programmable as input, output, or internally disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant | | PG1 | Input,<br>output, or<br>disconnected | GPIO<br>disconnected | Port G1—This signal is individually programmable as input, output, or internally disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant | | PG2 | Input,<br>output, or<br>disconnected | GPIO<br>disconnected | Port G2—This signal is individually programmable as input, output, or internally disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant | | PG3 | Input,<br>output, or<br>disconnected | GPIO<br>disconnected | Port G3—This signal is individually programmable as input, output, or internally disconnected. | | | disconnected | | Internal Pull down resistor.<br>This input is 5 V tolerant | | PG4 | Input,<br>output, or<br>disconnected | GPIO<br>disconnected | Port G4—This signal is individually programmable as input, output, or internally disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant | | PG5 | Input,<br>output, or<br>disconnected | GPIO<br>disconnected | Port G5—This signal is individually programmable as input, output, or internally disconnected. | | | | | Internal Pull down resistor.<br>This input is 5 V tolerant | | PG6 | Input,<br>output, or<br>disconnected | GPIO<br>disconnected | Port G6—This signal is individually programmable as input, output, or internally disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant | | PG7 | Input,<br>output, or<br>disconnected | GPIO<br>disconnected | Port G7—This signal is individually programmable as input, output, or internally disconnected. | | | | | Internal Pull down resistor.<br>This input is 5 V tolerant | | PG8 | Input,<br>output, or<br>disconnected | GPIO<br>disconnected | Port G8—This signal is individually programmable as input, output, or internally disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant | ### Table 12. Dedicated GPIO-Port G Signals (continued) | Signal<br>Name | Туре | State During<br>Reset | Signal Description | |----------------|--------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------| | PG9 | Input,<br>output, or<br>disconnected | GPIO<br>disconnected | Port G9—This signal is individually programmable as input, output, or internally disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant | | PG10 | Input,<br>output, or<br>disconnected | GPIO<br>disconnected | Port G10—This signal is individually programmable as input, output, or internally disconnected. Internal Pull down resistor. | | | | | This input is 5 V tolerant | | PG11 | Input,<br>output, or<br>disconnected | GPIO<br>disconnected | Port G11—This signal is individually programmable as input, output, or internally disconnected. | | | | | Internal Pull down resistor.<br>This input is 5 V tolerant | | PG12 | Input,<br>output, or<br>disconnected | GPIO<br>disconnected | Port G12—This signal is individually programmable as input, output, or internally disconnected. | | | | | Internal Pull down resistor. This input is 5 V tolerant | | PG13 | Input,<br>output, or<br>disconnected | GPIO<br>disconnected | Port G13—This signal is individually programmable as input, output, or internally disconnected. | | | | | Internal Pull down resistor.<br>This input is 5 V tolerant | | PG14 | Input,<br>output, or<br>disconnected | GPIO<br>disconnected | Port G14—This signal is individually programmable as input, output, or internally disconnected. | | | | | Internal Pull down resistor.<br>This input is 5 V tolerant | ## **4.10 Timer** Table 13. Timer Signal | Signal<br>Name | Туре | State<br>during<br>Reset | Signal Description | |----------------|--------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TIO0 | Input or<br>Output | GPIO Input | Timer 0 Schmitt-Trigger Input/Output—When timer 0 functions as an external event counter or in measurement mode, TIO0 is used as input. When timer 0 functions in watchdog, timer, or pulse modulation mode, TIO0 is used as output. | | | | | The default mode after reset is GPIO input. This can be changed to output or configured as a timer input/output through the timer 0 control/status register (TCSR0). If TIO0 is not being used, it is recommended to either define it as GPIO output immediately at the beginning of operation or leave it defined as GPIO input. | | | | | Internal Pull down resistor.<br>This input is 5 V tolerant | | TIO1 | Input or<br>Output | Watchdog<br>Timer<br>Output | Timer 1 Schmitt-Trigger Input/Output—When timer 1 functions as an external event counter or in measurement mode, TIO1 is used as input. When timer 1 functions in watchdog, timer, or pulse modulation mode, TIO1 is used as output. | | | | | The default mode after reset is GPIO input. This can be changed to output or configured as a timer input/output through the timer 1control/status register (TCSR1). If TIO1 is not being used, it is recommended to either define it as GPIO output immediately at the beginning of operation or leave it defined as GPIO input. | | WDT | Output | | WDT—When this pin is configured as a hardware watchdog timer pin, this signal is asserted low when the hardware watchdog timer counts down to zero. | | | | | Internal Pull down resistor.<br>This input is 5 V tolerant | | TIO2 | Input or<br>Output | PLOCK<br>Output | Timer 2 Schmitt-Trigger Input/Output—When timer 2 functions as an external event counter or in measurement mode, TIO2 is used as input. When timer 2 functions in watchdog, timer, or pulse modulation mode, TIO2 is used as output. | | | | | The default mode after reset is GPIO input. This can be changed to output or configured as a timer input/output through the timer control/status register (TCSR2). If TIO2 is not being used, it is recommended to either define it as GPIO output immediately at the beginning of operation or leave it defined as GPIO input. | **Table 13. Timer Signal (continued)** | Signal<br>Name | Туре | State<br>during<br>Reset | Signal Description | |----------------|--------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PLOCK | Output | | PLOCK—When this pin is configured as a PLL lock pin, this signal is asserted high when the on-chip PLL enabled and locked and de-asserted when the PLL enabled and unlocked. This pin is also asserted high when the PLL is disabled. | | | | | Internal Pull down resistor.<br>This input is 5 V tolerant | ## 4.11 JTAG/OnCE Interface Table 14. JTAG/OnCE Interface | Signal<br>Name | Signal<br>Type | State<br>during<br>Reset | Signal Description | |----------------|----------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TCK | Input | Input | Test Clock—TCK is a test clock input signal used to synchronize the JTAG test logic. Internal Pull up resistor. This input is 5 V tolerant. | | TDI | Input | Input | Test Data Input—TDI is a test data serial input signal used for test instructions and data. TDI is sampled on the rising edge of TCK. Internal Pull up resistor. This input is 5 V tolerant. | | TDO | Output | Tri-stated | Test Data Output—TDO is a test data serial output signal used for test instructions and data. TDO is tri-statable and is actively driven in the shift-IR and shift-DR controller states. TDO changes on the falling edge of TCK. | | TMS | Input | Input | Test Mode Select—TMS is an input signal used to sequence the test controller's state machine. TMS is sampled on the rising edge of TCK. Internal Pull up resistor. This input is 5 V tolerant. | # 5 Maximum Ratings #### **CAUTION** This device contains circuitry protecting against damage due to high static voltage or electrical fields. However, normal precautions should be taken to avoid exceeding maximum voltage ratings. Reliability of operation is enhanced if unused inputs are pulled to an appropriate logic voltage level (e.g., either GND or $V_{DD}$ ). The suggested value for a pullup or pulldown resistor is 4.7 k $\Omega$ . Freescale Semiconductor 25 DSP56374 Data Sheet, Rev. 4.2 #### **Power Requirements** #### NOTE In the calculation of timing requirements, adding a maximum value of one specification to a minimum value of another specification does not yield a reasonable sum. A maximum specification is calculated using a worst case variation of process parameter values in one direction. The minimum specification is calculated using the worst case for the same parameters in the opposite direction. Therefore, a "maximum" value for a specification will never occur in the same device that has a "minimum" value for another specification; adding a maximum to a minimum represents a condition that can never exist. **Table 15. Maximum Ratings** | Rating <sup>1</sup> | Symbol | Value <sup>1, 2</sup> | Unit | |---------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--------------------------------|------| | Supply Voltage | V <sub>CORE_VDD</sub> ,<br>V <sub>PLLD_VDD</sub> | -0.3 to + 1.6 | V | | | V <sub>PLLP_VDD</sub> , V <sub>IO_VDD</sub> , V <sub>PLLA_VDD</sub> , | -0.3 to + 4.0 | V | | Maximum CORE_VDD power supply ramp time <sup>4</sup> | Tr | 10 | ms | | All "5.0V tolerant" input voltages | V <sub>IN</sub> | GND — 0.3 to 6V | V | | Current drain per pin excluding V <sub>DD</sub> and GND(Except for pads listed below) | I | 12 | mA | | SCK_SCL | I <sub>SCK</sub> | 16 | mA | | TDO | I <sub>JTAG</sub> | 24 | ma | | Operating temperature range <sup>3</sup> | T <sub>J</sub> | 80 LQFP = 105<br>52 LQFP = 110 | °C | | Storage temperature | T <sub>STG</sub> | -55 to +125 | °C | | ESD protected voltage (Human Body Model) | | 2000 | V | | ESD protected voltage (Machine Model) | | 200 | V | #### Note: - <sup>1</sup> GND = 0 V, $T_{J}$ = -40°C to 110°C (52 LQFP) / -40°C to 105°C (80 LQFP), CL = 50pF - <sup>2</sup> Absolute maximum ratings are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond the maximum rating may affect device reliability or cause permanent damage to the device. - Operating temperature qualified for automotive applications. T<sub>J</sub> = T<sub>A</sub> + θ<sub>JA</sub> x Power. Variables used were Core Current = 100 mA, I/O Current = 60 mA, Core Voltage = 1.3 V, I/O Voltage = 3.46 V, T<sub>A</sub> = 85°C - <sup>4</sup> If the power supply ramp to full supply time is longer than 10 ms, the POR circuitry will not operate correctly, causing erroneous operation. ## 6 Power Requirements To prevent high current conditions due to possible improper sequencing of the power supplies, the connection shown below is recommended to be made between the DSP56374 IO\_VDD and Core\_VDD power pins. To prevent a high current condition upon power up, the IO\_VDD must be applied ahead of the Core\_VDD as shown below if the external Schottky is not used. For correct operation of the internal power on reset logic, the Core\_VDD ramp rate (Tr) to full supply must be less than 10 ms. This is shown below. ### 7 Thermal Characteristics **Table 16. Thermal Characteristics** | Characteristic | Symbol | LQFP Values | Unit | |---------------------------------------------------------------------------|----------------------------------|------------------------------|------| | Natural Convection, Junction-to-ambient thermal resistance <sup>1,2</sup> | $R_{\theta JA}$ or $\theta_{JA}$ | 68 (52 LQFP)<br>50 (80 LQFP) | °C/W | | Junction-to-case thermal resistance <sup>3</sup> | $R_{\theta JC}$ or $\theta_{JC}$ | 17 (52 LQFP)<br>11 (80 LQFP) | °C/W | ### Note: - Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - <sup>2</sup> Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal. - <sup>3</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). ### 8 DC Electrical Characteristics **Table 17. DC Electrical Characteristics** | Characteristics | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------|-------------------|-----------------|-------------------|-------------------------|---------| | Supply voltages | V <sub>DD</sub> | 1.2 | 1.25 | 1.3 | V | | Supply voltages • I/O (IO_VDD) • PLL (PLLP_VDD) • PLL (PLLA_VDD) | V <sub>DDIO</sub> | 3.14 | 3.3 | 3.46 | V | | Input high voltage • All pins | V <sub>IH</sub> | 2.0 | _ | V <sub>IO_VDD</sub> +2V | V | | <b>Note:</b> All 3.3-V supplies must rise prior to the rise of system damage. | the 1.25-V s | supplies to avo | oid a high currer | nt condition and p | ossible | | Input low voltage • All pins | V <sub>IL</sub> | -0.3 | _ | 0.8 | V | | Input leakage current | I <sub>IN</sub> | _ | _ | ± 84 | μΑ | | Clock pin Input Capacitance (EXTAL) | C <sub>IN</sub> | | 4.7 | | pF | | High impedance (off-state) input current (@ 3.46V) | I <sub>TSI</sub> | -10 | _ | 84 | μΑ | | Output high voltage • I <sub>OH</sub> = -5 mA • XTAL Pin I <sub>OH</sub> = -10mA | V <sub>OH</sub> | 2.4 | _ | _ | V | | Output low voltage • I <sub>OL</sub> = 5 mA • XTAL Pin I <sub>OL</sub> = 10 mA | V <sub>OL</sub> | _ | _ | 0.4 | V | | Internal supply current <sup>1</sup> (core only) at internal clock of 150 MHz | | | | | | | In Normal mode | I <sub>CCI</sub> | _ | 65 | 100 | mA | | In Wait mode | I <sub>CCW</sub> | _ | 16 | _ | mA | | • In Stop mode <sup>2</sup> | I <sub>CCS</sub> | _ | 1.2 | _ | mA | | Input capacitance | C <sub>IN</sub> | _ | _ | 10 | pF | #### Note: The Current Consumption section provides a formula to compute the estimated current requirements in Normal mode. In order to obtain these results, all inputs must be terminated (i.e., not allowed to float). Measurements are based on synthetic intensive DSP benchmarks. The power consumption numbers in this specification are 90% of the measured results of this benchmark. This reflects typical DSP applications. Typical internal supply current is measured with V<sub>CORE\_VDD</sub> = 1.25V, V<sub>DD\_IO</sub> = 3.3V at T<sub>J</sub> = 25°C. Maximum internal supply current is measured with V<sub>CORE\_VDD</sub> = 1.30V, V<sub>IO\_VDD</sub>) = 3.46V at T<sub>J</sub> = 115°C. <sup>&</sup>lt;sup>2</sup> In order to obtain these results, all inputs, which are not disconnected at Stop mode, must be terminated (i.e., not allowed to float). ### 9 AC Electrical Characteristics The timing waveforms shown in the AC electrical characteristics section are tested with a $V_{IL}$ maximum of 0.8 V and a $V_{IH}$ minimum of 2.0 V for all pins. AC timing specifications, which are referenced to a device input signal, are measured in production with respect to the 50% point of the respective input signal's transition. DSP56374 output levels are measured with the production test machine $V_{OL}$ and $V_{OH}$ reference levels set at 1.0 V and 1.8 V, respectively. ### 10 Internal Clocks Table 18, INTERNAL CLOCKS1 | No. | Characteristics | Symbol | Min | Тур | Max | Unit | Condition | |-----|-----------------------------------------------------------|--------|------|--------------------------------------------------------------------------------------------|-----|------|-----------------------------------------------| | 1 | Comparison Frequency | Fref | 5 | _ | 20 | MHz | Fref = FIN/NR | | 2 | Input Clock Frequency | FIN | | Fref*NR | | | NR is input divider value | | 3 | Output clock Frequency (with PLL enabled) <sup>2,3</sup> | FOUT | 75 | $ \begin{array}{c} (Ef \times MF \; x \; FM) / \\ (PDF \times DF \; x \; OD) \end{array} $ | 150 | MHz | FOUT=FVCO/NO where NO is output divider value | | | | Тс | 13.3 | | | ns | | | 4 | Output clock Frequency (with PLL disabled) <sup>2,3</sup> | FOUT | _ | Ef | 150 | MHz | _ | | 5 | Duty Cycle | _ | 40 | 50 | 60 | % | FVCO=300MHz~600MHz | #### Note: ## 11 External Clock Operation The DSP56374 system clock is derived from the on-chip oscillator or is externally supplied. To use the on-chip oscillator, connect a crystal and associated resistor/capacitor components to EXTAL and XTAL; an example is shown below. See users manual for definition. <sup>&</sup>lt;sup>2</sup> DF = Division Factor Ef = External Frequency Mf = Multiplication Factor PDF = Predivision Factor FM= Frequency Multiplier OD = Output Divider Tc = Internal Clock Period <sup>&</sup>lt;sup>3</sup> Maximum frequency will vary depending on the ordered part number. #### **External Clock Operation** Suggested component values: $^{f}$ osc = 24.576 MHz R = 1 M ±10% C (EXTAL)= 18 pF C (XTAL) = 47 pF Calculations are for a 12 - 49 MHz crystal with the following parameters: - shunt capacitance (C<sub>0</sub>) of 10 pF 12 pF - series resistance 40 Ohm - $\bullet$ drive level of 10 $\mu W$ If the DSP56374 system clock is an externally supplied square wave voltage source, it is connected to EXTAL (Figure 2.). When the external square wave source connects to EXTAL, the XTAL pin is not used. Note: The midpoint is 0.5 $(V_{IH} + V_{IL})$ . Figure 2. External Clock Timing **Table 19. Clock Operation** | No. | Characteristics | Symbol | Min | Max | Units | |-----|-------------------------------------------|--------|------|-------|-------| | 6 | EXTAL input high <sup>1</sup> | Eth | 3.33 | 50 | ns | | | (40% to 60% duty cycle) | | | | | | 7 | EXTAL input low <sup>2</sup> | Etl | 3.33 | 50 | ns | | | (40% to 60% duty cycle) | | | | | | 8 | EXTAL cycle time | | | | | | | With PLL disabled | Etc | 6.67 | inf | ns | | | With PLL enabled | | 50 | 200 | | | 9 | Instruction cycle time= $I_{CYC} = T_C^3$ | | | | | | | With PLL disabled | lcyc | 6.67 | inf | ns | | | With PLL enabled | | 6.67 | 13.33 | | DSP56374 Data Sheet, Rev. 4.2 ### **Table 19. Clock Operation (continued)** | No. | Characteristics | Symbol | Min | Max | Units | |-----|-----------------|--------|-----|-----|-------| | | | | | | | #### Note: - <sup>1</sup> Measured at 50% of the input transition. - The indicated duty cycle is for the specified maximum frequency for which a part is rated. The minimum clock high or low time required for correct operation, however, remains the same at lower operating frequencies; therefore, when a lower clock frequency is used, the signal symmetry may vary from the specified duty cycle as long as the minimum high time and low time requirements are met. - <sup>3</sup> A valid clock signal must be applied to the EXTAL pin within 3 ms of the DSP56374 being powered up. # 12 Reset, Stop, Mode Select, and Interrupt Timing Table 20. Reset, Stop, Mode Select, and Interrupt Timing | No. | Characteristics | Expression | Min | Max | Unit | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------|------|------| | 10 | Delay from RESET assertion to all pins at reset value <sup>3</sup> | _ | _ | 11 | ns | | 11 | Required RESET duration <sup>4</sup> | | | | | | | Power on, external clock generator, PLL disabled | 2 xT <sub>C</sub> | 13.4 | _ | ns | | | Power on, external clock generator, PLL enabled | 2 x T <sub>C</sub> | 13.4 | _ | ns | | 13 | Syn reset deassert delay time | | | | | | | Minimum | 2× T <sub>C</sub> | 13.4 | _ | ns | | | Maximum (PLL enabled) | (2xT <sub>C</sub> )+T <sub>LOCK</sub> | 5.0 | _ | ms | | 14 | Mode select setup time | | 10.0 | _ | ns | | 15 | Mode select hold time | | 10.0 | _ | ns | | 16 | Minimum edge-triggered interrupt request assertion width | 2 xT <sub>C</sub> | 13.4 | _ | ns | | 17 | Minimum edge-triggered interrupt request deassertion width | 2 xT <sub>C</sub> | 13.4 | _ | ns | | 18 | Delay from interrupt trigger to interrupt code execution | 10 × T <sub>C</sub> + 5 | 72 | _ | ns | | 19 | Duration of level sensitive IRQA assertion to ensure interrupt service (when exiting Stop) <sup>1, 2, 3</sup> | | | | | | | <ul> <li>PLL is active during Stop and Stop delay is<br/>enabled<br/>(OMR Bit 6 = 0)</li> </ul> | 9+(128× T <sub>C</sub> ) | 854 | _ | μs | | | <ul> <li>PLL is active during Stop and Stop delay is not<br/>enabled<br/>(OMR Bit 6 = 1)</li> </ul> | 25× T <sub>C</sub> | 165 | _ | ns | | | PLL is not active during Stop and Stop delay is<br>enabled (OMR Bit 6 = 0) | 9+(128xT <sub>C</sub> ) + T <sub>LOCK</sub> | 5.7 | | ms | | | PLL is not active during Stop and Stop delay is<br>not enabled (OMR Bit 6 = 1) | (25 x T <sub>C</sub> ) + T <sub>LOCK</sub> | 5 | | ms | | 20 | Delay from IRQA, IRQB, IRQC, IRQD, NMI assertion to general-purpose transfer output valid caused by first interrupt instruction execution <sup>1</sup> | 10 x T <sub>C</sub> + 3.0 | | 69.0 | ns | | Table 20. Reset, Stop, Mode Select, and Interrupt Timing (continued) | |----------------------------------------------------------------------| |----------------------------------------------------------------------| | No. | Characteristics | Expression | Min | Max | Unit | |-----|--------------------------------------|---------------------|-----|------|------| | 21 | Interrupt Requests Rate <sup>1</sup> | | | | | | | ESAI, ESAI_1, SHI, Timer | 12 x T <sub>C</sub> | _ | 80.0 | ns | | | • DMA | 8 x T <sub>C</sub> | _ | 53.0 | ns | | | ĪRQ, NMI (edge trigger) | 8 x T <sub>C</sub> | _ | 53.0 | ns | | | IRQ (level trigger) | 12 x T <sub>C</sub> | _ | 80.0 | ns | | 22 | DMA Requests Rate | | | | | | | Data read from ESAI, ESAI_1, SHI | 6 x T <sub>C</sub> | _ | 40.0 | ns | | | Data write to ESAI, ESAI_1, SHI | 7 x T <sub>C</sub> | _ | 46.7 | ns | | | • Timer | 2 x T <sub>C</sub> | _ | 13.4 | ns | | | ĪRQ, NMI (edge trigger) | 3 x T <sub>C</sub> | _ | 20.0 | ns | #### Note: - When using fast interrupts and IRQA, IRQB, IRQC, and IRQD are defined as level-sensitive, timings 19 through 21 apply to prevent multiple interrupt service. To avoid these timing restrictions, the Edge-triggered mode is recommended when using fast interrupts. Long interrupts are recommended when using Level-sensitive mode. - <sup>2</sup> For PLL disable, using external clock (PCTL Bit 16 = 1), no stabilization delay is required and recovery time will be defined by the OMR Bit 6 settings. For PLL enable, (if bet 12 of the PCTL register is 0), the PLL is shutdown during Stop. Recovering from Stop requires the PLL to get locked. The PLL lock procedure duration, PLL Lock Cycles (PLC), may be in the range of 0.5 ms. - <sup>3</sup> Periodically sampled and not 100% tested. - <sup>4</sup> RESET duration is measured during the time in which RESET is asserted, V<sub>DD</sub> is valid, and the EXTAL input is active and valid. When the V<sub>DD</sub> is valid, but the other "required RESET duration" conditions (as specified above) have not been yet met, the device circuitry will be in an uninitialized state that can result in significant power consumption and heat-up. Designs should minimize this state to the shortest possible duration. Figure 3. Reset Timing #### Reset, Stop, Mode Select, and Interrupt Timing a) First Interrupt Instruction Execution b) General Purpose I/O Figure 4. External Fast Interrupt Timing Figure 5. External Interrupt Timing (Negative Edge-Triggered) Figure 6. Recovery from Stop State Using IRQA Interrupt Service # 13 Serial Host Interface SPI Protocol Timing Table 21. Serial Host Interface SPI Protocol Timing | No. | Characteristics <sup>1,3,4</sup> | Mode | Filter Mode | Expression | Min | Max | Unit | |-----|-------------------------------------------------------|--------------|-------------|------------------------------|-------|-----|------| | 23 | Minimum serial clock cycle = t <sub>SPICC</sub> (min) | Master/Slave | Bypassed | 10.0 x T <sub>C</sub> + 9 | 76.0 | _ | ns | | | | | Very Narrow | 10.0 x T <sub>C</sub> + 9 | 76.0 | _ | ns | | | | | Narrow | 10.0 x T <sub>C</sub> + 133 | 200.0 | _ | ns | | | | | Wide | 10.0 x T <sub>C</sub> + 333 | 400.0 | _ | ns | | XX | Tolerable Spike width on data or clock in. | _ | Bypassed | _ | _ | 0 | ns | | | | | Very Narrow | _ | _ | 10 | ns | | | | | Narrow | _ | _ | 50 | ns | | | | | Wide | _ | _ | 100 | ns | | 24 | Serial clock high period | Master | Bypassed | _ | 38.0 | | ns | | | | | Very Narrow | _ | 38.0 | _ | ns | | | | | Narrow | _ | 100.0 | _ | ns | | | | | Wide | _ | 200.0 | _ | ns | | | | Slave | Bypassed | 2.0 x T <sub>C</sub> + 19.6 | 33.0 | _ | ns | | | | | Very Narrow | 2.0 x T <sub>C</sub> + 19.6 | 33.0 | _ | ns | | | | | Narrow | 2.0 x T <sub>C</sub> + 86.6 | 100.0 | _ | ns | | | | | Wide | 2.0 x T <sub>C</sub> + 186.6 | 200.0 | _ | ns | | 25 | Serial clock low period | Master | Bypassed | _ | 38.0 | _ | ns | | | | | Very Narrow | _ | 38.0 | _ | ns | | | | | Narrow | _ | 100.0 | _ | ns | | | | | Wide | _ | 200.0 | _ | ns | | | | Slave | Bypassed | 2.0 x T <sub>C</sub> + 19.6 | 33.0 | _ | ns | | | | | Very Narrow | 2.0 x T <sub>C</sub> + 19.6 | 33.0 | _ | ns | | | | | Narrow | 2.0 x T <sub>C</sub> + 86.6 | 100.0 | _ | ns | | | | | Wide | 2.0 x T <sub>C</sub> + 186.6 | 200.0 | _ | ns | | 26 | Serial clock rise/fall time | Master | _ | _ | _ | _ | ns | | | | Slave | _ | _ | _ | 5 | ns | | | | | | _ | | | | ### **Serial Host Interface SPI Protocol Timing** Table 21. Serial Host Interface SPI Protocol Timing (continued) | No. | Characteristics <sup>1,3,4</sup> | Mode | Filter Mode | Expression | Min | Max | Unit | |-----|-------------------------------------------------------|------------------|-------------|------------------------------------------|-------|-------|------| | 27 | SS assertion to first SCK edge CPHA = 0 | Slave | Bypassed | 2.0 x T <sub>C</sub> + 12.6 | 26 | _ | ns | | | | | Very Narrow | 2.0 x T <sub>C</sub> + 2.6 | 16 | _ | ns | | | | | Narrow | 2.0 x T <sub>C</sub> – 37.4 <sup>5</sup> | 0 | _ | ns | | | | | Wide | 2.0 x T <sub>C</sub> – 87.4 <sup>5</sup> | 0 | _ | ns | | | CPHA = 1 | Slave | Bypassed | _ | 10 | _ | ns | | | | | Very Narrow | _ | 0 | _ | ns | | | | | Narrow | _ | 0 | _ | ns | | | | | Wide | _ | 0 | _ | ns | | 28 | Last SCK edge to SS not asserted | Slave | Bypassed | _ | 12 | _ | ns | | | | | Very Narrow | _ | 22 | _ | ns | | | | | Narrow | _ | 100 | _ | ns | | | | | Wide | _ | 200 | _ | ns | | 29 | Data input valid to SCK edge (data input set-up time) | Master<br>/Slave | Bypassed | _ | 0 | _ | ns | | | | | Very Narrow | _ | 0 | _ | ns | | | | | Narrow | _ | 0 | _ | ns | | | | | Wide | _ | 0 | _ | ns | | 30 | SCK last sampling edge to data input not valid | Master<br>/Slave | Bypassed | 3.0 x T <sub>C</sub> | 20 | | ns | | | | | Very Narrow | 3.0 x T <sub>C</sub> + 23.2 | 43.2 | _ | ns | | | | | Narrow | 3.0 x T <sub>C</sub> + 53.2 | 73.2 | _ | ns | | | | | Wide | 3.0 x T <sub>C</sub> + 80 | 100.0 | _ | ns | | 31 | SS assertion to data out active | Slave | _ | _ | 5 | _ | ns | | 32 | SS deassertion to data high impedance <sup>2</sup> | Slave | _ | _ | - | 9 | ns | | 33 | SCK edge to data out valid (data out delay time) | Master<br>/Slave | Bypassed | 3.0 x T <sub>C</sub> + 26.1 | - | 46.2 | ns | | | | | Very Narrow | 3.0 x T <sub>C</sub> + 90.4 | - | 110.4 | ns | | | | | Narrow | 3.0 x T <sub>C</sub> + 116.4 | - | 136.4 | ns | | | | | Wide | 3.0 x T <sub>C</sub> + 203.4 | 1 | 223.4 | ns | | 34 | SCK edge to data out not valid (data out hold time) | Master<br>/Slave | Bypassed | 2.0 x T <sub>C</sub> | 13.4 | 1 | ns | | | | | Very Narrow | 2.0 x T <sub>C</sub> + 1.6 | 15 | 1 | ns | | | | | Narrow | 2.0 x T <sub>C</sub> + 41.6 | 55 | _ | ns | | | | | Wide | 2.0 x T <sub>C</sub> + 91.6 | 105 | _ | ns | | 35 | SS assertion to data out valid (CPHA = 0) | Slave | _ | _ | _ | 12.0 | ns | #### **Serial Host Interface SPI Protocol Timing** Table 21. Serial Host Interface SPI Protocol Timing (continued) | No. | Characteristics <sup>1,3,4</sup> | Mode | Filter Mode | Expression | Min | Max | Unit | |-----|--------------------------------------------------------------------------------|--------|-------------|--------------------------------------------------------|-------|-----|------| | 36 | SCK edge following the first SCK | Slave | Bypassed | 3.0 x T <sub>C</sub> + 30 | 50 | _ | ns | | | sampling edge to HREQ output deassertion | | Very Narrow | 3.0 x T <sub>C</sub> + 40 | 60 | _ | ns | | | | | Narrow | 3.0 x T <sub>C</sub> + 80 | 100 | _ | ns | | | | | Wide | 3.0 x T <sub>C</sub> + 120 | 150 | _ | ns | | 37 | Last SCK sampling edge to HREQ output | Slave | Bypassed | 4.0 x T <sub>C</sub> | 57.0 | _ | ns | | | not deasserted (CPHA = 1) | | Very Narrow | 4.0 x T <sub>C</sub> | 67.0 | _ | ns | | | | | Narrow | 4.0 x T <sub>C</sub> | 107.0 | _ | ns | | | | | Wide | 4.0 x T <sub>C</sub> | 157.0 | _ | ns | | 38 | SS deassertion to HREQ output not deasserted (CPHA = 0) | Slave | _ | 3.0 x T <sub>C</sub> + 30 | 50.0 | _ | ns | | 39 | SS deassertion pulse width (CPHA = 0) | Slave | _ | 2.0 x T <sub>C</sub> | 13.4 | _ | ns | | 40 | HREQ in assertion to first SCK edge | Master | Bypassed | 0.5 x T <sub>SPICC</sub> +<br>3.0 x T <sub>C</sub> + 5 | 63 | _ | ns | | | | | Very Narrow | 0.5 x T <sub>SPICC</sub> +<br>3.0 x T <sub>C</sub> + 5 | 63 | _ | ns | | | | | Narrow | 0.5 x T <sub>SPICC</sub> +<br>3.0 x T <sub>C</sub> + 5 | 125 | _ | ns | | | | | Wide | 0.5 x T <sub>SPICC</sub> +<br>3.0 x T <sub>C</sub> + 5 | 225 | _ | ns | | 41 | HREQ in deassertion to last SCK sampling edge (HREQ in set-up time) (CPHA = 1) | Master | _ | _ | 0 | _ | ns | | 42 | First SCK edge to HREQ in not asserted (HREQ in hold time) | Master | _ | _ | 0 | | ns | | 43 | HREQ assertion width | Master | _ | 3.0 x T <sub>C</sub> | 20 | _ | ns | #### Note: $<sup>^{1}</sup>$ V<sub>CORE\_VDD</sub> = 1.2 5 $\pm$ 0.05 V; T<sub>J</sub> = -40°C to 110°C (52 LQFP) / -40°C to 105°C (80 LQFP), C<sub>L</sub> = 50 pF $^{2}$ Periodically sampled, not 100% tested $^{3}$ All times assume noise free inputs. $^{4}$ All times assume internal clock frequency of 150 MHz. $^{5}$ <sup>&</sup>lt;sup>5</sup> Equation applies when the result is positive T<sub>C</sub>. #### **Serial Host Interface SPI Protocol Timing** Figure 7. SPI Master Timing (CPHA = 0) Figure 8. SPI Master Timing (CPHA = 1) #### **Serial Host Interface SPI Protocol Timing** Figure 9. SPI Slave Timing (CPHA = 0) Figure 10. SPI Slave Timing (CPHA = 1) # 14 Serial Host Interface (SHI) I<sup>2</sup>C Protocol Timing Table 22. SHI I<sup>2</sup>C Protocol Timing | | Standard I <sup>2</sup> C | | | | | | | | |------|-------------------------------------|--------------------|------|------|-----------|-----|------|--| | No. | Characteristics 1,2,3,4,5 | Symbol/ | Stan | dard | Fast-Mode | | Unit | | | 140. | Characteristics 2007 | Expression | Min | Max | Min | Max | | | | XX | Tolerable Spike Width on SCL or SDA | _ | | | | | | | | | Filters Bypassed | | _ | 0 | _ | 0 | ns | | | | Very Narrow Filters enabled | | _ | 10 | _ | 10 | ns | | | | Narrow Filters enabled | | _ | 50 | _ | 50 | ns | | | | Wide Fileters enabled. | | _ | 100 | _ | 100 | ns | | | 44 | SCL clock frequency | F <sub>SCL</sub> | _ | 100 | _ | 400 | kHz | | | 44 | SCL clock cycle | T <sub>SCL</sub> | 10 | _ | 2.5 | _ | μs | | | 45 | Bus free time | T <sub>BUF</sub> | 4.7 | | 1.3 | _ | μs | | | 46 | Start condition set-up time | T <sub>SUSTA</sub> | 4.7 | _ | 0.6 | _ | μs | | Freescale Semiconductor 41 #### Serial Host Interface (SHI) I<sup>2</sup>C Protocol Timing ## Table 22. SHI I<sup>2</sup>C Protocol Timing (continued) | | | Standard I <sup>2</sup> C | | | | | | |-----|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------------------------|------------------|------------------------------|------------------|--------------------------| | | 12245 | Symbol/ | Stan | dard | Fast-Mo | de | Unit | | No. | Characteristics <sup>1,2,3,4,5</sup> | Expression | Min | Max | Min | Max | | | 47 | Start condition hold time | T <sub>HD;STA</sub> | 4.0 | _ | 0.6 | _ | μs | | 48 | SCL low period | T <sub>LOW</sub> | 4.7 | _ | 1.3 | _ | μs | | 49 | SCL high period | T <sub>HIGH</sub> | 4.0 | _ | 1.3 | _ | μs | | 50 | SCL and SDA rise time | T <sub>R</sub> | _ | 5.0 | _ | 5.0 | ns | | 51 | SCL and SDA fall time | T <sub>F</sub> | _ | 5.0 | _ | 5.0 | ns | | 52 | Data set-up time | T <sub>SU;DAT</sub> | 250 | _ | 100 | _ | ns | | 53 | Data hold time | T <sub>HD;DAT</sub> | 0.0 | _ | 0.0 | 0.9 | μs | | 54 | DSP clock frequency Filters bypassed Very Narrrow filters enabled Narrow filters enabled Wide filters enabled | F <sub>OSC</sub> | 10.6<br>10.6<br>11.8<br>13.1 | _<br>_<br>_<br>_ | 28.5<br>28.5<br>39.7<br>61.0 | _<br>_<br>_<br>_ | MHz<br>MHz<br>MHz<br>MHz | | 55 | SCL low to data out valid | T <sub>VD;DAT</sub> | _ | 3.4 | _ | 0.9 | μs | | 56 | Stop condition setup time | T <sub>SU;STO</sub> | 4.0 | _ | 0.6 | _ | μs | | 57 | HREQ in deassertion to last SCL edge (HREQ in set-up time) | t <sub>SU;RQI</sub> | 0.0 | _ | 0.0 | _ | ns | | 58 | First SCL sampling edge to HREQ output deassertion <sup>2</sup> | $T_{NG;RQO}$ $4 \times T_C + 30$ | | | | | | | | <ul><li>Filters bypassed</li><li>Very Narrow filters enabled</li></ul> | $4 \times T_C + 50$ | | 57.0<br>77.0 | _ | 57.0<br>67.0 | ns<br>ns | | | Narrow filters enabled | $4 \times T_C + 130$ | _ | 157.0 | _ | 157.0 | ns | | | Wide filters enabled | $4 \times T_C + 230$ | _ | 257.0 | _ | 257.0 | ns | | 59 | Last SCL edge to HREQ output not deasserted <sup>2</sup> | T <sub>AS;RQO</sub> | | | | | | | | <ul> <li>Filters bypassed</li> </ul> | $2 \times T_C + 30$ | 44 | | 44 | _ | ns | | | <ul> <li>Very Narrow filters enabled</li> </ul> | $2 \times T_C + 40$ | 54 | _ | 54 | _ | ns | | | <ul> <li>Narrow filters enabled</li> </ul> | $2 \times T_C + 80$ | 94 | _ | 94 | _ | ns | | | Wide filters enabled | 2×T <sub>C</sub> + 130 | 144 | _ | 144 | _ | ns | | 60 | HREQ in assertion to first SCL edge Filters bypassed Very Narrow filters enabled Narrow filters enabled Wide filters enabled | T <sub>AS;RQI</sub> | 4327<br>4317<br>4282<br>4227 | _<br>_<br>_<br>_ | 927<br>917<br>877<br>827 | | ns<br>ns<br>ns | | 61 | First SCL edge to HREQ is not asserted (HREQ in hold time.) | t <sub>HO;RQI</sub> | 0.0 | _ | 0.0 | _ | ns | 42 Freescale Semiconductor #### Table 22. SHI I<sup>2</sup>C Protocol Timing (continued) | | | Standard I <sup>2</sup> C | | | | | | |-----|-------------------------------|---------------------------|----------|-----|-----------|-----|------| | No. | No. Characteristics 1,2,3,4,5 | Symbol/ | Standard | | Fast-Mode | | Unit | | NO. | Cital acteristics | Expression | Min | Max | Min | Max | | #### Note: - $^1$ V\_{CORE\_VDD} = 1.2 5 $\pm$ 0.05 V; T\_J = -40°C to 110°C (52 LQFP) / -40°C to 105°C (80 LQFP), C\_L = 50 pF $^2$ Pull-up resistor: R $_{\text{P}}$ (min) = 1.5 kOhm - <sup>3</sup> Capacitive load: C b (max) = 50 pF - <sup>4</sup> All times assume noise free inputs - <sup>5</sup> All times assume internal clock frequency of 150MHz #### **Programming the Serial Clock** 15 The programmed serial clock cycle, $T_{1^{2}CCP}$ , is specified by the value of the HDM[7:0] and HRS bits of the HCKR (SHI clock control register). The expression for $T_{I^2CCP}$ is $$T_{1^{2}CCP} = [T_{C} \times 2 \times (HDM[7:0] + 1) \times (7 \times (1 - HRS) + 1)]$$ Eqn. 1 where - HRS is the prescaler rate select bit. When HRS is cleared, the fixed divide-by-eight prescaler is operational. When HRS is set, the prescaler is bypassed. - HDM[7:0] are the divider modulus select bits. A divide ratio from 1 to 256 (HDM[7:0] = \$00to \$FF) may be selected. In I<sup>2</sup>C mode, the user may select a value for the programmed serial clock cycle from $$6 \times T_{C}$$ (if HDM[7:0] = \$02 and HRS = 1) to $$4096 \times T_C$$ (if HDM[7:0] = \$FF and HRS = 0) Eqn. 3 The programmed serial clock cycle (T<sub>I<sup>2</sup>CCP</sub>) should be chosen in order to achieve the desired SCL serial clock cycle ( $T_{SCI}$ ), as shown in Table 23. Table 23. SCL Serial Clock Cycle (T<sub>SCL</sub>) Generated as Master Figure 11. I<sup>2</sup>C Timing # 16 Enhanced Serial Audio Interface Timing **Table 24. Enhanced Serial Audio Interface Timing** | No. | Characteristics <sup>1, 2, 3</sup> | Symbol | Expression <sup>3</sup> | Min | Max | Condition <sup>4</sup> | Unit | |-----|---------------------------------------------|---------------------|-------------------------|------|------|------------------------|------| | 62 | Clock cycle <sup>5</sup> | tssicc | $4 \times T_{C}$ | 26.4 | _ | x ck | ns | | | | | $4 \times T_{C}$ | 26.4 | _ | i ck | | | 63 | Clock high period | tssicch | | | | | ns | | | For internal clock | | $2 \times T_{C} - 0.5$ | 12.8 | _ | | | | | For external clock | | $2 \times T_{C}$ | 13.4 | _ | | | | 64 | Clock low period | t <sub>SSICCL</sub> | | | | | ns | | | For internal clock | | $2 \times T_{C}$ | 13.4 | _ | | | | | For external clock | | $2 \times T_{C}$ | 13.4 | _ | | | | 65 | SCKR edge to FSR out (bl) high | _ | _ | _ | 17.0 | x ck | ns | | | | | | _ | 7.0 | i ck a | | | 66 | SCKR edge to FSR out (bl) low | _ | _ | _ | 17.0 | x ck | ns | | | | | | _ | 7.0 | i ck a | | | 67 | SCKR edge to FSR out (wr) high <sup>6</sup> | _ | _ | _ | 19.0 | x ck | ns | | | | | | _ | 9.0 | i ck a | | | 68 | SCKR edge to FSR out (wr) low <sup>6</sup> | _ | _ | _ | 19.0 | x ck | ns | | | | | | _ | 9.0 | i ck a | | | 69 | SCKR edge to FSR out (wl) high | _ | _ | _ | 16.0 | x ck | ns | | | | | | _ | 6.0 | i ck a | | #### Table 24. Enhanced Serial Audio Interface Timing (continued) | No. | Characteristics <sup>1, 2, 3</sup> | Symbol | Expression <sup>3</sup> | Min | Max | Condition <sup>4</sup> | Unit | |-----|---------------------------------------------------------------|--------|-------------------------|--------------|--------------|------------------------|------| | 70 | SCKR edge to FSR out (wl) low | _ | _ | _<br>_ | 17.0<br>7.0 | x ck<br>i ck a | ns | | 71 | Data in setup time before SCKR (SCK in synchronous mode) edge | 1 | 1 | 12.0<br>19.0 | _<br>_ | x ck<br>i ck | ns | | 72 | Data in hold time after SCKR edge | _ | _ | 3.5<br>9.0 | _ | x ck<br>i ck | ns | | 73 | FSR input (bl, wr) high before SCKR edge <sup>6</sup> | _ | | 2.0<br>12.0 | _ | x ck<br>i ck a | ns | | 74 | FSR input (wl) high before SCKR edge | _ | _ | 2.0<br>12.0 | _ | x ck<br>i ck a | ns | | 75 | FSR input hold time after SCKR edge | _ | _ | 2.5<br>8.5 | | x ck<br>i ck a | ns | | 76 | Flags input setup before SCKR edge | _ | _ | 0.0<br>19.0 | _<br>_ | x ck<br>i ck s | ns | | 77 | Flags input hold time after SCKR edge | _ | _ | 6.0<br>0.0 | | x ck<br>i ck s | ns | | 78 | SCKT edge to FST out (bl) high | _ | _ | _<br>_ | 18.0<br>8.0 | x ck<br>i ck | ns | | 79 | SCKT edge to FST out (bl) low | _ | _ | _<br>_ | 20.0<br>10.0 | x ck<br>i ck | ns | | 80 | SCKT edge to FST out (wr) high <sup>6</sup> | _ | _ | | 20.0<br>10.0 | x ck<br>i ck | ns | | 81 | SCKT edge to FST out (wr) low <sup>6</sup> | _ | _ | _<br>_ | 22.0<br>12.0 | x ck<br>i ck | ns | | 82 | SCKT edge to FST out (wl) high | _ | _ | | 19.0<br>9.0 | x ck<br>i ck | ns | | 83 | SCKT edge to FST out (wl) low | _ | _ | | 20.0<br>10.0 | x ck<br>i ck | ns | | 84 | SCKT edge to data out enable from high impedance | _ | _ | | 22.0<br>17.0 | x ck<br>i ck | ns | | 85 | SCKT edge to transmitter #0 drive enable assertion | _ | _ | | 17.0<br>11.0 | x ck<br>i ck | ns | | 86 | SCKT edge to data out valid | _ | _ | _<br>_ | 18.0<br>13.0 | x ck<br>i ck | ns | | 87 | SCKT edge to data out high impedance <sup>7</sup> | _ | _ | | 21.0<br>16.0 | x ck<br>i ck | ns | Freescale Semiconductor 45 Table 24. Enhanced Serial Audio Interface Timing (continued) | No. | Characteristics <sup>1, 2, 3</sup> | Symbol | Expression <sup>3</sup> | Min | Max | Condition <sup>4</sup> | Unit | |-----|-------------------------------------------------------------------|--------|-------------------------|-------------|-------------|------------------------|------| | 88 | SCKT edge to transmitter #0 drive enable deassertion <sup>7</sup> | _ | _ | | 14.0<br>9.0 | x ck<br>i ck | ns | | 89 | FST input (bl, wr) setup time before SCKT edge <sup>6</sup> | _ | _ | 2.0<br>18.0 | _<br>_ | x ck<br>i ck | ns | | 90 | FST input (wl) setup time before SCKT edge | _ | _ | 2.0<br>18.0 | _ | x ck<br>i ck | ns | | 91 | FST input hold time after SCKT edge | _ | _ | 4.0<br>5.0 | _ | x ck<br>i ck | ns | | 92 | FST input (wl) to data out enable from high impedance | _ | _ | _ | 21.0 | _ | ns | | 93 | FST input (wl) to transmitter #0 drive enable assertion | _ | 1 | | 14.0 | I | ns | | 94 | Flag output valid after SCKT rising edge | _ | | | 14.0<br>9.0 | x ck<br>i ck | ns | | 95 | HCKR/HCKT clock cycle | _ | 2 x T <sub>C</sub> | 13.4 | _ | | ns | | 96 | HCKT input edge to SCKT output | _ | _ | _ | 18.0 | | ns | | 97 | HCKR input edge to SCKR output | _ | _ | _ | 18.0 | | ns | #### Note: - $^{1}$ $V_{CORE\_VDD} = 1.25 \pm 0.05 \text{ V}; T_{J} = -40^{\circ}\text{C} \text{ to } 110^{\circ}\text{C} \text{ (52 LQFP)} / -40^{\circ}\text{C} \text{ to } 105^{\circ}\text{C} \text{ (80 LQFP)}, C_{L} = 50 \text{ pF}$ - <sup>2</sup> i ck = internal clock x ck = external clock i ck a = internal clock, asynchronous mode (asynchronous implies that SCKT and SCKR are two different clocks) i ck s = internal clock, synchronous mode (synchronous implies that SCKT and SCKR are the same clock) - <sup>3</sup> bl = bit length - wl = word length - wr = word length relative - <sup>4</sup> SCKT(SCKT pin) = transmit clock SCKR(SCKR pin) = receive clock FST(FST pin) = transmit frame sync FSR(FSR pin) = receive frame sync HCKT(HCKT pin) = transmit high frequency clock HCKR(HCKR pin) = receive high frequency clock - <sup>5</sup> For the internal clock, the external clock cycle is defined by Icyc and the ESAI control register. - <sup>6</sup> The word-relative frame sync signal waveform relative to the clock operates in the same manner as the bit-length frame sync signal waveform, but spreads from one serial clock before first bit clock (same as bit length frame sync signal), until the one before last bit clock of the first word in frame. - Periodically sampled and not 100% tested. - <sup>8</sup> ESAI\_1 specs match those of ESAI. Note: In network mode, output flag transitions can occur at the start of each time slot within the frame. In normal mode, the output flag state is asserted for the entire frame period. Figure 12 is drawn assuming positive polarity bit clock (TCKP=0) and positive frame sync polarity (TFSP=0). Figure 12. ESAI Transmitter Timing Note: Figure 13 is drawn assuming positive polarity bit clock (RCKP=0) and positive frame sync polarity (RFSP=0). Figure 13. ESAI Receiver Timing Note: Figure 14 is drawn assuming positive polarity high frequency clock (THCKP=0) and positive bit clock polarity (TCKP=0). Figure 14. ESAI HCKT Timing Note: Figure 15 is drawn assuming positive polarity high frequency clock (RHCKP=0) and positive bit clock polarity (RCKP=0). Figure 15. ESAI HCKR Timing # 17 Timer Timing **Table 25. Timer Timing** | No. | Characteristics | Expression | 150 | Unit | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------|------|------|-------| | 140. | Onaracteristics | Expression | Min | Max | Oilit | | 98 | TIO Low | 2 × T <sub>C</sub> + 2.0 | 15.4 | _ | ns | | 99 | TIO High | 2 × T <sub>C</sub> + 2.0 | 15.4 | _ | ns | | Note: $V_{CORE\_VDD} = 1.25 \text{ V} \pm 0.05 \text{ V}$ ; $T_J = -40^{\circ}\text{C}$ to $110^{\circ}\text{C}$ (52 LQFP) / $-40^{\circ}\text{C}$ to $105^{\circ}\text{C}$ (80 LQFP), $C_L = 50 \text{ pF}$ | | | | | | TIO 98 99 1 **Figure 16. TIO Timer Event Input Restrictions** **GPIO Timing** #### **GPIO Timing** 18 Table 26. GPIO Timing | No. | Characteristics <sup>1</sup> | Expression | Min | Max | Unit | |-----|--------------------------------------------------------------------|---------------------|------|------|------| | 100 | EXTAL edge to GPIO out valid (GPIO out delay time) <sup>2</sup> | | _ | 7 | ns | | 101 | EXTAL edge to GPIO out not valid (GPIO out hold time) <sup>2</sup> | | _ | 7 | ns | | 102 | GPIO In valid to EXTAL edge (GPIO in set-up time) <sup>2</sup> | | 2 | _ | ns | | 103 | EXTAL edge to GPIO in not valid (GPIO in hold time) <sup>2</sup> | | 0 | _ | ns | | 104 | Minimum GPIO pulse high width | T <sub>C</sub> + 13 | 19.7 | _ | ns | | 105 | Minimum GPIO pulse low width | T <sub>C</sub> + 13 | 19.7 | _ | ns | | 106 | GPIO out rise time | _ | _ | 13.0 | ns | | 107 | GPIO out fall time | _ | _ | 13.0 | ns | #### Note: Figure 17. GPIO Timing #### 19 **JTAG Timing** **Table 27. JTAG Timing** | No | No. Characteristics | All freq | Unit | | |------|-------------------------------------------------------------------|----------|------|-------| | 110. | Gilaracteristics | Min | Max | Oiiit | | 108 | TCK frequency of operation (1/( $T_C \times 3$ ); maximum 10 MHz) | _ | 10.0 | MHz | DSP56374 Data Sheet, Rev. 4.2 50 Freescale Semiconductor $<sup>^1</sup>$ V<sub>CORE\_VDD</sub> = 1.25 V $\pm$ 0.05 V; T<sub>J</sub> = -40°C to 110°C (52 LQFP) / -40°C to 105°C (80 LQFP), C<sub>L</sub> = 50 pF $^2$ PLL Disabled, EXTAL driven by a square wave. | No. | Characteristics | All freq | uencies | Unit | |-----|------------------------------------------|----------|---------|-------| | NO. | Cital acteristics | Min | Max | Ollit | | 109 | TCK cycle time in Crystal mode | 100.0 | _ | ns | | 110 | TCK clock pulse width measured at 1.65 V | 50.0 | _ | ns | | 111 | TCK rise and fall times | _ | 3.0 | ns | | 112 | Boundary scan input data setup time | 15.0 | _ | ns | | 113 | Boundary scan input data hold time | 24.0 | _ | ns | | 114 | TCK low to output data valid | _ | 40.0 | ns | | 115 | TCK low to output high impedance | _ | 40.0 | ns | | 116 | TMS, TDI data setup time | 5.0 | _ | ns | | 117 | TMS, TDI data hold time | 25.0 | _ | ns | | 118 | TCK low to TDO data valid | _ | 44.0 | ns | | 119 | TCK low to TDO high impedance | _ | 44.0 | ns | #### Note: - 1. $V_{CORE\_VDD}$ = 1.25 V $\pm$ 0.05 V; $T_{J}$ = -40°C to 110°C (52 LQFP) / -40°C to 105°C (80 LQFP), $C_{L}$ = 50 pF 2. All timings apply to OnCE module data transfers because it uses the JTAG port as an interface. Figure 18. Test Clock Input Timing Diagram #### **JTAG Timing** Figure 19. Debugger Port Timing Diagram Figure 20. Test Access Port Timing Diagram # 20 Watchdog Timer Timing **Table 28. Watchdog Timer Timing** | No. | Characteristics | Expression | Min | Max | Unit | |-----|----------------------------------------|------------------|------|-----|------| | 120 | Delay from time-out to fall of TIO1 | $2 \times T_{C}$ | 13.4 | _ | ns | | 121 | Delay from timer clear to rise of TIO1 | 2 x Tc | 13.4 | _ | ns | **Watchdog Timer Timing** # **Appendix A Package Information** ## A.1 DSP56374 Pinout Figure A-1. 80-Pin Vdd Connections Figure A-2. 52-pin Vdd Connections ## A.2 Package Information ## A.2.1 80-Pin Package #### **Watchdog Timer Timing** | 2. | MECHANICAL OUTLINES | DOCUMENT | NO: 98ASS23237W | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------|-----------------| | * freescale | DICTIONARY | PAGE: | 917A | | ● PREESCALE SENICONDUCTOR, INC. ALL RIGHTS RESERVED,<br>ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED<br>DIRECTLY FROM THE DOCUMENT CONTROL REPOSTORY. PRINTED VERSIONS<br>ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED. | DO NOT SCALE THIS DRAWING | REV: | E | | | | | | #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 2. CONTROLLING DIMENSION: MILIMETER. - DATUM PLANE H IS LOCATED AT THE BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE. - 4. DATUM E, F AND D TO BE DETERMINED AT DATUM PLANE H. - DIMENSIONS TO BE DETERMINED AT SEATING PLANE C. DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 PER SIDE. DIMENSIONS DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE H. | <i>A</i> . | DIMENSION DOES NOT INCLUDE DAMBAR PRO | TRUSION. | DAMBAR | PROTRU | SION SHALL | NOT | |------------|---------------------------------------|----------|----------|---------|------------|-----| | A | CAUSE THE LEAD WIDTH TO EXCEED 0.46. | MINIMUM | SPACE BE | TWEEN P | ROTRUSION | AND | | | ADJACENT LEAD OR PROTRUSION 0.07. | | | | | | TITLE: 80 LD LQFP, 14 X 14 PKG, 0.65 MM PITCH, 1.4 THICK CASE NUMBER: 917A-03 STANDARD: FREESCALE PACKAGE CODE: 8258 SHEET: 3 0F 4 | | * freesca | 920 | | | DOCUME | NT NO: 98A | SS23237W | |---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------|--------------------|--------|------------|-------------| | | somicono | luctor | REVISION | HISTORY | PAGE: | 917 | 4 | | ELECTRONIC<br>DIRECTLY FROM<br>ARE UNCONTRO | CALE SEMICONDUCTOR, INC. ALL R<br>VERSIONS ARE UNCONTROLLED EXC<br>I THE DOCUMENT CONTROL REPOSIT<br>LLED EXCEPT WHEN STAMPED "CON | EPT WHEN ACCESSED<br>ORY, PRINTED VERSIONS<br>TROLLED COPY" IN RED. | | | REV: | E | | | LTR | ORIGINATOR | | REVISI | ONS | | DRAFTER | DATE | | 0 | | RELEASED F | OR PRODUCTION | | | | | | Α | | 100000000000000000000000000000000000000 | | | | | | | В | | | | | | | | | С | | | | | | | | | D | GARY JOHNSON | REFORMAT D | OCUMENT. DELETED | DUAL DIMENSIONS (I | NCH). | AZHAR A. | 11 MAR 2004 | | Ε | PATRICE L. | UPDATED DR | AWNGS PER FREESCA | ALE FORMAT. | | KL CHIN | 7 OCT 2004 | TITLE: 80 LQFP, 14 X 14 PKG, 0.65 MM PITCH, 1.4 THICK CASE NUMBER: 917A-03 STANDARD: FREESCALE PACKAGE CODE: 8258 SHEET: 4 OF 4 ## A.2.2 52-Pin Package #### **Watchdog Timer Timing** | DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS ON SHALL NOT CAUSE THE LEAD WITHOUT DATA AND ADJACENT LEAD OR PROTRUSION O. 07 (.003). MILLIMETERS INCHES TIMENSION MIN MAX | | · . | MECHANICA | AL DUTLINE | 2 | DOCUMEN | W852523286 :DN TN | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|----------|-------------------| | 1. DIMENSIONS AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DATUM PLANE -H- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE. 4. DATUMS -L- -M- AND -N- TO BE DETERMINED AT DATUM PLANE -H- 5. DIMENSIONS S AND V TO BE DETERMINED AT SEATING PLANE -T- 6. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLCHOABLE PROTRUSION S O. 25 (-1010) PER SIDE. DIMENSIONS, A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE -H- 7. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION, DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED O. 46 (-1018). MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION 0.07 (.003). MILLIMETERS INCHES MILLIMETERS INCHES MILLIMETERS INCHES BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION 0.07 (.003). MILLIMETERS INCHES MILLI | ź | freescale somiconductor | DICT | | | PAGE: | 848D | | 1. DIMENSIONS AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DATUM PLANE -H- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE. 4. DATUMS -L- -M- AND -N- TO BE DETERMINED AT DATUM PLANE -H- 5. DIMENSIONS S AND V TO BE DETERMINED AT SEATING PLANE -T- 6. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLCHOABLE PROTRUSION S O. 25 (-1010) PER SIDE. DIMENSIONS, A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE -H- 7. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION, DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED O. 46 (-1018). MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION 0.07 (.003). MILLIMETERS INCHES MILLIMETERS INCHES MILLIMETERS INCHES BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION 0.07 (.003). MILLIMETERS INCHES MILLI | TREESCALE<br>TRONIC VER<br>RECTLY FRO<br>SIONS ARE U | SEMICONDUCTOR, INC. ALL RIGHTS RESERVI<br>SIDMS ARE UNCONTROLLED EXCEPT WHEN ACC<br>N THE DOCUMENT CONTROL REPOSITION, PRIN<br>NCONTROLLED EXCEPT WHEN STAMPED "CONTR | ESSEB<br>TED DO NOT SCALE | THIS DRA | AWING | REV: | E | | 2. CONTROLLING DIMENSION: MILLIMETER. 3. DATUM PLANE -H- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE. 4. DATUMS -L- , -M- AND -N- TO BE DETERMINED AT DATUM PLANE -H 5. DIMENSIONS S AND V TO BE DETERMINED AT SEATING PLANE -T 6. DIMENSIONS S AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25(.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE -H 7. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.46(.018). MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION 0.07(.003). MILLIMETERS INCHES MILLIMETERS INCHES INCHES BETWEEN PROTRUSION O.0197 BSC 0.197 0.19 | NOT | ES | ' | | | | | | 3. DATUM PLANE | 1. | DIMENSIONS AND | TOLERANCING PER | ANSI Y1 | 4.5M, | 1982. | | | WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE. A. DATUMS | 2. | CONTROLLING DIM | MENSION: MILLIM | ETER. | | | | | S. DIMENSIONS S AND V TO BE DETERMINED AT SEATING PLANET | 3. | WITH THE LEAD N | WHERE THE LEAD E | | | | | | 6. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25(.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE H 7. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.46(.018). MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION 0.07(.003). MILLIMETERS INCHES MILLIMETERS INCHES DIM MIN MAX MIN MAX DIM MIN MAX MIN MAX DIM MIN MAX MIN MAX MIN MAX DIM | 4. | DATUMS [-L-]. | -M- AND -N- TO | O BE DETE | ERMINE | D AT DA | TUM PLANE [-H-]. | | PROTRUSION IS 0.25(.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANEH 7. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.46(.018). MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION 0.07(.003). MILLIMETERS | 5. | DIMENSIONS S AN | ND V TO BE DETER | MINED AT | SEATI | NG PLAN | E -T | | SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.46(.018). MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION 0.07(.003). MILLIMETERS | 6. | PROTRUSION IS ( | ).25(.010) PER S | IDE. DIN | MENSIO | NS A ANI | D B DO INCLUDE | | DIM MIN MAX MIN MAX DIM MIN MAX MIN MAX | /. | SHALL NOT CAUSE | THE LEAD WIDTH | TO EXCE | ED 0.4 | 6(.018) | . MINIMUM SPACE | | A 10.00 BSC | | MILLIMETERS | INCHES | | MILLIM | ETERS | INCHES | | A1 | DIM | | | DIM | MIN | MAX | MIN MAX | | 52LD TQFP STANDARD: FREESCALE | A1<br>B1<br>C1<br>CDEFGJKRSS1<br>VVW Z001<br>00 | 5.00 BSC<br>10.00 BSC<br>5.00 BSC<br>1.70<br>0.05 0.20<br>1.30 1.50<br>0.20 0.40<br>0.45 0.75<br>0.22 0.35<br>0.65 BSC<br>0.07 0.20<br>0.50 REF<br>0.08 0.20<br>12.00 BSC<br>6.00 BSC<br>0.09 0.16<br>12.00 BSC<br>6.00 BSC<br>0.20 REF<br>1.00 REF<br>1.00 REF | 0.197 BSC<br>0.394 BSC<br>0.197 BSC<br>0.067<br>0.002 0.008<br>0.051 0.059<br>0.008 0.016<br>0.018 0.030<br>0.009 0.014<br>0.026 BSC<br>0.003 0.008<br>0.020 REF<br>0.003 0.008<br>0.472 BSC<br>0.236 BSC | | | | | | 0 X 10 PKG, 0.65 PITCH, 1.4 THICK | TLE: | | | CASE NU | IMBER: 8 | 348D-03 | | | 0 X 10 PKG, 0.65 PITCH, 1.4 THICK PACKAGE CODE: 8260 SHEET: 3 OF 4 | | 52LD TQF | P | STANDAR | D: FREE | SCALE | | | | | 10 DIVE DVE DI | TOU 1/ TUTOR | | | | | | | * | 620 | | | DOCUME | NT NO: 98A | SS23228W | |------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|------------|------------| | | ** freesca | | REVISION HISTO | DRY | PAGE: | 8480 | D | | ELECTRONIC<br>ELECTLY FROM<br>E UNCONTRO | SCALE SEMICONDUCTOR, INC. ALL R<br>VERSIONS ARE UNCONTROLLED EXC<br>IN THE DOCUMENT CONTROL REPOSIT<br>OLLED EXCEPT WHEN STAMPED "CON | RIGHTS RESERVED,<br>SEPT WHEN ACCESSED<br>FORY, PRINTED VERSIONS<br>ATROLLED COPY" IN RED. | | | REV: | Е | | | LTR | ORIGINATOR | | REVISIONS | | | DRAFTER | DATE | | 0 | | RELEASED F | OR PRODUCTION | | | | | | Α | | | CONTROL CONTRO | | | | | | В | | | | | | | | | С | : | | | | | | | | D | | | | | | | | | Ε | PATRICE L. | | RAWNGS PER FREESCALE FORMAT<br>SION HISTORY PAGE. | г. | | KL CHIN | 7 OCT 2004 | | | | | | | | | | | | | | | | | | | | TITLE: | | D TOFP | CASE NU | JMBER: | 848D-03 | | | Freescale Semiconductor 63 PACKAGE CODE: 8260 #### How to Reach Us: Home Page: www.freescale.com E-mail: support@freescale.com **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or quarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004, 2005, 2006, 2007. All rights reserved.