

## Maxim > Design Support > Technical Documents > Application Notes > Filter Circuits (Analog) > APP 23

Keywords: analog filter, microprocessor supervisor, uP supervisor, reset circuit, power fail comparator

## μP-Supervisor Chip Controls Programmable Filter

Jul 09, 1998

Abstract: An application showing how the use of a microprocessor supervisor can be used to program a dual section filter. Using the time delay from the reset circuit and strapping it to the power-fail comparator with a delay circuit, the filter can easily be programmed to provide the correct cutoff frequencies during power up using this reset circuit.

Certain dual-section filter ICs have a common 7-bit port for programming the two cutoff frequencies ( $f_C$ ). If both sections require the same  $f_C$ , you can strap an appropriate code to the port pins, but other applications require a different  $f_C$  for each section. In such cases, a microprocessor is the obvious tool for sequentially programming the two filter sections, but lacking a  $\mu$ P, you can do the job without the circuit of **Figure 1**.



Figure 1. A  $\mu$ P-supervisory chip (IC1) directs the sequential loading of f<sub>C</sub> data into the dual, programmable lowpass filter IC2. The circuit reloads this f<sub>C</sub> data following each power-up.

 $IC_2$  is a continuous, dual-lowpass filter containing identical 2nd-order sections A and B. To program desired  $f_C$  values, obtain corresponding codes from the data sheet and connect each pin of A0-A6 and B0-B6 to 5V ("1") or GND ("0") accordingly. (The latches internal to inputs D0-D6 remain "transparent" because inputs active-low

WR and active-low CS are wired low.)

Latch  $IC_3$  also remains transparent because pin 11 is wired high. The latch outputs (1Q-7Q) are three-stated when the Output Control (active-low OC, pin 1) is driven high. When active-low OC is high, therefore, A0-A6 data drives the filter port (D0-D6). When active-low OC is low, B0-B6 data appears at the latch outputs and overrides A0-A6.

The  $\mu$ P-supervisory chip IC<sub>1</sub>, though normally used to monitor supply voltage and software execution in a  $\mu$ P system, generates directly usable signals for controlling IC<sub>2</sub> and IC<sub>3</sub>: active-low RESET (pin 7), which remains low for 50msec after power-up, directs the input port of IC<sub>2</sub> first to filter section A, then to section B. Active-low PFO (Power Fail Output, pin 5), which goes high in a few milliseconds after active-low RESET, provides a properly timed control signal for three-stating the latch outputs of IC<sub>3</sub> (**Figure 2**).



Figure 2. Timing relationships for the Figure 1 circuit.

The circuit as shown requires  $\pm 5V$  supplies. To operate on  $\pm 2.5V$  or on 5V alone, connect IC<sub>1</sub>'s GND pin to the lower supply rail and drive IC<sub>2</sub>'s pin 12 through a resistive divider (see MAX270 data sheet, Figure 3).

| Related Parts |                                                                       |              |
|---------------|-----------------------------------------------------------------------|--------------|
| MAX270        | Digitally Programmable, Dual, 2nd-Order, Continuous<br>Lowpass Filter | Free Samples |
| MAX690        | Microprocessor Supervisory Circuits                                   | Free Samples |

## **More Information**

For Technical Support: http://www.maximintegrated.com/support For Samples: http://www.maximintegrated.com/samples Other Questions and Comments: http://www.maximintegrated.com/contact

Application Note 23: http://www.maximintegrated.com/an23 APPLICATION NOTE 23, AN23, AN 23, APP23, Appnote23, Appnote 23 Copyright © by Maxim Integrated Products Additional Legal Notices: http://www.maximintegrated.com/legal