## 60 A VRPower® Integrated Power Stage #### **DESCRIPTION** The SiC620 and SiC620A are integrated power stage solutions optimized for synchronous buck applications to offer high current, high efficiency, and high power density performance. Packaged in Vishay's proprietary 5 mm x 5 mm MLP package, SiC620 and SiC620A enables voltage regulator designs to deliver up to 60 A continuous current per phase. The internal power MOSFETs utilizes Vishay's state-of-the-art Gen IV TrenchFET® technology that delivers industry benchmark performance to significantly reduce switching and conduction losses. The SiC620 and SiC620A incorporates an advanced MOSFET gate driver IC that features high current driving capability, adaptive dead-time control, an integrated bootstrap Schottky diode, a thermal warning (THWn) that alerts the system of excessive junction temperature, and zero current detect to improve light load efficiency. The drivers are also compatible with a wide range of PWM controllers and supports tri-state PWM, 3.3 V (SiC620A), 5 V (SiC620) PWM logic. #### **FEATURES** - Vishay's Gen IV MOSFET technology and a low-side MOSFET with integrated Schottky diode - Delivers up to 60 A continuous current - 95 % peak efficiency - High frequency operation up to 1.5 MHz - Power MOSFETs optimized for 12 V input stage - 3.3 V (SiC620A), 5 V (SiC620) PWM logic with tri-state and hold-off - Zero current detect control for light load efficiency improvement - Low PWM propagation delay (< 20 ns)</li> - · Thermal monitor flag - Under voltage lockout for V<sub>CIN</sub> - Material categorization: for definitions of compliance please see <u>www.vishay.com/doc?99912</u> #### **APPLICATIONS** · Multi-phase VRDs for CPU, GPU, and memory #### TYPICAL APPLICATION DIAGRAM Fig. 1 - SiC620 and SiC620A Typical Application Diagram #### **PINOUT CONFIGURATION** Fig. 2 - SiC620 and SiC620A Pin Configuration | PIN CONFIG | URATION | | |------------------|-----------|------------------------------------------------------| | PIN NUMBER | NAME | FUNCTION | | 1 | PWM | PWM control input | | 2 | ZCD_EN# | ZCD control. Active low | | 3 | $V_{CIN}$ | Supply voltage for internal logic circuitry | | 4, 32 | $C_GND$ | Analog ground for the driver IC | | 5 | BOOT | High-side driver bootstrap voltage | | 6 | GH | High-side gate signal | | 7 | PHASE | Return path of high-side gate driver | | 8 to 11, 34 | $V_{IN}$ | Power stage input voltage. Drain of high-side MOSFET | | 12 to 15, 28, 35 | $P_{GND}$ | Power ground | | 16 to 26 | $V_{SWH}$ | Switch node of the power stage | | 27, 33 | GL | Low-side gate signal | | 29 | $V_{DRV}$ | Supply voltage for internal gate driver | | 30 | THWn | Thermal warning open drain output | | 31 | DSBL# | Disable pin. Active low | | ORDERING INFORMATION | | | | | | |----------------------|--------------------|-----------------|---------------------|--|--| | PART NUMBER | PACKAGE | MARKING CODE | OPTION | | | | SiC620CD-T1-GE3 | PowerPAK MLP55-31L | SiC620 | 5 V PWM optimized | | | | SiC620ACD-T1-GE3 | PowerPAK MLP55-31L | SiC620A | 3.3 V PWM optimized | | | | SiC620DB / SiC620ADB | | Reference board | | | | | ELECTRICAL PARAMETER | CONDITIONS | LIMIT | UNIT | |-----------------------------------------------------|----------------------------------------------------------------------------|-------------------------------|------| | Input voltage | V <sub>IN</sub> | -0.3 to +25 | | | Control logic supply voltage | V <sub>CIN</sub> | -0.3 to +7 | | | Drive supply voltage | V <sub>DRV</sub> | -0.3 to +7 | | | Switch node (DC voltage) | | -0.3 to +25 | | | Switch node (AC voltage) (1) | V <sub>SWH</sub> | -7 to +30 | | | BOOT voltage (DC voltage) | V | 32 | V | | BOOT voltage (AC voltage) (2) | V <sub>BOOT</sub> | 38 | | | BOOT to PHASE (DC voltage) | \/ | -0.3 to +7 | | | BOOT to PHASE (AC voltage) (3) | V <sub>BOOT-PHASE</sub> | -0.3 to +8 | | | All logic inputs and outputs (PWM, DSBL#, and THWn) | | -0.3 to V <sub>CIN</sub> +0.3 | | | Output surrent I (4) | f <sub>S</sub> = 300 kHz, V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1.8 V | 60 | А | | Output current, I <sub>OUT(AV)</sub> (4) | f <sub>S</sub> = 1 MHz, V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1.8 V | 50 | | | Max. operating junction temperature | TJ | 150 | | | Ambient temperature | T <sub>A</sub> | -40 to +125 | | | Storage temperature | T <sub>stg</sub> | -65 to +150 | | | Flantwoodstip discharge protection | Human body model, JESD22-A114 | 3000 | V | | Electrostatic discharge protection | Charged device model, JESD22-C101 | 1000 | 7 v | #### **Notes** - Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability - <sup>(1)</sup> The specification values indicated "AC" is $V_{SWH}$ to $P_{GND}$ -8 V (< 20 ns, 10 $\mu$ J), min. and 30 V (< 50 ns), max. - (2) The specification value indicates "AC voltage" is V<sub>BOOT</sub> to P<sub>GND</sub>, 38 V (< 50 ns) max. - (3) The specification value indicates "AC voltage" is V<sub>BOOT</sub> to V<sub>PHASE</sub>, 8 V (< 20 ns) max. - (4) Output current rated with testing evaluation board at T<sub>A</sub> = 25 °C with natural convection cooling. The rating is limited by the peak evaluation board temperature, T<sub>J</sub> | RECOMMENDED OPERATING RANGE | | | | | | | |------------------------------------------------------|---------|---------|---------|------|--|--| | ELECTRICAL PARAMETER | MINIMUM | TYPICAL | MAXIMUM | UNIT | | | | Input voltage (V <sub>IN</sub> ) | 4.5 | - | 18 | | | | | Drive supply voltage (V <sub>DRV</sub> ) | 4.5 | 5 | 5.5 | | | | | Control logic supply voltage (V <sub>CIN</sub> ) | 4.5 | 5 | 5.5 | V | | | | Switch node (V <sub>SWH</sub> , DC voltage) | - | - | 18 | | | | | BOOT to PHASE (V <sub>BOOT-PHASE</sub> , DC voltage) | 4 | 4.5 | 5.5 | | | | | Thermal resistance from junction to ambient | - | 10.6 | - | °C/W | | | | Thermal resistance from junction to case | - | 1.6 | - | C/VV | | | PWM minimum on-time Vishay Siliconix | $(DSBL\# = ZCD\_EN\# = 5 \text{ V}, \text{ V}_{I}$ | | RV and VCIN = 3 V, 1A = 23 O) | I | LIMITS | | | |----------------------------------------------------|-------------------------|------------------------------------------------------------------|------|--------|------|------| | PARAMETER | SYMBOL | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | | POWER SUPPLY | | | | | | | | | | V <sub>DSBL#</sub> = 0 V, no switching | - | 12 | - | | | Control logic supply current | I <sub>VCIN</sub> | V <sub>DSBL#</sub> = 5 V, no switching, V <sub>PWM</sub> = FLOAT | - | 300 | - | μΑ | | | | $V_{DSBL\#} = 5 \text{ V}, f_S = 300 \text{ kHz}, D = 0.1$ | - | 380 | - | | | | | f <sub>S</sub> = 300 kHz, D = 0.1 | - | 15 | 25 | A | | Drive avantu avarant | | f <sub>S</sub> = 1 MHz, D = 0.1 | - | 50 | - | mA | | Drive supply current | I <sub>VDRV</sub> | V <sub>DSBL#</sub> = 0 V, no switching | - | 25 | - | | | | | V <sub>DSBL#</sub> = 5 V, no switching | - | 60 | - | μA | | BOOTSTRAP SUPPLY | | | | | | | | Bootstrap diode forward voltage | $V_{F}$ | $I_F = 2 \text{ mA}$ | - | - | 0.4 | V | | PWM CONTROL INPUT (SiC620) | | | | | | | | Rising threshold | $V_{TH\_PWM\_R}$ | | 3.4 | 3.8 | 4.2 | | | Falling threshold | $V_{TH\_PWM\_F}$ | | 0.72 | 0.9 | 1.1 | | | Tri-state voltage | $V_{TRI}$ | $V_{PWM} = FLOAT$ | - | 2.3 | - | V | | Tri-state rising threshold | $V_{TRI\_TH\_R}$ | | 0.9 | 1.15 | 1.38 | | | Tri-state falling threshold | $V_{TRI\_TH\_F}$ | | 3 | 3.3 | 3.6 | | | Tri-state rising threshold hysteresis | V <sub>HYS_TRI_R</sub> | | - | 225 | - | mV | | Tri-state falling threshold hysteresis | V <sub>HYS_TRI_F</sub> | | - | 325 | - | IIIV | | PWM input current | I | $V_{PWM} = 5 V$ | - | - | 350 | μA | | 1 WW IIIput current | I <sub>PWM</sub> | $V_{PWM} = 0 V$ | - | - | -350 | μΑ | | PWM CONTROL INPUT (SiC620A) | | | | | | | | Rising threshold | V <sub>TH_PWM_R</sub> | | 2.2 | 2.45 | 2.7 | | | Falling threshold | $V_{TH\_PWM\_F}$ | | 0.72 | 0.9 | 1.1 | | | Tri-state voltage | $V_{TRI}$ | $V_{PWM} = FLOAT$ | - | 1.8 | - | V | | Tri-state rising threshold | $V_{TRI\_TH\_R}$ | | 0.9 | 1.15 | 1.38 | | | Tri-state falling threshold | $V_{TRI\_TH\_F}$ | | 1.95 | 2.2 | 2.45 | | | Tri-state rising threshold hysteresis | V <sub>HYS_TRI_R</sub> | | - | 250 | - | mV | | Tri-state falling threshold hysteresis | V <sub>HYS_TRI_F</sub> | | - | 300 | - | 1110 | | PWM input current | I <sub>PWM</sub> | $V_{PWM} = 3.3 V$ | - | - | 225 | μA | | 1 WWW input current | IPWM | $V_{PWM} = 0 V$ | - | = | -225 | μΑ | | TIMING SPECIFICATIONS | | | | | | | | Tri-state to GH/GL rising propagation delay | t <sub>PD_TRI_R</sub> | | - | 30 | - | | | Tri-state hold-off time | t <sub>TSHO</sub> | | - | 130 | - | | | GH - turn off propagation delay | t <sub>PD_OFF_GH</sub> | | - | 15 | - | | | GH - turn on propagation delay (dead time rising) | t <sub>PD_ON_GH</sub> | No load, see fig. 4 | - | 10 | - | | | GL - turn off propagation delay | t <sub>PD_OFF_GL</sub> | | | 12 | - | ns | | GL - turn on propagation delay (dead time falling) | t <sub>PD_ON_GL</sub> | | - | 10 | - | | | DSBL# Lo to GH/GL falling propagation delay | t <sub>PD_DSBL#_F</sub> | Fig. 5 | - | 15 | - | | $t_{\text{PWM\_ON\_MIN}}$ 30 | ELECTRICAL SPECIFICA<br>(DSBL# = ZCD_EN# = 5 V, V | | $_{\rm RV}$ and $\rm V_{CIN}$ = 5 V, $\rm T_A$ = 25 °C) | | | | | | |---------------------------------------------------|-------------------------|---------------------------------------------------------|--------|------|------|-------|--| | PARAMETER | SYMBOL | TEST CONDITION | LIMITS | | | LINUT | | | PARAMETER | STWIBUL | TEST CONDITION - | | TYP. | MAX. | UNIT | | | DSBL# ZCD_EN# INPUT | | | | | | | | | DCDI # logic input voltage | V <sub>IH_DSBL#</sub> | Input logic high | 2 | - | - | | | | DSBL# logic input voltage | V <sub>IL_DSBL#</sub> | Input logic low | - | - | 0.8 | V | | | ZCD ENH logic input voltage | V <sub>IH_ZCD_EN#</sub> | Input logic high | 2 | - | - | \ \ \ | | | ZCD_EN# logic input voltage | V <sub>IL_ZCD_EN#</sub> | Input logic low | - | - | 0.8 | Ì | | | PROTECTION | | | | | | | | | Under veltage leekeut | V | V <sub>CIN</sub> rising, on threshold | - | 3.7 | 4.1 | V | | | Under voltage lockout | $V_{\text{UVLO}}$ | V <sub>CIN</sub> falling, off threshold | 2.7 | 3.1 | - | ' | | | Under voltage lockout hysteresis | V <sub>UVLO_HYST</sub> | | - | 575 | - | mV | | | THWn flag set (2) | T <sub>THWn_SET</sub> | | - | 160 | - | | | | THWn flag clear (2) | T <sub>THWn_CLEAR</sub> | | - | 135 | - | °C | | | THWn flag hysteresis (2) | T <sub>THWn_HYST</sub> | | - | 25 | - | ĺ | | | THWn output low | V <sub>OL_THWn</sub> | I <sub>THWn</sub> = 2 mA | - | 0.02 | - | V | | #### Notes #### **DETAILED OPERATIONAL DESCRIPTION** #### **PWM Input with Tri-state Function** The PWM input receives the PWM control signal from the VR controller IC. The PWM input is designed to be compatible with standard controllers using two state logic (H and L) and advanced controllers that incorporate tri-state logic (H, L and tri-state) on the PWM output. For two state logic, the PWM input operates as follows. When PWM is driven above $V_{\text{PWM TH R}}$ the low-side is turned on and the high-side is turned on. When PWM input is driven below V<sub>PWM TH F</sub> the high-side is turned off and the low-side is turned on. For tri-state logic, the PWM input operates as previously stated for driving the MOSFETs. However, there is an third state that is entered as the PWM output of tri-state compatible controller enters its high impedance state during shut-down. The high impedance state of the controller's PWM output allows the SiC620 and SiC620A to pull the PWM input into the tri-state region (see PWM Timing Diagram). If the PWM input stays in this region for the tri-state hold-off period, t<sub>TSHO</sub>, both high-side and low-side MOSFETs are turned off. This function allows the VR phase to be disabled without negative output voltage swing caused by inductor ringing and saves a Schottky diode clamp. The PWM and tri-state regions are separated by hysteresis to prevent false triggering. The SiC620A incorporates PWM voltage thresholds that are compatible with 3.3 V logic and the SiC620 thresholds are compatible with 5 V logic. #### Disable (DSBL#) In the low state, the DSBL# pin shuts down the driver IC and disables both high-side and low-side MOSFETs. In this state, standby current is minimized. If DSBL# is left unconnected, an internal pull-down resistor will pull the pin to $C_{\mbox{\footnotesize GND}}$ and shut down the IC. #### Diode Emulation Mode (ZCD EN#) When ZCD\_EN# pin is logic Low and PWM signal switches Low, GL is forced on (after normal BBM time). During this time, it is under control of the ZCD (zero crossing detect) comparator. If, after the internal blanking delay, the inductor current becomes zero, the low-side is turned off. This improves light load efficiency by avoiding discharge of output capacitors. If PWM enters tri-state, then device will go into normal tri-state mode after tri-state delay. The GL output will be turned off regardless of Inductor current, this is an alternative method of improving light load efficiency by reducing switching losses. #### Thermal Shutdown Warning (THWn) The THWn pin is an open drain signal that flags the presence of excessive junction temperature. Connect with a maximum of 20 $\rm k\Omega$ , to $\rm V_{CIN}$ . An internal temperature sensor detects the junction temperature. The temperature threshold is 160 °C. When this junction temperature is exceeded the THWn flag is set. When the junction temperature drops below 135 °C the device will clear the THWn signal. The SiC620 and SiC620A do not stop operation when the flag is set. The decision to shutdown must be made by an external thermal control function. #### Voltage Input (V<sub>IN</sub>) This is the power input to the drain of the high-side power MOSFET. This pin is connected to the high power intermediate BUS rail. <sup>(1)</sup> Typical limits are established by characterization and are not production tested <sup>(2)</sup> Guaranteed by design #### Switch Node (V<sub>SWH</sub> and PHASE) The switch node, V<sub>SWH</sub>, is the circuit power stage output. This is the output applied to the power inductor and output filter to deliver the output for the buck converter. The PHASE pin is internally connected to the switch node V<sub>SWH</sub>. This pin is to be used exclusively as the return pin for the BOOT capacitor. A 20 $k\Omega$ resistor is connected between GH and PHASE to provide a discharge path for the HS MOSFET in the event that V<sub>CIN</sub> goes to zero while V<sub>IN</sub> is still applied. www.vishay.com #### Ground Connections (C<sub>GND</sub> and P<sub>GND</sub>) P<sub>GND</sub> (power ground) should be externally connected to C<sub>GND</sub> (control signal ground). The layout of the printed circuit board should be such that the inductance separating C<sub>GND</sub> and P<sub>GND</sub> is minimized. Transient differences due to inductance effects between these two pins should not exceed 0.5 V #### Control and Drive Supply Voltage Input (VDRV, VCIN) V<sub>CIN</sub> is the bias supply for the gate drive control IC. V<sub>DRV</sub> is the bias supply for the gate drivers. It is recommended to separate these pins through a resistor. This creates a low pass filtering effect to avoid coupling of high frequency gate drive noise into the IC. #### **Bootstrap Circuit (BOOT)** The internal bootstrap diode and an external bootstrap capacitor form a charge pump that supplies voltage to the BOOT pin. An integrated bootstrap diode is incorporated so that only an external capacitor is necessary to complete the bootstrap circuit. Connect a boot strap capacitor with one leg tied to BOOT pin and the other tied to PHASE pin. #### Shoot-through Protection and Adaptive Dead Time The SiC620 and SiC620A have an internal adaptive logic to avoid shoot through and optimize dead time. The shoot through protection ensures that both high-side and low-side MOSFETs are not turned on at the same time. The adaptive dead time control operates as follows. The HS and LS gate voltages are monitored to prevent the one turning on from tuning on until the other's gate voltage is sufficiently low (< 1 V). Built in delays also ensure that one power MOS is completely off, before the other can be turned on. This feature helps to adjust dead time as gate transitions change with respect to output current and temperature. Change with respect to output current and temperature. #### Under Voltage Lockout (UVLO) During the start up cycle, the UVLO disables the gate drive holding high-side and low-side MOSFET gates low until the supply voltage rail has reached a point at which the logic circuitry can be safely activated. The SiC620, SiC620A also incorporates logic to clamp the gate drive signals to zero when the UVLO falling edge triggers the shutdown of the device. As an added precaution, a 20 k $\Omega$ resistor is connected between GH and PHASE to provide a discharge path for the HS MOSFET. #### **FUNCTIONAL BLOCK DIAGRAM** Fig. 3 - SiC620 and SiC620A Functional Block Diagram | DEVICE TRUTH T | DEVICE TRUTH TABLE | | | | | | | | |----------------|--------------------|-----------|----|----------------------------------------------------|--|--|--|--| | DSBL# | ZCD_EN# | PWM | GH | GL | | | | | | Open | Х | X | L | L | | | | | | L | X | X | L | L | | | | | | Н | L | L | L | H, I <sub>L</sub> > 0 A<br>L, I <sub>L</sub> < 0 A | | | | | | Н | L | Н | Н | L | | | | | | Н | L | Tri-state | L | L | | | | | | Н | Н | L | L | Н | | | | | | Н | Н | Н | Н | L | | | | | | Н | Н | Tri-state | L | L | | | | | #### **PWM TIMING DIAGRAM** Fig. 4 - Definition of PWM Logic and Tri-state #### **DSBL# PROPAGATION DELAY** Fig. 5 - DSBL# Falling Propagation Delay #### **ELECTRICAL CHARACTERISTICS** Test condition: $V_{IN} = 12 \text{ V}$ , $V_{DRV} = V_{CIN} = 5 \text{ V}$ , $ZCD\_EN\# = 5 \text{ V}$ , $V_{OUT} = 1.8 \text{ V}$ , $L_{OUT} = 250 \text{ nH}$ (DCR = $0.32 \text{ m}\Omega$ ), $T_A = 25 ^{\circ}C$ , natural convection cooling (All power loss and normalized power loss curves show SiC620 and SiC620A losses only unless otherwise stated) Fig. 6 - Efficiency vs. Output Current Fig. 7 - Power Loss vs. Output Current Fig. 8 - Power Loss vs. Input Voltage Fig. 9 - Safe Operating Area Fig. 10 - Power Loss vs. Switching Frequency Fig. 11 - Power Loss vs. Drive Supply Voltage Fig. 12 - Power Loss vs. Output Voltage Fig. 13 - Driver Supply Current vs. Driver Supply Voltage Fig. 14 - Driver Supply Current vs. Output Current Fig. 15 - Power Loss vs. Output Inductor Fig. 16 - Driver Supply Current vs. Switching Frequency Fig. 17 - UVLO Threshold vs. Temperature Fig. 18 - PWM Threshold vs. Temperature (SiC620A) Fig. 19 - PWM Threshold vs. Temperature (SiC620) Fig. 20 - DSBL# Threshold vs. Temperature Fig. 21 - PWM Threshold vs. Driver Supply Voltage (SiC620A) Fig. 22 - PWM Threshold vs. Driver Supply Voltage (SiC620) Fig. 23 - ZCD\_EN# Threshold vs. Driver Supply Voltage Fig. 24 - DSBL# vs. Driver Input Voltage Fig. 25 - DSBL# Pull-Down Current vs. Temperature Fig. 26 - Boot Diode Forward Voltage vs. Temperature Fig. 27 - Driver Shutdown Current vs. Temperature Fig. 28 - Driver Supply Current vs. Temperature ## PCB LAYOUT RECOMMENDATIONS Step 1: V<sub>IN</sub>/GND Planes and Decoupling - 1. Layout V<sub>IN</sub> and P<sub>GND</sub> planes as shown above - 2. Ceramic capacitors should be placed right between $V_{\text{IN}}$ and $P_{\text{GND}},$ and very close to the device for best decoupling effect - Difference values / packages of ceramic capacitors should be used to cover entire decoupling spectrum e.g. 1210, 0805, 0603 and 0402 - Smaller capacitance value, closer to device V<sub>IN</sub> pin(s) better high frequency noise absorbing Step 2: V<sub>SWH</sub> Plane - Connect output inductor to DrMOS with large plane to lower the resistance - 2. If any snubber network is required, place the components as shown above and the network can be placed at bottom Step 3: V<sub>CIN</sub>/V<sub>DRV</sub> Input Filter - The V<sub>CIN</sub>/V<sub>DRV</sub> input filter ceramic cap should be placed very close to IC. It is recommended to connect two caps separately - 2. C<sub>VCIN</sub> cap should be placed between pin 3 and pin 4 (C<sub>GND</sub> of driver IC) to achieve best noise filtering - 3. $C_{VDRV}$ cap should be placed between pin 28 ( $P_{GND}$ of driver IC) and pin 29 to provide maximum instantaneous driver current for low-side MOSFET during switching cycle - 4. For connecting C<sub>VCIN</sub> analog ground, it is recommended to use large plane to reduce parasitic inductance **Step 4: BOOT Resistor and Capacitor Placement** - These components need to be placed very close to IC, right between PHASE (pin 7) and BOOT (pin 5) - 2. To reduce parasitic inductance, chip size 0402 can be used #### Step 5: Signal Routing - 1. Route the PWM / ZCD\_EN# / DSBL# / THWn signal traces out of the top left corner next DrMOS pin 1 - PWM signal is very important signal, both signal and return traces need to pay special attention of not letting this trace cross any power nodes on any layer - 3. It is best to "shield" traces form power switching nodes, e.g. $V_{\text{SWH}}$ , to improve signal integrity - GL (pin 27) has been connected with GL pad internally and does not need to connect externally Step 6: Adding Thermal Relief Vias - Thermal relief vias can be added on the V<sub>IN</sub> and P<sub>GND</sub> pads to utilize inner layers for high-current and thermal dissipation - 2. To achieve better thermal performance, additional vias can be put on $V_{\text{IN}}$ plane and $P_{\text{GND}}$ plane - 3. V<sub>SWH</sub> pad is a noise source and not recommended to put vias on this plane - 4. 8 mil drill for pads and 10 mils drill for plane can be the optional via size. Vias on pad may drain solder during assembly and cause assembly issue. Please consult with the assembly house for guideline **Step 7: Ground Connection** - It is recommended to make single connection between C<sub>GND</sub> and P<sub>GND</sub> and this connection can be done on top layer. - 2. It is recommended to make the whole inner 1 layer (next to top layer) ground plane and separate them into $C_{GND}$ and $P_{GND}$ plane - 3. These ground planes provide shielding between noise source on top layer and signal trace on bottom layer #### Multi-Phases VRPower PCB Layout Following is an example for 6 phase layout. As can be seen, all the VRPower stages are lined in X-direction compactly with decoupling caps next to them. The inductors are placed as close as possible to the SiC620 and SiC620A to minimize the PCB copper loss. Vias are applied on all PADs ( $V_{IN}$ , $P_{GND}$ , $C_{GND}$ ) of the SiC620 and SiC620A to ensure that both electrical and thermal performance are excellent. Large copper planes are used for all the high current loops, such as $V_{IN}$ , $V_{SWH}$ , $V_{OUT}$ and $P_{GND}$ . These copper planes are duplicated in other layers to minimize the inductance and resistance. All the control signals are routed from the SiC620 and SiC620A to a controller placed to the north of the power stage through inner layers to avoid the overlap of high current loops. This achieves a compact design with the output from the inductors feeding a load located to the south of the design as shown in the figure. Fig. 29 - Multi-Phase VRPower Layout Top View Fig. 30 - Multi-Phase VRPower Layout Bottom View www.vishay.com # Vishay Siliconix | PRODUCT SUMMARY | | | |------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------| | Part number | SiC620 | SiC620A | | Description | 60 A power stage, 4.5 V <sub>IN</sub> to 18 V <sub>IN</sub> , 5 V PWM with ZCD mode | 60 A power stage, 4.5 $\rm V_{IN}$ to 18 $\rm V_{IN}$ , 3.3 V PWM with ZCD mode | | Input voltage min. (V) | 4.5 | 4.5 | | Input voltage max. (V) | 18 | 18 | | Continuous current rating max. (A) | 60 | 60 | | Switch frequency max. (kHz) | 1500 | 1500 | | Enable (yes / no) | Yes | Yes | | Monitoring features | - | - | | Protection | UVLO, THDN | UVLO, THDN | | Light load mode | ZCD | ZCD | | Pulse-width modulation (V) | 5 | 3.3 | | Package type | PowerPAK MLP55-31L | PowerPAK MLP55-31L | | Package size (W, L, H) (mm) | 5.0 x 5.0 x 0.75 | 5.0 x 5.0 x 0.75 | | Status code | 2 | 2 | | Product type | VRPower (DrMOS) | VRPower (DrMOS) | | Applications | Computer, industrial, networking | Computer, industrial, networking | Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package / tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg?62922">www.vishay.com/ppg?62922</a>. # PowerPAK® MLP55-31L Case Outline | DIM. | | MILLIMETERS | | | INCHES | | | |------|------|-------------|------|-----------|------------|-------|--| | DIM. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | | Α | 0.70 | 0.75 | 0.80 | 0.027 | 0.029 | 0.031 | | | A1 | 0.00 | - | 0.05 | 0.000 | - | 0.002 | | | A2 | | 0.20 ref. | | | 0.008 ref. | | | | b | 0.20 | 0.25 | 0.30 | 0.078 | 0.098 | 0.011 | | | b1 | 0.15 | 0.20 | 0.25 | 0.006 | 0.008 | 0.010 | | | D | 4.90 | 5.00 | 5.10 | 0.193 | 0.196 | 0.200 | | | е | | 0.50 BSC | | | 0.019 BSC | | | | e1 | | 3.50 BSC | | | 0.138 BSC | | | | e2 | | 1.50 BSC | | | 0.060 BSC | | | | e3 | | 1.00 BSC | | 0.040 BSC | | | | | E | 4.90 | 5.00 | 5.10 | 0.193 | 0.196 | 0.200 | | | L | 0.35 | 0.40 | 0.45 | 0.013 | 0.015 | 0.017 | | | D2-1 | 0.98 | 1.03 | 1.08 | 0.039 | 0.041 | 0.043 | | | D2-2 | 0.98 | 1.03 | 1.08 | 0.039 | 0.041 | 0.043 | | | D2-3 | 1.87 | 1.92 | 1.97 | 0.074 | 0.076 | 0.078 | | | D2-4 | | 0.30 BSC | | | 0.012 BSC | | | | D2-5 | 1.05 | 1.10 | 1.15 | 0.041 | 0.043 | 0.045 | | | E2-1 | 1.27 | 1.32 | 1.37 | 0.050 | 0.052 | 0.054 | | | E2-2 | 1.93 | 1.98 | 2.03 | 0.076 | 0.078 | 0.080 | | | E2-3 | 3.75 | 3.80 | 3.85 | 0.148 | 0.150 | 0.152 | | | E2-4 | | 0.45 BSC | | | 0.018 BSC | | | | F1 | 0.15 | 0.20 | 0.25 | 0.006 | 0.008 | 0.010 | | | F2 | | 0.20 ref. | | | 0.008 ref. | | | | F3 | | 0.15 ref. | | | 0.006 ref. | | | Revision: 21-Aug-17 1 Document Number: 64909 # **Package Information** www.vishay.com ## Vishay Siliconix | DIM. | | MILLIMETERS | | | INCHES | | | |------|--------------------|--------------------|------|------|-----------|------|--| | | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | | K1 | | 0.67 BSC | | | 0.026 BSC | | | | K2 | | 0.22 BSC | | | 0.008 BSC | | | | K3 | | 1.25 BSC | | | 0.049 BSC | | | | K4 | | 0.10 BSC | | | 0.004 BSC | | | | K5 | | 0.38 BSC | | | 0.015 BSC | | | | K6 | 0.12 BSC 0.005 BSC | | | | | | | | K7 | | 0.40 BSC | | | 0.016 BSC | | | | K8 | | 0.40 BSC | | | 0.016 BSC | | | | K9 | | 0.40 BSC | | | 0.016 BSC | | | | K10 | | 0.85 BSC 0.033 BSC | | | | | | | K11 | | 0.40 BSC 0.016 BSC | | | | | | | K12 | 0.40 BSC 0.016 BSC | | | | | | | | K13 | 0.75 BSC 0.030 BSC | | | | | | | DWG: 6025 #### **Notes** - 1. Use millimeters as the primary measurement - 2. Dimensioning and tolerances conform to ASME Y14.5M. 1994 $\Delta$ Dimension b applies to plated terminal and is measured between 0.20 mm and 0.25 mm from terminal tip 🛝 The pin #1 identifier must be existed on the top surface of the package by using indentation mark or other feature of package body 5 Exact shape and size of this feature is optional 6. Package warpage max. 0.08 mm Applied only for terminals # Recommended Land Pattern PowerPAK® MLP55-31L All dimensions in millimeters Revision: 18-Oct-2019 1 Document Number: 66944 ## **Legal Disclaimer Notice** Vishay ### **Disclaimer** ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE. Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product. Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability. Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein. Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links. Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.