## **Power MOSFET**

## 20 A, 30 V, N-Channel DPAK

This logic level vertical power MOSFET is a general purpose part that provides the "best of design" available today in a low cost power package. Avalanche energy issues make this part an ideal design in. The drain-to-source diode has a ideal fast but soft recovery.

#### Features

- Ultra-Low R<sub>DS(on)</sub>, Single Base, Advanced Technology
- SPICE Parameters Available
- Diode is Characterized for use in Bridge Circuits
- I<sub>DSS</sub> and V<sub>DS(on)</sub> Specified at Elevated Temperatures
- High Avalanche Energy Specified
- ESD JEDAC rated HBM Class 1, MM Class A, CDM Class 0
- NVD Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q101 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant

#### **Typical Applications**

- Power Supplies
- Inductive Loads
- PWM Motor Controls
- Replaces MTD20N03L in many Applications

#### MAXIMUM RATINGS (T<sub>C</sub> = 25°C unless otherwise noted)

| Rating                                                                                                                                                                                                                                       | Symbol                                                | Value               | Unit       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------|------------|
| Drain-to-Source Voltage                                                                                                                                                                                                                      | V <sub>DSS</sub>                                      | 30                  | Vdc        |
| Drain-to-Gate Voltage ( $R_{GS}$ = 1.0 M $\Omega$ )                                                                                                                                                                                          | V <sub>DGR</sub>                                      | 30                  | Vdc        |
| Gate–to–Source Voltage<br>– Continuous<br>– Non–Repetitive (t <sub>p</sub> ≤10 ms)                                                                                                                                                           | V <sub>GS</sub><br>V <sub>GS</sub>                    | ±20<br>±24          | Vdc        |
| $ \begin{array}{l} \text{Drain Current} \\ & -\text{ Continuous @ } T_{\text{A}} = 25^{\circ}\text{C} \\ & -\text{ Continuous @ } T_{\text{A}} = 100^{\circ}\text{C} \\ & -\text{ Single Pulse (} t_{p} \leq 10 \ \mu\text{s}) \end{array} $ | I <sub>D</sub><br>I <sub>D</sub><br>I <sub>DM</sub>   | 20<br>16<br>60      | Adc<br>Apk |
| Total Power Dissipation @ $T_A = 25^{\circ}C$<br>Derate above $25^{\circ}C$<br>Total Power Dissipation @ $T_C = 25^{\circ}C$ (Note 1)                                                                                                        | P <sub>D</sub>                                        | 74<br>0.6<br>1.75   | W/°CW      |
| Operating and Storage Temperature Range                                                                                                                                                                                                      | T <sub>J</sub> , T <sub>stg</sub>                     | -55 to<br>150       | °C         |
| Single Pulse Drain–to–Source Avalanche<br>Energy – Starting $T_J = 25^{\circ}C$<br>( $V_{DD} = 30 \text{ Vdc}, V_{GS} = 5 \text{ Vdc}, L = 1.0 \text{ mH},$<br>$I_{L(pk)} = 24 \text{ A}, V_{DS} = 34 \text{ Vdc}$ )                         | E <sub>AS</sub>                                       | 288                 | mJ         |
| Thermal Resistance<br>– Junction-to-Case<br>– Junction-to-Ambient<br>– Junction-to-Ambient (Note 1)                                                                                                                                          | $f{R}_{	heta JC} \ f{R}_{	heta JA} \ f{R}_{	heta JA}$ | 1.67<br>100<br>71.4 | °C/W       |
| Maximum Lead Temperature for Soldering<br>Purposes, 1/8" from case for 10 seconds                                                                                                                                                            | ΤL                                                    | 260                 | °C         |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. When surface mounted to an FR4 board using the minimum recommended pad size and repetitive rating; pulse width limited by maximum junction temperature.



## **ON Semiconductor®**

http://onsemi.com

**20 A, 30 V, R<sub>DS(on)</sub> = 27 m**Ω









\* The Assembly Location code (A) is front side optional. In cases where the Assembly Location is stamped in the package, the front side assembly code may be blank.

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

#### **ELECTRICAL CHARACTERISTICS** ( $T_C = 25^{\circ}C$ unless otherwise noted)

| Characteristic                                                                                                                                                                        |                                                                                                                                                  | Symbol               | Min      | Тур          | Max       | Unit         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------|--------------|-----------|--------------|
| OFF CHARACTERISTICS                                                                                                                                                                   |                                                                                                                                                  |                      |          | •            |           |              |
| Drain-to-Source Breakdown Voltage (Note 2)<br>$(V_{GS} = 0 \text{ Vdc}, I_D = 250 \mu \text{Adc})$<br>Temperature Coefficient (Positive)                                              |                                                                                                                                                  | V <sub>(BR)DSS</sub> | 30<br>-  | -<br>43      | -         | Vdc<br>mV/°C |
| Zero Gate Voltage Drain Current<br>$(V_{DS} = 30 \text{ Vdc}, V_{GS} = 0 \text{ Vdc})$<br>$(V_{DS} = 30 \text{ Vdc}, V_{GS} = 0 \text{ Vdc}, T_J = 150^{\circ}\text{C})$              |                                                                                                                                                  | I <sub>DSS</sub>     |          |              | 10<br>100 | μAdc         |
| Gate-Body Leakage Current (VGS                                                                                                                                                        | $_{\rm S}=\pm20$ Vdc, V <sub>DS</sub> = 0 Vdc)                                                                                                   | I <sub>GSS</sub>     | -        | -            | ±100      | nAdc         |
| ON CHARACTERISTICS (Note 2)                                                                                                                                                           |                                                                                                                                                  |                      |          |              |           |              |
| Gate Threshold Voltage (Note 2)<br>$(V_{DS} = V_{GS}, I_D = 250 \ \mu Adc)$<br>Threshold Temperature Coefficien                                                                       |                                                                                                                                                  | V <sub>GS(th)</sub>  | 1.0<br>_ | 1.6<br>5.0   | 2.0<br>_  | Vdc<br>mV/°C |
| Static Drain-to-Source On-Resistance (Note 2)<br>( $V_{GS} = 4.0 \text{ Vdc}, I_D = 10 \text{ Adc}$ )<br>( $V_{GS} = 5.0 \text{ Vdc}, I_D = 10 \text{ Adc}$ )                         |                                                                                                                                                  | R <sub>DS(on)</sub>  |          | 28<br>23     | 31<br>27  | mΩ           |
| Static Drain-to-Source On-Voltage (Note 2)<br>( $V_{GS} = 5.0 \text{ Vdc}, I_D = 20 \text{ Adc}$ )<br>( $V_{GS} = 5.0 \text{ Vdc}, I_D = 10 \text{ Adc}, T_J = 150^{\circ}\text{C}$ ) |                                                                                                                                                  | V <sub>DS(on)</sub>  |          | 0.48<br>0.40 | 0.54<br>- | Vdc          |
| Forward Transconductance (Note 2) ( $V_{DS}$ = 5.0 Vdc, $I_D$ = 10 Adc)                                                                                                               |                                                                                                                                                  | 9fs                  | -        | 21           | -         | mhos         |
| DYNAMIC CHARACTERISTICS                                                                                                                                                               |                                                                                                                                                  |                      |          |              |           |              |
| Input Capacitance                                                                                                                                                                     |                                                                                                                                                  | C <sub>iss</sub>     | -        | 1005         | 1260      | pF           |
| Output Capacitance                                                                                                                                                                    | (V <sub>DS</sub> = 25 Vdc, V <sub>GS</sub> = 0 Vdc,<br>f = 1.0 MHz)                                                                              | C <sub>oss</sub>     | -        | 271          | 420       |              |
| Transfer Capacitance                                                                                                                                                                  | - /                                                                                                                                              | C <sub>rss</sub>     | -        | 87           | 112       |              |
| SWITCHING CHARACTERISTICS                                                                                                                                                             | (Note 3)                                                                                                                                         |                      |          |              |           |              |
| Turn–On Delay Time                                                                                                                                                                    |                                                                                                                                                  | t <sub>d(on)</sub>   | -        | 17           | 25        | ns           |
| Rise Time                                                                                                                                                                             | $(V_{DD} = 20 \text{ Vdc}, I_D = 20 \text{ Adc}, V_{GS} = 5.0 \text{ Vdc},$                                                                      | t <sub>r</sub>       | -        | 137          | 160       |              |
| Turn–Off Delay Time                                                                                                                                                                   | $R_{G} = 9.1 \Omega$ (Note 2)                                                                                                                    | t <sub>d(off)</sub>  | -        | 38           | 45        |              |
| Fall Time                                                                                                                                                                             |                                                                                                                                                  | t <sub>f</sub>       | -        | 31           | 40        |              |
| Gate Charge                                                                                                                                                                           |                                                                                                                                                  | QT                   | -        | 13.8         | 18.9      | nC           |
|                                                                                                                                                                                       | (V <sub>DS</sub> = 48 Vdc, I <sub>D</sub> = 15 Adc,<br>V <sub>GS</sub> = 10 Vdc) (Note 2)                                                        | Q <sub>1</sub>       | -        | 2.8          | -         |              |
|                                                                                                                                                                                       |                                                                                                                                                  | Q <sub>2</sub>       | -        | 6.6          | -         |              |
| SOURCE-DRAIN DIODE CHARAC                                                                                                                                                             | TERISTICS                                                                                                                                        |                      |          |              |           |              |
| Forward On–Voltage                                                                                                                                                                    | $(I_S = 20 \text{ Adc}, V_{GS} = 0 \text{ Vdc}) \text{ (Note 2)}$<br>$(I_S = 20 \text{ Adc}, V_{GS} = 0 \text{ Vdc}, T_J = 125^{\circ}\text{C})$ | V <sub>SD</sub>      |          | 1.0<br>0.9   | 1.15<br>- | Vdc          |
| Reverse Recovery Time                                                                                                                                                                 |                                                                                                                                                  | t <sub>rr</sub>      | -        | 23           | -         | ns           |
|                                                                                                                                                                                       | (I <sub>S</sub> =15 Adc, V <sub>GS</sub> = 0 Vdc,                                                                                                | ta                   | -        | 13           | -         |              |
|                                                                                                                                                                                       | $dI_{S}/dt = 100 \text{ A}/\mu\text{s}$ (Note 2)                                                                                                 | t <sub>b</sub>       | -        | 10           | -         |              |
|                                                                                                                                                                                       |                                                                                                                                                  |                      |          |              |           |              |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

Q<sub>RR</sub>

0.017

uС

2. Pulse Test: Pulse Width  $\leq$  300 µs, Duty Cycle  $\leq$  2%.

3. Switching characteristics are independent of operating junction temperature.

#### **ORDERING INFORMATION**

**Reverse Recovery Stored Charge** 

| Device          | Package           | Shipping <sup>†</sup> |
|-----------------|-------------------|-----------------------|
| NTD20N03L27T4G  | DPAK<br>(Pb–Free) | 2500 / Tape & Reel    |
| NVD20N03L27T4G* | DPAK<br>(Pb–Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*NVD Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q101 Qualified and PPAP Capable.





vs. Gate Resistance

Figure 10. Diode Forward Voltage vs. Current



#### PACKAGE DIMENSIONS

**DPAK (SINGLE GAUGE)** CASE 369C ISSUE E



NOTES

- 1. DIMENSIONING AND TOLERANCING PER ASME
- Y14.5M, 1994. 2. CONTROLLING DIMENSION: INCHES. THERMAL PAD CONTOUR OPTIONAL WITHIN DI-MENSIONS b3, L3 and Z.
- 4. DIMENSIONS DAND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL
- NOT EXCEED 0 006 INCHES PER SIDE 5. DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY.
- 6. DATUMS A AND B ARE DETERMINED AT DATUM
- PLANE H.

| OPTIC | OPTIONAL MOLD FEATURE. |               |             |       |  |
|-------|------------------------|---------------|-------------|-------|--|
|       | INCHES                 |               | MILLIMETERS |       |  |
| DIM   | MIN                    | MAX           | MIN         | MAX   |  |
| Α     | 0.086                  | 0.094         | 2.18        | 2.38  |  |
| A1    | 0.000                  | 0.005         | 0.00        | 0.13  |  |
| b     | 0.025                  | 0.035         | 0.63        | 0.89  |  |
| b2    | 0.028                  | 0.045         | 0.72        | 1.14  |  |
| b3    | 0.180                  | 0.215         | 4.57        | 5.46  |  |
| С     | 0.018                  | 0.024         | 0.46        | 0.61  |  |
| c2    | 0.018                  | 0.024         | 0.46        | 0.61  |  |
| D     | 0.235                  | 0.245         | 5.97        | 6.22  |  |
| E     | 0.250                  | 0.265         | 6.35        | 6.73  |  |
| е     | 0.090 BSC              |               | 2.29 BSC    |       |  |
| н     | 0.370                  | 0.410         | 9.40        | 10.41 |  |
| L     | 0.055                  | 0.070         | 1.40        | 1.78  |  |
| L1    | 0.114                  | 0.114 REF     |             | REF   |  |
| L2    | 0.020                  | ) BSC 0.51 BS |             | BSC   |  |
| L3    | 0.035                  | 0.050         | 0.89        | 1.27  |  |
| L4    |                        | 0.040         |             | 1.01  |  |
| Z     | 0.155                  |               | 3.93        |       |  |



STYLE 2: PIN 1. GATE 2. DRAIN

3. SOURCE

4. DRAIN

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and the 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative