

# PROCESS CHANGE NOTIFICATION PCN2216

# Alternate Substrate Site for Arria® 10 Devices

This is not a new PCN issuance. This is a revision of the previous PCN2216 release. See Revision History (last page) for details.

#### Change Description:

Intel<sup>®</sup> is announcing the addition of UMTC S3 as an alternate substrate site for selected Arria 10 devices.

UMTC is a long-time qualified, high-volume site for Intel devices.

#### Table 1: Change Details

|                            | Existing Substrate                                   | Substrate from New Site UMTC S3                                                  |  |  |  |
|----------------------------|------------------------------------------------------|----------------------------------------------------------------------------------|--|--|--|
| Build Up<br>Material       | GZ41                                                 | GY16B                                                                            |  |  |  |
| Bump Pad<br>Surface Finish | OSP (Organic Solderability<br>Preservative) +Sn0.7Cu | ENEPIG (Electroless Nickel<br>Electroless Palladium Immersion<br>Gold) + Sn0.7Cu |  |  |  |
| Ball Pad Surface<br>Finish | OSP+LFSOP (Lead-free<br>Solder on Pad) SAC305        | ENEPIG                                                                           |  |  |  |

Note: The rest of the Bill of Material (BOM) remains the same

#### Products Affected:

Table 2

| Product Family | Pin Count          |
|----------------|--------------------|
| Arria 10       | F780, F1152, F1517 |

The list of affected part numbers (OPNs) can be downloaded in Excel form: https://www.intel.com/content/dam/support/us/en/programmable/supportresources/bulk-container/pdfs/literature/pcn/pcn2216-opn-list.xlsx

#### **Recommended Action**

Customers are requested to:

- 1. Acknowledge receipt of this notification.
- 2. Review and inform us, at the earliest convenience, of any questions or concerns regarding this change.

Please refer to the "Product Transition Dates" for the key milestones. Upon implementation, Intel will ship products using substrate from any of the qualified sites.

### **Product Transition Dates:**

Customers are requested to take note of the key dates shown in the table below.

#### Table 3: Key Dates

| Milestone                                                          | Date          |
|--------------------------------------------------------------------|---------------|
| Last date to acknowledge receipt of this notification <sup>1</sup> | July 18, 2022 |
| Earliest change implementation                                     | Sept 30, 2022 |

Note 1: J-STD-046, section 3.2.3.1b, stipulates that lack of acknowledgement of the PCN within 30 days constitutes acceptance of the change.

# Reason for Change:

The qualification of an additional substrate site supports supply chain risk mitigation.

#### Impact and Benefit of Change:

There is no impact to form, fit, and function. The products will meet existing electrical and mechanical specifications.

Quality and reliability were evaluated through qualification testing. (See Qualification Test Result, Table 4).

# **Qualification Plan:**

Qualification testing was performed to further evaluate the quality and reliability performance of UMTC S3 substrate for the products specific to this PCN.

Board Level Temperature Cycling estimated to complete by July 2022.

# Table 4: Reliability Test Result:

Vehicle Device: 10AXF40GAE

| Test               | Time<br>point | Conditions  | Standard    | # of Lots/#of units | Result       |
|--------------------|---------------|-------------|-------------|---------------------|--------------|
| Temperature        | 1000          |             | JESD22-A104 | 3 lots/150units     | Pass         |
| Cycle Test         | Cycles        | -55°C/125°C |             |                     |              |
| (TCB)              |               |             |             |                     |              |
| Temperature        | 1000hrs       | 85°C/85%    | JESD22-A101 | 3 lots/150units     | Pass         |
| Humidity Bias      |               | RH          |             |                     |              |
| (THB)              |               |             |             |                     |              |
| Unbiased Highly    | 96hrs         | 130°C/      | JESD22-A118 | 3 lots/150units     | Pass         |
| Accelerated        |               | 85%RH       |             |                     |              |
| Stress Test        |               |             |             |                     |              |
| (uHAST)            |               |             |             |                     |              |
| High Temp          | 1000hrs       | 150°C       | JESD22-A103 | 3 lots/150units     | Pass         |
| Storage (HTS)      |               |             |             |                     |              |
| Warpage            |               | 25°C to     | SPP-024A    | 3 lots/150units     | Pass         |
|                    |               | 260°C (<10  |             |                     |              |
|                    |               | mils)       |             |                     |              |
| <b>Board Level</b> | 2000          | 0°C to      | IPC 9701    | 1 lot/30 units      | 0            |
| Temperature        | Cycles        | 100°C/0.1%  |             |                     | failure/6000 |
| Cycling            |               |             |             |                     | cycles       |

Note 1: Preconditioning performed according to J-STD-020, MSL3 @ 260C reflow

# Contact

For more information, please contact Sales in your region, or submit a Service Request at the <u>My Intel</u> support page.

## **Customer Notifications Subscription**

If you would like to receive customer notifications by email, please follow the instructions in ADV 2209

Intel references J-STD-046 guidelines for PCN. In accordance with J-STD-046, this change is deemed acceptable to the customer if no acknowledgement is received within 30 days from date of notification.

#### **Revision History**

| Date       | Rev   | Description                                         |
|------------|-------|-----------------------------------------------------|
| 06/17/2022 | 1.0.0 | Initial Release                                     |
| 07/25/2022 | 1.1.0 | Updated Table 4 Reliability Test Result to show the |
|            |       | Board Level Temperature Cycling test results.       |

©2022 Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, Max, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Other marks and brands may be claimed as the property of others. Intel reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.