

# Au5411 – 10 OUTPUT, DIFFERENTIAL, ULTRA LOW JITTER BUFFER

# **General Description**

The Au5411 is a 2.1 GHz, 10 output low-jitter clock fan-out buffer, intended to be used in low jitter, high frequency clock/data distribution and level translation.

The buffer can choose a clock input from primary, secondary or crystal source. The primary and secondary clock sources can be single ended or fully differential. The selected clock can be distributed to two output drive banks A, B and one LVCMOS output.

The crystal input can support crystals from 8 MHz to 50 MHz. It can also support single ended clock.

The output drivers of each bank can be independently programmed to LVPECL, LVDS, HCSL or HIZ mode. The LVCMOS clock output is synchronized to selected clock and can be enabled or disabled in a glitch free manner.

The Au5411 operates from a 3.3 V/2.5 V core supply and 3 independent 3.3 V/2.5 V output supplies. LVCMOS output driver can be operated at 1.8 V

- Features
- Additive jitter performance of 55 fs RMS.
- 3:1 input clock selection
- Two universal clock inputs can operate up to 2.1 GHz and accept LVPECL, LVDS, LVCMOS, CML(ac-coupled only), HCSL, SSTL or single ended clocks
- One crystal input which can support crystals in the frequency range of 8 MHz to 50 MHz or it can accept single ended input clock.
- Two output driver banks A and B which can be programmed independently to LVPECL, LVDS, HCSL or HIZ mode.
- Typical output skew between clock outputs is 30 ps
- Level translation with core supply voltage of 3.3 V/2.5 V and 3.3 V/2.5 V output supply for differential output drivers.
- 3.3 V/2.5 V/1.8 V operation for the single LVCMOS output driver
- The Au5411 buffer is pin controlled.
- High PSRR -70/-73 dBc for LVPECL/LVDS modes
- Au5411 buffer is available in a 48-pin,
- 7mm x 7mm WQFN package.



**Figure 1 Functional Overview** 



# **Table of Contents**

| General Description                                                          | 1    |
|------------------------------------------------------------------------------|------|
| Table of Contents                                                            | 2    |
| List of Tables                                                               | 4    |
| List of Figures                                                              |      |
|                                                                              |      |
| 1 Detailed Pin Description                                                   |      |
| 2 Electrical Characteristics                                                 | 9    |
| 3 Functional Description                                                     | . 16 |
| 3.1 V <sub>CC</sub> and V <sub>CCO</sub> Power Supplies                      | . 16 |
| 3.2 Clock Inputs                                                             | . 16 |
| 3.3 Clock States (Input vs Output States)                                    | . 16 |
| 3.4 Output Driver Type                                                       | . 16 |
| 3.5 Reference Output                                                         | . 17 |
| 4 Application Information                                                    | . 18 |
| 4.1 Current consumption and Power Dissipation Calculations                   | . 18 |
| 4.1.1 Example: Worst case power dissipation                                  |      |
| 4.2 Driving the Clock Inputs                                                 |      |
| 4.2.1 Driving Clock Inputs with LVCMOS Driver (AC coupled)                   |      |
| 4.2.2 Driving Clock Inputs with LVCMOS Driver (DC coupled)                   |      |
| 4.2.3 Driving XTAL_IN with LVCMOS Driver (AC coupled)                        |      |
| 4.2.4 Driving XTAL_IN with LVCMOS Driver (DC coupled)                        |      |
| 4.2.5 LVDS (DC coupled)                                                      |      |
| 4.2.6 HCSL (DC coupled)                                                      | . 25 |
| 4.2.7 LVPECL (DC coupled)                                                    | . 26 |
| 4.2.8 SSTL (DC coupled)                                                      | . 27 |
| 4.2.9 LVDS (AC coupled)                                                      | . 28 |
| 4.2.10 LVPECL (AC coupled)                                                   | . 28 |
| 4.3 Termination of Output Driver of Au5411 for Various Load Configurations   |      |
| 4.3.1 Au5411 REFOUT Termination for AC Coupled mode                          | . 29 |
| 4.3.2 Au5411 REFOUT Termination for DC Coupled mode                          | . 29 |
| 4.3.3 CMOS (Capacitive load)                                                 |      |
| 4.4 Termination of Output Drivers (DC coupled)                               |      |
| 4.4.1 LVDS DC Coupled Output Termination                                     |      |
| 4.4.2 HCSL DC Coupled Output Termination                                     |      |
| 4.4.3 LVPECL DC Coupled Output Termination                                   |      |
| 4.5 Termination of Output Drivers (AC coupled)                               |      |
| 4.5.1 LVDS AC Coupled Output Termination                                     |      |
| 4.5.2 LVPECL AC Coupled Output Termination                                   |      |
| 4.5.3 Termination of Output Drivers in LVPECL Mode, Single Ended, DC coupled |      |
| 4.5.4 Termination of Output Drivers in LVPECL Mode, Single Ended, AC coupled |      |
| 4.5.5 Termination of Output Drivers in AC coupled HCSL mode                  |      |
| 5 Thermal Information                                                        | . 38 |
| 6 HOT Swap Recommendations                                                   | . 39 |
| 6.1 Introduction                                                             | . 39 |
| 6.2 Typical Differential Input Clock                                         | . 39 |
| 6.3 Input Clock Termination with Hot Swap Protection                         |      |
| 6.3.1 LVPECL Termination Example                                             | . 40 |
| 6.3.2 LVDS Input Clock Termination Example                                   |      |
| 6.3.3 HCSL Input Clock Termination Example                                   |      |
| 6.3.4 LVCMOS Input Clock Termination with Hot Swap Protection                | . 42 |
| 6.4 LVCMOS Output Clock Termination with Hot Swap Protection                 | . 43 |
| 7 Parameter Measurement Information                                          | . 44 |
| 7.1 Differential Input Level                                                 |      |
|                                                                              | •••  |



| 7.2 | Differential Output Level                 | 44 |
|-----|-------------------------------------------|----|
| 7.3 | Skew and Input to Output Delay            | 44 |
| 7.4 | Rise and Fall Times                       | 45 |
| 7.5 | Isolation                                 | 45 |
| 7.6 | Operation in Multiple VCCO Supply Domains | 46 |
| 8   | Package Information                       | 47 |
| 9   | Ordering Information                      | 48 |
| 10  | Revision History                          | 49 |
| 11  | Trademarks                                | 50 |
| 12  | Contact Information                       | 51 |
|     |                                           |    |



# **List of Tables**

| Table 1 Detailed Pin Description                      | 7  |
|-------------------------------------------------------|----|
| Table 2 Absolute Maximum Ratings                      | 9  |
| Table 3 Recommended Operating Supply and Temperatures | 9  |
| Table 4 Electrical Characteristics                    | 9  |
| Table 5 Input Clock Characteristics                   | 11 |
| Table 6 Output Clock Characteristics – LVPECL         | 12 |
| Table 7 Output Clock Characteristics - LVDS           |    |
| Table 8 Output Clock Characteristics - HCSL           |    |
| Table 9 Output Clock Characteristics – LVCMOS         | 14 |
| Table 10 Input Clock Selection                        | 16 |
| Table 11 Input versus Output Stages                   | 16 |
| Table 12 OE Functionality                             | 16 |
| Table 13 Reference Output Enable                      | 17 |
| Table 14 Worst Case Power Dissipation                 | 19 |
| Table 15 Thermal Metrics of Au5411                    |    |
| Table 16 Ordering Information for Au5411              | 48 |
| Table 17 Revision History                             | 49 |



# List of Figures

| Figure 1 Functional Overview                                                                 | 1    |
|----------------------------------------------------------------------------------------------|------|
| Figure 2 Au5411 Buffer, Differential Output Buffer Top View                                  | 7    |
| Figure 3 REFout_EN: Output disable                                                           | . 17 |
| Figure 4 REFout_EN: Output enable                                                            |      |
| Figure 5 AC coupling LVCMOS clock to Au5411                                                  | . 20 |
| Figure 6 AC coupling of LVCMOS clock with single 50 $\Omega$ resistor termination to ground  | . 20 |
| Figure 7 DC coupling of LVCMOS clock to Au5411 – configuration 1                             |      |
| Figure 8 DC coupled LVCMOS input clock configuration – configuration 2                       | . 22 |
| Figure 9 DC coupled LVCMOS input clock with series RC termination – configuration 3          | . 22 |
| Figure 10: Direct coupling of LVCMOS clock to Au5411                                         | . 23 |
| Figure 11 Single ended LVCMOS input – configuration 1, AC coupling to crystal input          | . 24 |
| Figure 12 Single ended LVCMOS input – configuration 2, AC coupling to crystal input          | . 24 |
| Figure 13 Single ended LVCMOS input, DC coupling to crystal input                            | . 25 |
| Figure 14 Termination scheme for DC coupled LVDS                                             | . 25 |
| Figure 15 Termination scheme for DC coupled HCSL                                             | . 26 |
| Figure 16 Termination scheme for DC coupled LVPECL                                           | . 26 |
| Figure 17 Termination scheme for DC coupled LVPECL, Thevenin equivalent                      | . 27 |
| Figure 18 Example of input clock termination for SSTL clock                                  | . 27 |
| Figure 19 Termination scheme for AC coupled LVDS                                             | . 28 |
| Figure 20 Termination scheme for AC coupled LVPECL, Thevenin Equivalent                      | . 28 |
| Figure 21 AC coupling of LVCMOS clock with single 50 $\Omega$ resistor termination to ground | . 29 |
| Figure 22 DC coupling of LVCMOS output clock termination – configuration 1                   | . 30 |
| Figure 23 DC coupled LVCMOS output clock configuration – configuration 2                     | . 31 |
| Figure 24 DC coupled LVCMOS output clock with series RC termination – configuration 3        |      |
| Figure 25 Typical application load                                                           | . 32 |
| Figure 26 Termination scheme for DC coupled LVDS                                             |      |
| Figure 27 Termination scheme for DC coupled HCSL                                             |      |
| Figure 28 Termination scheme for DC coupled LVPECL                                           | . 33 |
| Figure 29 Termination scheme for DC coupled LVPECL, Thevenin equivalent                      | . 34 |
| Figure 30 Termination scheme for AC coupled LVDS, driving LVDS receiver and CML receiver     | . 34 |
| Figure 31 Termination scheme for AC coupled LVPECL, Thevenin Equivalent                      | . 35 |
| Figure 32 Termination scheme for DC coupled LVPECL, single ended                             | . 36 |
| Figure 33 Termination scheme for DC coupled LVPECL, single ended, Thevenin equivalent        | . 36 |
| Figure 34 Termination scheme for AC coupled LVPECL, single ended                             | . 37 |
| Figure 35 Output driver termination in HCSL AC coupled mode                                  | . 37 |
| Figure 36 Typical input differential clock                                                   | . 39 |
| Figure 37 LVEPCL termination with hot swap protection                                        | . 40 |
| Figure 38 LVPECL termination with hot swap protection                                        | . 40 |
| Figure 39 LVDC termination with hot swap protection                                          | . 41 |
| Figure 40 HCSL termination with hot swap protection                                          | . 41 |
| Figure 41 LVCMOS input clock termination with hot swap protection                            | . 42 |
| Figure 42 Different types of LVCMOS output clock termination with hot swap protection.       | . 43 |
| Figure 43 Parameters related to differential input level                                     | . 44 |
| Figure 44 Parameters related to differential output clock levels                             |      |
| Figure 45 Parameter definitions of propagation delay and skew                                | . 44 |



| Figure 46 Parameter definitions related to rise and fall times | 45 |
|----------------------------------------------------------------|----|
| Figure 47 Parameter definition of isolation                    | 45 |
| Figure 48: Multi Supply operation of Au5411                    | 46 |
| Figure 49 Au5411 48 pin, 7x7 QFN package dimensions            | 47 |



# **1** Detailed Pin Description





#### **Table 1 Detailed Pin Description**

| Pin Name                | Pin Number                          | Functionality Au5411                                                     |  |  |  |  |  |  |
|-------------------------|-------------------------------------|--------------------------------------------------------------------------|--|--|--|--|--|--|
| Pin group: Bank A clock | Pin group: Bank A clock output pads |                                                                          |  |  |  |  |  |  |
| CLKoutA0                | 1                                   | Differential clock output P of A0. Output type set by CLKoutA_TYPE pins. |  |  |  |  |  |  |
| CLKoutA0*               | 2                                   | Differential clock output N of A0. Output type set by CLKoutA_TYPE pins. |  |  |  |  |  |  |
| CLKoutA1                | 3                                   | Differential clock output P of A1. Output type set by CLKoutA_TYPE pins. |  |  |  |  |  |  |
| CLKoutA1*               | 4                                   | Differential clock output N of A1. Output type set by CLKoutA_TYPE pins. |  |  |  |  |  |  |
| CLKoutA2                | 6                                   | Differential clock output P of A2. Output type set by CLKoutA_TYPE pins. |  |  |  |  |  |  |
| CLKoutA2*               | 7                                   | Differential clock output N of A2. Output type set by CLKoutA_TYPE pins. |  |  |  |  |  |  |
| CLKoutA3                | 9                                   | Differential clock output P of A3. Output type set by CLKoutA_TYPE pins. |  |  |  |  |  |  |
| CLKoutA3*               | 10                                  | Differential clock output N of A3. Output type set by CLKoutA_TYPE pins. |  |  |  |  |  |  |
| CLKoutA4                | 11                                  | Differential clock output P of A4. Output type set by CLKoutA_TYPE pins. |  |  |  |  |  |  |
| CLKoutA4*               | 12                                  | Differential clock output N of A4. Output type set by CLKoutA_TYPE pins. |  |  |  |  |  |  |
| Pin group: Bank B clock | k output pads                       |                                                                          |  |  |  |  |  |  |
| CLKoutB0                | 36                                  | Differential clock output P of B0. Output type set by CLKoutB_TYPE pins. |  |  |  |  |  |  |
| CLKoutB0*               | 35                                  | Differential clock output N of B0. Output type set by CLKoutB_TYPE pins. |  |  |  |  |  |  |
| CLKoutB1                | 34                                  | Differential clock output P of B1. Output type set by CLKoutB_TYPE pins. |  |  |  |  |  |  |
| CLKoutB1*               | 33                                  | Differential clock output N of B1. Output type set by CLKoutB_TYPE pins. |  |  |  |  |  |  |
| CLKoutB2                | 31                                  | Differential clock output P of B2. Output type set by CLKoutB_TYPE pins. |  |  |  |  |  |  |
| CLKoutB2*               | 30                                  | Differential clock output N of B2. Output type set by CLKoutB_TYPE pins. |  |  |  |  |  |  |



| Pin Name                | Pin Number   | Functionality Au5411                                                                                                          |
|-------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------|
| CLKoutB3                | 28           | Differential clock output P of B3. Output type set by CLKoutB_TYPE pins.                                                      |
| CLKoutB3*               | 27           | Differential clock output N of B3. Output type set by CLKoutB_TYPE pins.                                                      |
| CLKoutB4                | 26           | Differential clock output P of B4. Output type set by CLKoutB_TYPE pins.                                                      |
| CLKoutB4*               | 25           | Differential clock output N of B4. Output type set by CLKoutB_TYPE pins.                                                      |
| Pin group: Bank C cloc  | k output pad |                                                                                                                               |
| REFout                  | 44           | LVCMOS clock out synchronized with differential clocks                                                                        |
| Pin group: Clock inputs |              |                                                                                                                               |
| CLKin0                  | 20           | Universal clock input 0 (+ve polarity) (differential/single-ended)                                                            |
| CLKin0*                 | 21           | Universal clock input 0 (-ve polarity) (differential/single-ended)                                                            |
| CLKin1                  | 41           | Universal clock input 1 (+ve polarity) (differential/single-ended)                                                            |
| CLKin1*                 | 40           | Universal clock input 1 (-ve polarity) (differential/single-ended)                                                            |
|                         | +0           | Input for crystal. It can be over driven by an AC coupled single ended clock                                                  |
|                         |              | in crystal over drive mode.                                                                                                   |
| OSCin                   | 16           | In the external bypass mode, the max voltage at the pin needs to be 1.5V.                                                     |
| 03011                   | 10           | If the dirver is swinging to say 3.3V rail, then a resistor divider is needed                                                 |
|                         |              | on PCB to restrict the swing at Oscin to 1.5V                                                                                 |
|                         |              | Cload supported 6pF to 10pF, freq 8MHz to 50 MHz<br>Output for crystal. Leave OSCout floating if OSCin is driven by a single- |
| OSCout                  | 17           | ended clock.                                                                                                                  |
| Pin group: Power pins   |              |                                                                                                                               |
| VCC                     | 15           | Line supply - 3.3V/2.5V                                                                                                       |
| VCC                     | 42           | Line supply - 3.3V/2.5V                                                                                                       |
|                         |              | Power supply for Bank A Output buffers. VCCOA can operate from 3.3 V                                                          |
| VCCOA                   | 5            | or 2.5 V                                                                                                                      |
| VCCOA                   | 8            | Power supply for Bank A Output buffers. VCCOA can operate from 3.3 V or 2.5 V                                                 |
| VCCOB                   | 32           | Power supply for Bank B Output buffers. VCCOB can operate from 3.3 V or 2.5 V $$                                              |
| VCCOB                   | 29           | Power supply for Bank B Output buffers. VCCOB can operate from 3.3 V or 2.5 V $$                                              |
| VCCOC                   | 45           | Power supply for Bank C Output buffer. VCCOC can operate from 3.3 V or 2.5 V or 1.8 V                                         |
| GND-EPAD                | 0            | Ground                                                                                                                        |
| GND                     | 13           | ground pin                                                                                                                    |
| GND                     | 18           | ground pin                                                                                                                    |
| GND                     | 24           | ground pin                                                                                                                    |
| GND                     | 37           | ground pin                                                                                                                    |
| GND                     | 48           | ground pin                                                                                                                    |
| GND                     | 43           | ground pin                                                                                                                    |
| Pin group: Control pins |              |                                                                                                                               |
| CLKoutA_Type0           | 14           | Bank A output buffer type selection pins                                                                                      |
| CLKoutA_Type1           | 47           | Bank A output buffer type selection pins                                                                                      |
| CLKoutB_Type0           | 23           | Bank B output buffer type selection pins                                                                                      |
| CLKoutB_Type1           | 39           | Bank B output buffer type selection pins                                                                                      |
| REFout_EN               | 46           | REFout enable input. Enable signal is internally synchronized to selected clock input.                                        |
| CLKin_SEL0              | 19           | Clock input selection pins                                                                                                    |
| <br>CLKin_SEL1          | 22           | Clock input selection pins                                                                                                    |
| NC                      | 38           | no connect                                                                                                                    |
|                         | l            |                                                                                                                               |



# 2 Electrical Characteristics

#### Table 2 Absolute Maximum Ratings

| Parameters                               | Conditions | Symbol | Min  | Тур | Max | Units |
|------------------------------------------|------------|--------|------|-----|-----|-------|
| Core supply voltage,<br>Analog Input     |            | Vcc    | -0.3 |     | 3.6 | V     |
| Output bank supply voltage               |            | Vcco   | -0.3 |     | 3.6 | V     |
| Input voltage, All<br>Inputs, except XIN |            | VIN    | -0.3 |     | 3.6 | V     |
| XIN                                      |            | Vin    | -0.3 |     | 1.5 | V     |
| Storage temperature                      |            | TS     | -55  |     | 150 | °C    |

Notes:

• Exceeding maximum ratings may shorten the useful life of the device.

• Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or at any other conditions beyond those indicated under the DC Electrical Characteristics is not implied. Exposure to Absolute-Maximum-Rated conditions for extended periods may affect device reliability or cause permanent device damage.

| Parameters                                 | Conditions | Symbol  | Min   | Тур | Max   | Units |
|--------------------------------------------|------------|---------|-------|-----|-------|-------|
| Core supply voltage                        |            | VCC     | 3.135 | 3.3 | 3.45  | V     |
| Core supply voltage                        |            | VCC     | 2.375 | 2.5 | 2.625 | V     |
| Output surgely us the sec                  |            | VCCOA/B | 3.135 | 3.3 | 3.45  | V     |
| Output supply voltage                      |            | VCCOA/B | 2.375 | 2.5 | 2.625 | V     |
| Output supply voltage<br>for LVCMOS driver |            | VCCOC   | 3.135 | 3.3 | 3.45  | V     |
| Output supply voltage                      |            | VCCOC   | 2.375 | 2.5 | 2.625 | V     |
| Output supply voltage                      |            | VCCOC   | 1.71  | 1.8 | 1.89  | V     |
| Ambient Temperature                        |            | TA      | -40   |     | 85    | °C    |
| Junction Temperature                       |            | TJ      |       |     | 125   | °C    |

#### Table 3 Recommended Operating Supply and Temperatures

#### **Table 4 Electrical Characteristics**

Unless otherwise specified: Vcc =  $3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ , Vcco =  $3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ ,  $-40 \text{ °C} \le TA \le 85 \text{ °C}$ , CLKin0/1 driven differentially, input slew rate  $\ge 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V, TA = 25 °C.

| Parameters                                                                                           | Conditions                                                                        | Symbol                              | Min | Тур  | Мах  | Units |
|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------|-----|------|------|-------|
| Current Consumption                                                                                  |                                                                                   |                                     |     |      |      |       |
| Core supply current<br>when input buffer is<br>selected                                              | CLKIN0/1 selected,<br>Vcc = $3.3 \text{ V}/2.5 \text{ V} \pm 5\%$ ,<br>Vcc = Vcco | ICC_CORE                            |     | 16.5 | 19.8 | mA    |
| Core supply current<br>when Crystal is<br>selected                                                   | XO selected,<br>$V_{CC} = 3.3 V/2.5 V \pm 5\%$ ,<br>$V_{CC} = V_{CCO}$            | I <sub>CORE_XO</sub> <sup>(4)</sup> |     |      | 14   | mA    |
| Increment in core<br>supply when all ODR<br>banks are enabled                                        |                                                                                   | Icc_odr_en                          |     |      | 2    | mA    |
| Frequency dependent<br>current both bank on<br>core supply. This<br>current scales with<br>frequency | For F <sub>in</sub> = 2100 MHz                                                    | Icc_dyn <sup>(1)(4)</sup>           |     | 25   | 33   | mA    |
| Additive output supply<br>current per LVPECL<br>bank enabled                                         |                                                                                   | ICCO_PECL                           |     | 165  | 204  | mA    |



| Parameters                                                 | Conditions                                                                                                                     | Symbol               | Min     | Тур   | Мах     | Units |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------|---------|-------|---------|-------|
| Additive output supply<br>current per LVDS bank<br>enabled |                                                                                                                                |                      |         | 40    | 49      | mA    |
| Additive output supply<br>current per HCSL bank<br>enabled |                                                                                                                                | Icco_hcsl            |         | 110   | 138     | mA    |
| Additive output supply current, LVCMOS                     | $F_{IN} = 200 \text{ MHz},$<br>$C_{LOAD} = 5 \text{ pF},$<br>$V_{CCO} = 3.3 \text{ V}$                                         | Іссо_смоѕ            |         | 6     | 7.2     | mA    |
| Output Enabled                                             | $\label{eq:Fin} \begin{array}{l} F_{IN} = 200 \mbox{ MHz}, \\ C_{LOAD} = 5 \mbox{ pF}, \\ V_{CCO} = 2.5 \mbox{ V} \end{array}$ |                      |         | 4.5   | 5.5     | mA    |
| Power Supply Rejection                                     | n Ratio                                                                                                                        |                      |         |       |         |       |
| Ripple induced phase spur level, supply ripple             | Fin = 156.25 MHz,<br>Foffset = 100 KHz                                                                                         | PSRR <sub>PECL</sub> |         | -67   |         | dBc   |
| of 100mV pp                                                | VCCOA/B = 2.5 V                                                                                                                |                      |         |       |         |       |
| Ripple induced phase spur level, supply ripple             | Fin = 156.25 MHz,<br>Foffset = 100 KHz                                                                                         | PSRR <sub>LVDS</sub> |         | -70   |         | dBc   |
| of 100mV pp                                                | VCCOA/B=2.5 V                                                                                                                  |                      |         |       |         |       |
| Ripple induced phase spur level, supply ripple             | Fin = 156.25 MHz,<br>Foffset = 100 KHz                                                                                         | PSRR <sub>HCSL</sub> |         | -67.7 |         | dBc   |
| of 100mV pp                                                | VCCOA/B = 2.5 V                                                                                                                |                      |         |       |         |       |
| Input High Current                                         | $V_{CC}=3.3V,V_{IH}=V_{CC}$                                                                                                    | I <sub>IH</sub>      |         | 30    | 50      | μA    |
| Input Control Pin Chara                                    | cteristic                                                                                                                      |                      |         |       |         |       |
| Input Low Current                                          |                                                                                                                                | IIL                  | -20     | 0.1   |         | μA    |
| Input high voltage –<br>Logic inputs                       |                                                                                                                                | Vih                  | 0.7*VCC |       | VCC     | V     |
| Input low voltage –<br>Logic inputs                        |                                                                                                                                | VIL                  | GND     |       | 0.3*VCC | V     |
| Internal Pull-down<br>resistance                           |                                                                                                                                | Rpulldown            |         | 200   |         | KΩ    |

Notes:

 Total current from core supply at frequency Fin = I<sub>CORE, STATIC</sub> + N\*(0.5\*Fin/2100M)\* I<sub>CORE, DYN.</sub> Detailed methodology of calculating the power dissipated in each ODR mode is given in the section "Current consumption and Power Dissipation Calculations." N is the number of output banks enabled.

2. Refer to Section 4.1 for more information on current consumption and power dissipation calculations.

3. Power supply ripple rejection, or PSRR, is defined as the single-sideband phase spur level (in dBc) modulated onto the clock output when a single-tone sinusoidal signal (ripple) is injected onto the Vcco supply. Assuming no amplitude modulation effects and small index modulation, the peak-to-peak deterministic jitter (DJ) can be calculated using the measured single-sideband phase spur level (PSRR) as follows: DJ (ps pk-pk) = [ (2 \* 10(PSRR / 20)) / (π \* f<sub>CLK</sub>) ] \* 1E<sup>12</sup>

4. Specification is ensured by characterization and is not tested in production.



#### **Table 5 Input Clock Characteristics**

Unless otherwise specified: Vcc =  $3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ , Vcco =  $3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ ,  $-40 \text{ °C} \leq \text{TA} \leq 85 \text{ °C}$ , CLKin0/1 driven differentially, input slew rate  $\geq 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V, TA = 25 °C.

| Parameters                                           | Conditions                                                    | Symbol                            | Min  | Тур             | Max     | Units |
|------------------------------------------------------|---------------------------------------------------------------|-----------------------------------|------|-----------------|---------|-------|
| Characteristics of Unive                             | ersal Input Clock Pins                                        |                                   |      |                 |         |       |
| Input frequency range <sup>(4)</sup>                 |                                                               | F <sub>CLKin</sub> <sup>(1)</sup> | DC   |                 | 2100    | MHz   |
| Differential input high<br>voltage                   |                                                               | Vihd                              |      |                 | VCC     | V     |
| Differential input low voltage                       | CLKin driven<br>differentially                                | VILD                              | GND  |                 |         | V     |
| Peak differential input voltage swing <sup>(2)</sup> |                                                               | VID                               | 0.15 |                 | 1.3     | V     |
|                                                      | Input differential swing<br>of 150 mV                         |                                   | 0.25 |                 | VCC-1.2 | V     |
| Differential input<br>common mode voltage            | Input differential swing<br>of 350 mV                         | Vcmd                              | 0.25 |                 | VCC-1.1 | V     |
|                                                      | Input differential swing<br>of 800 mV                         |                                   | 0.25 |                 | VCC-0.9 | V     |
| Single ended input high                              | Inverting differential<br>input held at VCC/2,<br>VCC = 3.3 V | - Vin                             | 2    |                 | VCC     | V     |
| voltage                                              | Inverting differential<br>input held at VCC/2,<br>VCC = 2.5 V |                                   | 1.6  |                 | VCC     |       |
| Single ended input low                               | e ended input low VCC = 3.3 V                                 | - VIL                             | GND  |                 | 1.3     | V     |
| voltage                                              | Inverting differential<br>input held at VCC/2,<br>VCC = 2.5 V |                                   | GND  |                 | 0.9     |       |
| Single ended input voltage swing <sup>(3)</sup>      |                                                               | VI_SE                             | 0.3  |                 | 2       | VPP   |
| Single ended input                                   |                                                               | V <sub>CM</sub>                   | 0.25 |                 | VCC-1.2 | V     |
| common mode voltage                                  | Fin = 100 MHz,<br>Foffset > 50 KHz                            |                                   |      | -84             |         | dBc   |
| Mux Isolation between                                | Fin = 200 MHz,<br>Foffset > 50 KHz                            | ISO <sub>MUX</sub> <sup>(1)</sup> |      | -82             |         | dBc   |
| the two input clock<br>paths                         | Fin = 500 MHz,<br>Foffset > 50 KHz                            | 130MUX.                           |      | -71             |         | dBc   |
|                                                      | Fin = 1000 MHz,<br>Foffset > 50 KHz                           |                                   |      | -65             |         | dBc   |
| Crystal Characteristics                              |                                                               |                                   |      |                 |         |       |
| Equivalent series resistance                         |                                                               | ESR                               |      | 35              | 60      | Ω     |
| Load capacitance                                     |                                                               | CL                                | 6    | 8               | 10      | pF    |
| Shunt Capacitance                                    |                                                               | Со                                |      | 2               | 3       | pF    |
| Power dissipated in the crystal                      |                                                               | Drive level                       |      | 100             | 200     | uW    |
| Mode of oscillation                                  |                                                               |                                   |      | Funda<br>mental |         |       |
| Crystal frequency<br>range                           |                                                               | Fxtal <sup>(1)</sup>              | 8    |                 | 50      | MHz   |



| Parameters                               | Conditions                                                                                                                             | Symbol               | Min | Тур | Max | Units |
|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|-----|-----|-------|
| External clock<br>frequency range        | XO over drive or<br>Bypass mode                                                                                                        | Fclk                 |     |     | 250 | MHz   |
| Maximum swing level on OSCin/OSCout pins | XO over drive or<br>Bypass mode                                                                                                        | Vmax                 |     |     | 1.5 | V     |
| Additive jitter <sup>(3)</sup>           | RMS, integration BW<br>12 KHz to 5 MHz,<br>F <sub>crystal</sub> = 25 MHz.<br>Crystal input select<br>Measured at<br>VDD = VDDO = 2.5 V | t <sub>jit</sub> (1) |     | 155 |     | fs    |

Notes:

- 1. Specification is ensured by characterization and is not tested in production.
- 2. Refer to Section 7 for definition of VID and VOD voltages.
- 3. For clock input frequency ≥ 100 MHz, CLKinX can be driven with single-ended (LVCMOS) input swing up to 3.3 Vpp. For clock input frequency < 100 MHz, the single-ended input swing should be limited to 2 Vpp max to prevent input saturation (refer to Driving the Clock Inputs for interfacing 2.5 V/3.3 V LVCMOS clock input < 100 MHz to CLKinX).
- 4. If the input clock is initially absent when the chip is just powered up, it will take atleast 2 falling edge of clock cycles for the output to appear. Therefore, the buffer level translates DC only after it sees two consecutive falling edge of input clock

#### Table 6 Output Clock Characteristics – LVPECL

Unless otherwise specified: Vcc =  $3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ , Vcco =  $3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ ,  $-40 \text{ °C} \leq \text{TA} \leq 85 \text{ °C}$ , CLKin0/1 driven differentially, input slew rate  $\geq 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V, TA = 25 °C. Termination is  $50 \Omega$  to VCCO -2V

| Parameters                                                                  | Condition                                                                                                                                   | Symbol                                | Min             | Тур  | Max            | Unit |
|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------|------|----------------|------|
| LVPECL                                                                      |                                                                                                                                             |                                       |                 |      |                |      |
| Maximum output<br>frequency, full<br>VOD swing $\ge 600 \text{ mV}^{(1)}$   | 50 $\Omega$ termination biased with VCCO -2V                                                                                                | F <sub>CLKOUT_F</sub> <sup>(1)</sup>  | 1000            | 1200 | -              | MHz  |
| Maximum output<br>frequency, full<br>VOD swing $\geq$ 400 mV <sup>(1)</sup> |                                                                                                                                             |                                       | 1500            | 2100 |                | MHz  |
| Additive RMS jitter <sup>(1)</sup>                                          | Integration bandwidth from<br>10 KHz to 20 MHz,<br>$F_{IN} = 156.25$ MHz,<br>SR > 3 V/ns<br>50 $\Omega$ termination biased<br>with VCCO -2V | Jitter <sub>ADD</sub> <sup>(1)</sup>  |                 | 55   |                | fs   |
| Noise floor for<br>Foffset > 10 MHz                                         |                                                                                                                                             | Noise <sub>FLOOR</sub> <sup>(1)</sup> |                 | -159 |                | dBc  |
| Output Duty Cycle                                                           | 50 Ω termination biased with VCCO -2V                                                                                                       | ODC                                   | 45              |      | 55             | %    |
| Output high voltage                                                         | 50 Ω termination biased<br>with VCCO -2V                                                                                                    | V <sub>OH</sub>                       | VCCO –<br>1.165 |      | VCCO –<br>0.75 | V    |
| Differential output voltage                                                 | 50 Ω termination biased<br>with VCCO -2V                                                                                                    | V <sub>OD</sub>                       | 475             | 678  | 960            | mV   |
| Output low voltage                                                          | 50 Ω termination biased<br>with VCCO -2V                                                                                                    | V <sub>OL</sub>                       | VCCO - 2.0      |      | VCCO –<br>1.45 | V    |
| Output rise time, 20% to 80%                                                | 50 Ω termination biased<br>with VCCO -2V                                                                                                    | t <sub>R</sub>                        |                 | 210  | 350            | ps   |
| Output fall time 20% to 80%                                                 | 50 Ω termination biased<br>with VCCO -2V                                                                                                    | t <sub>F</sub>                        |                 | 210  | 350            | ps   |
| Input to output delay                                                       | 50 $\Omega$ termination biased with VCCO -2V                                                                                                | t <sub>pd</sub>                       |                 | 876  | 1100           | ps   |

Notes:

1. Specification is guaranteed by characterization and is not tested in production



#### Table 7 Output Clock Characteristics - LVDS

Unless otherwise specified: Vcc =  $3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ , Vcco =  $3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ ,  $-40 \text{ °C} \le \text{TA} \le 85 \text{ °C}$ , CLKin0/1 driven differentially, input slew rate  $\ge 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V, TA = 25 °C.

| Parameters                                              | Conditions                                                                                                               | Symbol                    | Min   | Тур  | Мах   | Units  |
|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------|-------|------|-------|--------|
| LVDS                                                    |                                                                                                                          |                           |       |      |       |        |
| Maximum output<br>frequency, full<br>VOD swing ≥ 250 mV | $R_L = 100 \ \Omega$ , differential                                                                                      | Fclkout_fs <sup>(1)</sup> | 1000  | 1600 | -     | MHz    |
| Maximum output<br>frequency, full<br>VOD swing ≥ 200 mV | $R_L$ = 100 $\Omega$ , differential                                                                                      |                           | 1500  | 2100 |       | MHz    |
| Additive RMS jitter                                     | Integration bandwidth<br>from 10 KHz to 20 MHz,<br>Fin = 156.25 MHz,<br>SR > 3 V/ns<br>$R_L = 100 \Omega$ , differential | Jitter <sub>ADD</sub>     |       | 60   |       | fs rms |
| Noise floor for<br>Foffset > 10 MHz                     | Fin = 156.25 MHz,<br>SR > 3 V/ns<br>$R_L = 100 \Omega$ , differential                                                    | Noise <sub>FLOOR</sub>    |       | -159 |       | dBc    |
| Output Duty Cycle                                       | $R_L = 100 \ \Omega$ , differential                                                                                      | ODC                       | 45    |      | 55    | %      |
| Change in VPP between<br>complementary output<br>states | $R_L = 100 \ \Omega$ , differential                                                                                      | Δνρρ                      |       |      | 50    | mV     |
| Output differential peak voltage                        | $R_L = 100 \ \Omega$ , differential                                                                                      | V <sub>OD</sub>           | 247   |      | 454   | mV     |
| Output Common-Mode<br>Voltage                           | $R_L = 100 \ \Omega$ , differential                                                                                      | V <sub>OCM</sub>          | 1.125 | 1.2  | 1.375 | V      |
| Output rise time, 20% to 80%                            | $R_L = 100 \Omega$ , differential,<br>$C_L < 5 \text{ pF}$                                                               | t <sub>R</sub>            |       | 210  | 350   | ps     |
| Output fall time 20% to 80%                             | Uniform transmission line up to 10 inches with characterisitic impedance of 50 $\Omega$                                  | t <sub>F</sub>            |       | 210  | 350   | ps     |
| Input to output delay                                   |                                                                                                                          | t <sub>pd</sub>           |       | 840  | 1100  | ps     |
| Skew between outputs                                    | VCCO = 3.3 V, 2.5 V                                                                                                      | T <sub>sk</sub>           |       | 30   |       | ps     |

Notes:

1. Specification is ensured by characterization and is not tested in production.

#### **Table 8 Output Clock Characteristics - HCSL**

| Parameters                  | Conditions                                         | Symbol                               | Min | Тур | Max | Units  |
|-----------------------------|----------------------------------------------------|--------------------------------------|-----|-----|-----|--------|
| HCSL                        | HCSL                                               |                                      |     |     |     |        |
| Maximum output<br>frequency | $R_{L}$ = 50 $\Omega$ to GND                       | FCLKOUT_F <sup>1</sup>               | DC  |     | 700 | MHz    |
| Additive RMS jitter         | Integration bandwidth<br>from 10 KHz to<br>20 MHz, | Jitter <sub>ADD</sub> <sup>(1)</sup> |     | 55  |     | fs rms |



| Parameters                                                  | Conditions                                                                                                                                | Symbol                      | Min  | Тур  | Мах  | Units |
|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------|------|------|-------|
| Noise floor for<br>Foffset > 10 MHz                         | Fin = 156.25 MHz,<br>SR > 3 V/ns<br>R <sub>L</sub> = 50 Ω to GND                                                                          | Noisefloor <sup>(1)</sup>   |      | -159 |      | dBc   |
| Output Duty Cycle                                           |                                                                                                                                           | ODC                         | 45   |      | 55   | %     |
| Output Low Voltage<br>Min                                   |                                                                                                                                           | V <sub>MIN</sub>            | -300 |      |      | mV    |
| Differential Output High<br>Voltage                         | $R_L = 50 \ \Omega$ to GND                                                                                                                | V <sub>OH</sub>             | 600  | 840  | 1150 | mV    |
| Differential Output Low Voltage                             |                                                                                                                                           | Vol                         | -150 | 28   | 150  | mV    |
| Absolute Crossing point voltage                             | $R_L = 50 \Omega$ to GND,                                                                                                                 | Vcross                      | 250  |      | 550  | mV    |
| Variation of V <sub>CROSS</sub> over all rising clock edges | C∟ < 5 pF                                                                                                                                 | V <sub>CROSS</sub><br>DELTA |      |      | 140  | mV    |
| Output rise time, 20% to 80%                                | F <sub>IN</sub> = 156.25 MHz,<br>Uniform transmission                                                                                     | t <sub>R</sub>              |      | 210  | 500  | ps    |
| Output fall time 20% to 80%                                 | line up to 10 inches<br>with characterisitic<br>impedance of 50 $\Omega$<br>R <sub>L</sub> = 50 $\Omega$ to GND,<br>C <sub>L</sub> < 5 pF | tr                          |      | 210  | 500  | ps    |
| Input to output delay                                       |                                                                                                                                           | t <sub>pd</sub>             |      | 825  | 1100 | ps    |

Notes:

1. Specification is ensured by characterization and is not tested in production.

#### Table 9 Output Clock Characteristics – LVCMOS

Unless otherwise specified: Vcc =  $3.3 \text{ V} \pm 5\%$ , Vcco =  $3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ ,  $-40 \text{ °C} \leq \text{TA} \leq 85 \text{ °C}$ , CLKin0/1 driven differentially, input slew rate  $\geq 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V, TA = 25 °C.

| Parameters                   | Conditions                                                    | Symbol                                | Min          | Тур  | Мах | Units  |
|------------------------------|---------------------------------------------------------------|---------------------------------------|--------------|------|-----|--------|
| Output Frequency             |                                                               | f <sub>CLKOUT</sub>                   | 0            |      | 250 | MHz    |
| Additive RMS jitter          | VCCOC = 3.3 V ± 5%                                            | Jitter <sub>ADD</sub> <sup>(1)</sup>  |              | 55   |     | fs rms |
|                              | VCCOC = 2.5 V ± 5%                                            |                                       |              | 63   |     | fs rms |
| Noise floor for              | VCCOC = 3.3 V ± 5%                                            | Noise <sub>FLOOR</sub> <sup>(1)</sup> |              | -159 |     | dBc    |
| Foffset > 10 MHz<br>VCCOC    | VCCOC = 2.5 V ± 5%                                            |                                       |              | -157 |     | dBc    |
|                              | For Fin ≤ 200 MHz                                             | ODC                                   | 45           |      | 55  | %      |
| Output Duty Cycle            | For<br>200 MHz < Fin < 250 MHz                                |                                       | 40           |      | 60  | %      |
| Output bish usks as          | VCCOC = $3.3 V \pm 5\%$ ,<br>1 mA pull down current           | V <sub>OH</sub>                       | VCCOC -0.1 V |      |     | V      |
| Output high voltage          | VCCOC = $2.5 \text{ V} \pm 5\%$ ,<br>1 mA pull down current   |                                       | VCCOC -0.1 V |      |     | V      |
|                              | VCCOC = $3.3 \text{ V} \pm 5\%$ ,<br>1 mA pull up current     | V <sub>OL</sub>                       |              |      | 0.1 | V      |
| Output low voltage           | VCCOC = $2.5 \text{ V} \pm 5\%$ ,<br>1 mA pull up current     |                                       |              |      | 0.1 | V      |
| Output rise time, 20% to 80% | $C_{LOAD} = 5 \text{ pF}, R_{LOAD} = 50 \Omega$<br>AC coupled | t <sub>R</sub>                        |              | 250  | 450 | ps     |



| Parameters                  | Conditions                                           | Symbol                          | Min | Тур | Max | Units  |
|-----------------------------|------------------------------------------------------|---------------------------------|-----|-----|-----|--------|
| Output fall time 20% to 80% |                                                      | t <sub>F</sub>                  |     | 250 | 450 | ps     |
| Output enable time          |                                                      | t <sub>EN</sub> <sup>(1)</sup>  |     |     | 4   | cycles |
| Output disable time         |                                                      | t <sub>DIS</sub> <sup>(1)</sup> |     |     | 4   | cycles |
| Input to clock edge to      | VDDO = 3.3 V, PCB trace<br>of 5 inch, 5 pF capacitor | t <sub>d</sub> <sup>(1)</sup>   |     | 1.4 | 2.5 | ns     |
| output clock edge delay     | VDDO = 2.5 V, PCB trace<br>of 5 inch, 5 pF capacitor |                                 |     | 1.5 | 2.7 | ns     |

Notes:

1. Specification is ensured by characterization and is not tested in production.



# **3 Functional Description**

The Au5411 is a 10-output differential clock fan out buffer with low additive jitter that can operate up to 2.1 GHz. It features a 3:1 input multiplexer with an optional crystal oscillator input, two banks of 5 differential outputs with multi-mode buffers (LVPECL, LVDS, HCSL, or Hi-Z), one LVCMOS output, and 3 independent output buffer supplies. The input selection and output buffer modes are controlled via pin strapping. The device is offered in a 48-pin WQFN package.

# 3.1 Vcc and Vcco Power Supplies

The Au5411 has separate 3.3/2.5 core (Vcc) and 3 independent 3.3 V/2.5 V output power supplies (VccoA, VccoB) V<sub>CCOC</sub> supply can operate on 3.3 V/2.5 V/1.8 V rail. Output supply operation at 2.5 V enables lower power consumption and output-level compatibility with 2.5 V receiver devices. The output levels for LVPECL (VoH, VoL) and LVCMOS (VoH) are referenced to its respective V<sub>CCO</sub> supply, while the output levels for LVDS and HCSL are relatively constant over the specified V<sub>CCO</sub> range.

# 3.2 Clock Inputs

The input clock can be selected from CLKin0/CLKin0\*, CLKin1/CLKin1\*, or OSCin. Clock input selection is controlled using the CLKin\_SEL[1:0] inputs as shown in Table 10. When CLKin0 or CLKin1 are selected, the oscillator is power down. The user can float OSCin and OSCout pins, since these pins are internally pulled down. OSCin is pulled down with a 56 K $\Omega$  resistance.

| CLKin_SEL[1] | CLKin_SEL[0] | Selected Clock                            |
|--------------|--------------|-------------------------------------------|
| 0            | 0            | CLKin0, CLKin0*                           |
| 0            | 1            | CLKin1, CLKin1*                           |
| 1            | 0            | Crystal Or Crystal Bypass AC Coupled mode |
| 1            | 1            | Crystal bypass DC Coupled mode            |

#### Table 10 Input Clock Selection

# 3.3 Clock States (Input vs Output States)

Table 11 Input versus Output Stages

| State of Selected Clock input | Output State |
|-------------------------------|--------------|
| Inputs are floating           | Logic low    |
| Inputs are logic low          | Logic low    |
| Inputs are logic high         | Logic high   |

## **3.4 Output Driver Type**

The differential output buffer type for Bank A and Bank B outputs can be separately configured using the CLKoutA\_TYPE[1:0] and CLKoutB\_TYPE[1:0] inputs, respectively, as shown Table 12. For applications where all differential outputs are not needed, any unused output pin should be left floating with a minimum copper length to minimize capacitance and potential coupling and reduce power consumption. If an entire output bank will not be used, it is recommended to disable (Hi-Z) the bank to reduce power.

| CLKOUTX_TYPE1 | CLKOUTX_TYPE0 | CLK Buffer Type |
|---------------|---------------|-----------------|
| 0             | 0             | LVPECL          |
| 0             | 1             | LVDS            |
| 1             | 0             | HCSL            |
| 1             | 1             | HIZ             |

#### Table 12 OE Functionality





# 3.5 Reference Output

The reference output (REFout) provides a LVCMOS copy of the selected input clock. The LVCMOS output high level is referenced to the VCCOC voltage. REFout can be enabled or disabled using the enable input pin, REFout\_EN, as shown in Table 13. The reference output clock is internally synchronized to the selected clock. This avoids any glitches or runt pulses while enabling or disabling the reference clock. Pulling REFout\_EN to LOW, forces the outputs to the high-impedance state with in 4 falling edges of the input signal. The outputs remain in the high-impedance state as long as REFout\_EN is LOW. When REFout\_EN goes from HIGH to LOW, the output clock is enabled with in 4 falling edges of the input clock is enabled at the falling edge of the input clock. This allows to enable the output clock in a glitch free manner.

When REFout\_EN goes from low to high, the output clock is enabled within a time delay td, where td is given by the following equation.

 $t_{d,refout\_en} = 0.5n + 3 * T_{in}$ . Tin is the time period of the input clock.

Refout\_EN

0

When REFout\_EN is disabled, the use of a resistive loading can be used to set the output to a predetermined level. For example, if REFout\_EN is configured with a 1K  $\Omega$  load to ground, then the output will be pulled to low when disabled.





Output State Disabled (HiZ)



# **4** Application Information

# 4.1 Current consumption and Power Dissipation Calculations

The current consumption specified in the Electrical Characteristics can be used to calculate the total power dissipation and the IC power dissipation for any output driver configuration. The total current drawn from the VCC is given by the equation below.

$$I_{CC} = I_{CORE,STATIC} + n * \left(\frac{f_{in}}{100}\right) * I_{CORE,DYN}$$

 $I_{CC}$ , is the total core current drawn from VCC.  $I_{CORE,STATIC}$ , is the current taken by Au5411, if not clocks are toggling and both the output driver banks are in HIZ state.  $I_{CORE,DYN}$ , is the switching current taken from VCC when the selected input clock is toggling at a frequency of  $f_{in}$ . n, is the number of output banks that are active.

Current consumed the output supplies in each mode are listed below. The current in output bank A/B in LVPECL mode is given below.

$$I_{CCOA} = I_{CCOB} = I_{CC\_LVPECL}$$

The current in output bank A/B in LVDS mode is given below.

$$I_{CCOA} = I_{CCOB} = I_{CC\_LVDS}$$

The current in output bank A/B in HCSL mode is given below.

$$I_{CCOA} = I_{CCOB} = I_{CC\_HCSL}$$

The current in output bank C is given below.

 $I_{CCOC} = I_{CC\_LVCMOS}$ 

The equation for the total power dissipation is given below.

$$P_{TOTAL} = V_{CC} * I_{VCC} + V_{CCOA} * I_{CCOA} + V_{CCOB} * I_{CCOB} + V_{CCOC} * I_{CCOC}$$

If the output driver configuration is LVPECL or LVDS, then the power dissipated in any termination resistors and termination voltages need to be accounted to calculate the power dissipation in the device.

The power dissipated in the termination resistor in LVPECL mode is given below.

$$P_{RT\_PECL} = \frac{(V_{OH\_PECL} - V_{TT})^{2}}{R_{T}} + \frac{(V_{OL\_PECL} - V_{TT})^{2}}{R_{T}}$$

The power dissipated in the termination voltage for LVPECL mode is given below

$$P_{VTT\_PECL} = V_{TT} * \left( \frac{\left( V_{OH\_PECL} - V_{TT} \right)}{R_T} + \frac{\left( V_{OL\_PECL} - V_{TT} \right)}{R_T} \right)$$

The power dissipated in the ground referenced termination resistor for HCSL is given below.

$$P_{RT\_HCSL} = \frac{V_{OH\_HCSL}^2}{R_T}$$

The power dissipated in the device is given below.

$$P_{DEVICE} = P_{TOTAL} - N_1 * \left( P_{RT_{PECL}} + P_{VTT_{PECL}} \right) - N_2 * P_{RT\_HCSL}$$

### 4.1.1 Example: Worst case power dissipation

BANK A and B output drivers are configured in LVPECL mode. The input frequency is 2100 MHz. VCC = 3.465, VCCOA = VCCOB = VCCOC = 3.465, REFOUT is enabled. Assume 5 pF load for REFOUT.

| Parameter                 | Value | Unit |
|---------------------------|-------|------|
| V <sub>CC</sub>           | 3.465 | V    |
| V <sub>CCOA</sub>         | 3.465 | V    |
| V <sub>CCOB</sub>         | 3.465 | V    |
| V <sub>ccoc</sub>         | 3.465 | V    |
| I <sub>CC</sub>           | 52    | mA   |
| I <sub>CCOA</sub>         | 198   | mA   |
| I <sub>CCOB</sub>         | 198   | mA   |
| I <sub>ccoc</sub>         | 10    | mA   |
| <b>P</b> <sub>TOTAL</sub> | 1588  | mW   |
| V <sub>OH_PECL</sub>      | 2.5   | V    |
| V <sub>OL_PECL</sub>      | 1.8   | V    |
| V <sub>TT</sub>           | 1.465 | V    |
| P <sub>RT_PECL</sub>      | 24    | mW   |
| P <sub>VTT_PECL</sub>     | 40    | mW   |
| P <sub>DEVICE</sub>       | 948   | mW   |

**Table 14 Worst Case Power Dissipation** 

## 4.2 Driving the Clock Inputs

The Au5411 has two universal clock inputs (CLKin0/CLKin0\* and CLKin1/CLKin1\*). Au5411 can accept 3.3 V/2.5 V LVPECL, LVDS, CML, SSTL, and other differential and single-ended signals that meet input common mode, slew rate and swing requirements specified in the Electrical Characteristics. The Au5411 supports a wide common mode voltage range and input signal swing

To achieve the best possible phase noise and jitter performance, it is mandatory for the input to have high slew rate of 3 V/ns (differential) or higher. Driving the input with a lower slew rate will degrade the noise floor and jitter.

It is recommended to drive the input signal differentially for better slew rate and jitter. The user can also drive a single ended clock. If the user is driving the single ended clock signal on say CLKin0, then CLKin0\* pin need to be connected to a 0.1 uF capacitor on the PCB.

## 4.2.1 Driving Clock Inputs with LVCMOS Driver (AC coupled)

Figure 5 shows how a differential input can be wired to accept LVCMOS single ended levels in AC coupled mode. The bypass capacitor (C1) is used to help filter noise on the DC bias on the inverting pin of the clock input. This bypass should be located as close to the input pin as possible. Two resistors  $R_{T1}$  and  $R_{T2}$  set the common mode voltage at the output of the LVCMOS driver to VDD/2. This prevents average DC leakage current from the LVCMOS driver and avoids unnecessary power dissipation.

For example, if the input clock is driven from a single-ended 2.5 V LVCMOS driver and the DC offset (or swing center) of this signal is 1.25 V, the RT1 and RT2 values should be adjusted to set the V1 at 1.25 V. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in the following way. First, RT1 and RT2 in parallel should equal the transmission line impedance. For most 50  $\Omega$  applications, RT1 and RT2 can be 100  $\Omega$ .

$$Z_o = R_o + R_s = 50 \text{ Ohm}$$
$$\frac{R_{T1} * R_{T2}}{R_{T1} + R_{T2}} = 50 \text{ Ohm}$$
$$\frac{VCC * R_{T2}}{R_{T1} + R_{T2}} = \frac{VCC}{2}$$





Figure 5 AC coupling LVCMOS clock to Au5411

The inverting differential input can be connected to a 0.1 uF bypass capacitor. This pin is biased internally to a voltage close to VDD/2.

Another variant of the AC coupling of LVCMOS input clock is shown in Figure 6. We use single termination resistor of 50  $\Omega$  to ground. A 0.1 uF (C<sub>3</sub>) ac coupling capacitor is connected in series with the LVCMOS clock source to prevent DC leakage current.

$$Z_o = R_o + R_s = 50 \ Ohm$$





## 4.2.2 Driving Clock Inputs with LVCMOS Driver (DC coupled)

Figure 7 shows how a differential input can be wired to accept LVCMOS single ended clock signals in DC coupled mode. The reference voltage V1 = VDD/2 is generated by the bias resistors RS1 and RS2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of RS1 and RS2 might need to be adjusted to position the bias voltage V2 in the center of the input voltage swing.

$$Z_o = R_o + R_s = 50 Ohm$$







Figure 7 DC coupling of LVCMOS clock to Au5411 – configuration 1

For example, if the input clock is driven from a single-ended 2.5 V LVCMOS driver and the DC offset (or swing center) of this signal is 1.25 V, the  $R_{S1}$  and  $R_{S2}$  values should be adjusted to set the V2 at 1.25 V. The values below are for when both the single ended swing and VDD are at the same voltage.

This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First,  $R_{T1}$  and  $R_{T2}$  in parallel should equal the transmission line impedance. For most 50  $\Omega$  applications,  $R_{T1}$  and  $R_{T2}$  can be 100  $\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver.

Figure 8 shows a second input clock configuration where  $R_{T1}$ ,  $R_{T2}$  are removed and replaced with a 50  $\Omega$  termination resistor RT to ground. It is possible that LVCMOS driver (or clock source) may not be able to drive 50  $\Omega$  load in DC coupled mode. The user can use series RC termination to overcome this limitation. The design equations for the input clock configuration shown in Figure 8 is given below

$$Z_o = R_o + R_s = 50 Ohm$$



$$\frac{VCC * R_{s2}}{R_{s1} + R_{s2}} = \frac{Vpp}{2}$$

The LVCMOS single ended clock input with series RC termination near the buffer is shown in Figure 9. There is a single termination resistor RT which is connected to ground through a capacitor  $C_{AC}$ . The value of series capacitor is given by a formula.

$$C_{AC} \ge \frac{3T_D}{50\Omega'} T_D$$
 is the transmission line delay



Figure 8 DC coupled LVCMOS input clock configuration – configuration 2



#### Figure 9 DC coupled LVCMOS input clock with series RC termination – configuration 3



For low frequencies we can direct couple the LVCMOS clock to Au5411 input clock pin as shown below.



Figure 10: Direct coupling of LVCMOS clock to Au5411

# 4.2.3 Driving XTAL\_IN with LVCMOS Driver (AC coupled)

The crystal input XTAL\_IN can be overdriven with single ended clock (LVCMOS driver or one side of a differential driver). The peak swing at XTAL\_IN should be limited to 1.5 V. The XTAL\_OUT pin, in this case can be floating. The SEL1, SEL0 should be 2'b10. The maximum voltage at XTAL\_IN should not exceed1.5 V and minimum voltage should not go below -0.3 V. The slew rate at XTAL\_IN should be greater than 0.2 V/ns.

For 3.3 V LVCMOS inputs, the amplitude must be reduced from full swing to at least half the swing in order to prevent signal interference with the power rail and to reduce internal noise. Figure 11 shows an example of the interface diagram for a high speed 3.3 V LVCMOS driver. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First,  $R_{T1}$  and  $R_{T2}$  in parallel should equal the transmission line impedance. For most 50  $\Omega$  applications,  $R_{T1}$  and  $R_{T2}$  can be 100  $\Omega$ .

$$Z_{o} = R_{o} + R_{s} = 50 Ohm$$
$$\frac{R_{T1} * R_{T2}}{R_{T1} + R_{T2}} = 50 Ohm$$
$$\frac{VCC * R_{T2}}{R_{T1} + R_{T2}} = \frac{VCC}{2}$$

For both the AC coupled configurations, the maximum peak to peak swing before the ac coupling capacitor is 1.65 V. The maximum DC bias voltage of XTAL\_IN is 0.675 V. Therefore the maximum swing at the XTAL\_IN pin is given by the equation given below.

### $V_{swing,pk,XTAL_{IN}} = 0.675 + 0.5 * 1.65 = 1.5V$



Figure 11 Single ended LVCMOS input – configuration 1, AC coupling to crystal input

Figure 12 shows a second input clock configuration where  $R_{T1}$ ,  $R_{T2}$  are removed and replaced with a 50  $\Omega$  termination resistor RT to ground. A 0.1 uF is in series with the CMOS driver to prevent any DC leakage current.





## 4.2.4 Driving XTAL\_IN with LVCMOS Driver (DC coupled)

The crystal input XTAL\_IN can be overdriven with single ended clock as shown in Figure 13, in DC couple mode. The peak swing at XTAL\_IN should be limited to 1.5 V (voltage at the crystal input pin). The XTAL\_OUT pin, in this case can be floating. The SEL1, SEL0 should be 2'b11. If the LVCMOS driver is on higher supply, say 3.3 V, use a resistor divider on the PCB to scale down the peak output voltage to 1.5 V.





Figure 13 Single ended LVCMOS input, DC coupling to crystal input

## 4.2.5 LVDS (DC coupled)

Terminate with a differential 100  $\Omega$  as close to the receiver as possible. This is shown in Figure 14.



Figure 14 Termination scheme for DC coupled LVDS

### 4.2.6 HCSL (DC coupled)

Termination resistor is 50  $\Omega$  to ground, close to the output driver. A series resistance Rs is sometimes used to limit the overshoot during fast transients. The termination scheme is shown in Figure 15.





Figure 15 Termination scheme for DC coupled HCSL

### 4.2.7 LVPECL (DC coupled)

For DC couple operation, the 50  $\Omega$  termination resistors are placed close to the receiver. The termination resistors are biased with a voltage source VTT.

$$V_{TT} = V_{DDO} - 2V.$$

This termination scheme is shown in Figure 16. Alternatively, the user can also implement a Thevenin equivalent of VTT using a resistor divider. This scheme and the values of the resistors in the resistor divider are given in Figure 17.



Figure 16 Termination scheme for DC coupled LVPECL





Figure 17 Termination scheme for DC coupled LVPECL, Thevenin equivalent

The design equations for the LVPECL Thevenin equivalent termination are given below.

$$\frac{R_{PD} * R_{PU}}{R_{PD} + R_{PU}} = 50\Omega$$
$$\frac{R_{PD} * VCCO}{R_{PD} + R_{PU}} = VCCO - 2V$$

### 4.2.8 SSTL (DC coupled)

The SSTL input clock configuration is shown in Figure 18. The transmission line impedance is 60  $\Omega$  in the application example given. Therefore we use two 120  $\Omega$  resistors from VCCO to ground for biasing the clock input pins. The effective termination impedance in this case is 60  $\Omega$ .







### 4.2.9 LVDS (AC coupled)

The load termination resistor should be placed before the AC coupling capacitors. The load termination resistor and the AC coupling capacitors should be placed close to the receiver. The termination scheme is shown in Figure 19.



Figure 19 Termination scheme for AC coupled LVDS

### 4.2.10 LVPECL (AC coupled)

The LVPECL should have a DC path to ground. So, the user must place a resistance  $R_T$ , close to the output driver. The LVPECL AC coupling and Thevenin equivalent VTT termination scheme is shown in Figure 20.

 $R_{PU} = 82\Omega$  for VCC = 3.3V

$$R_{PD} = 120\Omega$$
 for VCC = 3.3V



Figure 20 Termination scheme for AC coupled LVPECL, Thevenin Equivalent

The pull up resistance R<sub>PU</sub> and pull down resistance R<sub>PD</sub> sets the input common mode voltage for Au5411. The value of the input common mode voltage can be estimated by the equation given below

$$V_{ICM} = \frac{VCC * R_{PD}}{R_{PU+R_{PD}}} = \frac{3.3 * 120}{120 + 82} = 1.961V$$

The differential input common mode specification of Au5411 (from data sheet) is VCC -1.1 = 2.2 V, therefore the input common mode set by LVPECL AC coupled termination meets the Au5411 input common mode specification.



The LVPECL driver chip has resistance RT providing DC path for the output driver current in the LVPECL driver. The effective load impedance at the input side of Au5411 (receiver side) is formed by parallel combination of R<sub>PU</sub>, R<sub>PD</sub>.

The effective termination resistor value is given by the equation below

$$R_{termination} = \frac{R_{PU} * R_{PD}}{R_{PU} + R_{PD}} = \frac{120 * 82}{120 + 82} = 48.7\Omega$$

# 4.3 Termination of Output Driver of Au5411 for Various Load Configurations

### 4.3.1 Au5411 REFOUT Termination for AC Coupled mode

AC coupling of Au5411 LVCMOS output driver is shown in Figure 21. We use single termination resistor of 50  $\Omega$  to ground. A 0.1 uF AC coupling capacitor is connected in series with the LVCMOS clock source to prevent DC leakage current. The receiver side is terminated with a single 50  $\Omega$  resistance to ground. The clock signal is then AC coupled to the receiver, in this example. C1 is a bypass capacitor that is used to suppress noise on the inverting differential input of the receiver.

$$Z_o = R_o + R_s = 50 Ohm$$



Figure 21 AC coupling of LVCMOS clock with single 50  $\Omega$  resistor termination to ground

### 4.3.2 Au5411 REFOUT Termination for DC Coupled mode

Figure 22 shows how Au5411 LVCMOS output drive can be terminated to send clock signals in DC coupled mode. The reference voltage V1= VDD/2 is generated by the bias resistors  $R_{S1}$  and  $R_{S2}$ . The bypass capacitor (C<sub>1</sub>) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of  $R_{S1}$  and  $R_{S2}$  might need to be adjusted to position the bias voltage V2 in the center of the input voltage swing.

$$Z_o = R_o + R_s = 50 \text{ Ohm}$$

$$\frac{VDD * R_{s2}}{R_{s1} + R_{s2}} = \frac{VDD}{2}, Typical \text{ value of } R_{s1} = R_{s2} = 1K\Omega$$

$$\frac{R_{T1} * R_{T2}}{R_{T1} + R_{T2}} = 50 \text{ Ohm}, Typical \text{ value of } R_{T1} = R_{T2} = 100\Omega$$

$$\frac{VDD * R_{T2}}{R_{T1} + R_{T2}} = \frac{VDD}{2}$$





### Figure 22 DC coupling of LVCMOS output clock termination – configuration 1

For example, if the Au5411 supply is 2.5 V then the DC offset (or swing center) of this signal is 1.25 V, the  $R_{S1}$  and  $R_{S2}$  values should be adjusted to set the V2 at 1.25 V. The values below are for when both the single ended swing and VDD are at the same voltage.

This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First,  $R_{T1}$  and  $R_{T2}$  in parallel should equal the transmission line impedance. For most 50  $\Omega$  applications,  $R_{T1}$  and  $R_{T2}$  can be 100  $\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver.

Figure 23 shows a second input clock configuration where  $R_{T1}$ ,  $R_{T2}$  are removed and replaced with a 50  $\Omega$  termination resistor  $R_T$  to ground. There will be DC leakage current from Au5411, for the output termination shown in Figure 23. The user can use series RC termination to overcome this limitation. The design equations for the input clock configuration shown in Figure 23 is given below

$$Z_o = R_o + R_s = 50 \text{ Ohm}$$

$$\frac{VDD * R_{s2}}{R_{s1} + R_{s2}} = \frac{Vpp}{2} = \frac{VDD}{4}, Typical \text{ value of } R_{s1} = 3K\Omega, R_{s2} = 1K\Omega$$

The Au5411 LVCMOS output driver termination with series RC termination near the buffer is shown in Figure 24. There is a single termination resistor RT which is connected to ground through a capacitor CAC. The value of series capacitor is given by a formula.

$$C_{AC} \ge \frac{3T_D}{50\Omega}$$
,  $T_D$  is the transmission line delay

Typical value for  $C_{AC}$  is 60 pF, assuming delay of  $T_D = 200$  ps/inch and 5 inch input clock route length.





Figure 23 DC coupled LVCMOS output clock configuration – configuration 2



Figure 24 DC coupled LVCMOS output clock with series RC termination – configuration 3 The typical value of  $R_{S1}$  and  $R_{S2}$  in this case is 1K  $\Omega$  and that of  $C_{AC}$  is 60 pF.

### 4.3.3 CMOS (Capacitive load)

The capacitive load can be driven as shown in figure below. For Au5411 LVCMOS driver the Ro is very close to 50  $\Omega$  by design. Therefore Rs = 0 is recommended.



Rs=0 Ohm







# 4.4 Termination of Output Drivers (DC coupled)

# 4.4.1 LVDS DC Coupled Output Termination

Terminate with a differential 100  $\Omega$  as close to the receiver as possible. This is shown in Figure 26.



Figure 26 Termination scheme for DC coupled LVDS

# 4.4.2 HCSL DC Coupled Output Termination

Termination resistor is 50  $\Omega$  to ground, close to the output driver. A series resistance Rs is sometimes used to limit the overshoot during fast transients. The termination scheme is shown in Figure 27.





Figure 27 Termination scheme for DC coupled HCSL

## 4.4.3 LVPECL DC Coupled Output Termination

For DC couple operation, the 50  $\Omega$  termination resistors are placed close to the receiver. The termination resistors are biased with a voltage source VTT. Typically,  $V_{TT} = V_{CCO} - 2V$ . This termination scheme is shown in Figure 28. Alternatively, the user can also implement a Thevenin equivalent of VTT using a resistor divider. This scheme and the values of the resistors in the resistor divider are given in Figure 29.



#### Figure 28 Termination scheme for DC coupled LVPECL

$$\frac{R_{PD} * R_{PU}}{R_{PD} + R_{PU}} = 50\Omega$$
$$\frac{R_{PD} * VDDO}{R_{PD} + R_{PU}} = VCCO - 2V$$





Figure 29 Termination scheme for DC coupled LVPECL, Thevenin equivalent

# 4.5 Termination of Output Drivers (AC coupled)

# 4.5.1 LVDS AC Coupled Output Termination

The load termination resistor should be placed before the AC coupling capacitors. The load termination resistor and the AC coupling capacitors should be placed close to the receiver. The termination scheme is shown in Figure 30. First figure shows Au5411 output driver configured in LVDS mode. The receiver in this case is shown as LVDS receiver. The second figure shows Au5411 output driver configured in LVDS mode and the receiver in this case is shown as CML receiver. As long as the LVDS swing is okay with the receiver the AC coupled output termination is same.



Figure 30 Termination scheme for AC coupled LVDS, driving LVDS receiver and CML receiver



### 4.5.2 LVPECL AC Coupled Output Termination

The LVPECL should have a DC path to ground. So the user must place a resistance  $R_T$ , close to the output driver. The LVPECL AC coupling and Thevenin equivalent VTT termination scheme is shown in Figure 31. Au5411 swing reduces by about 20% as the effective load resistor is now the parallel combination of RT at the driver side and 50  $\Omega$  at the receiver side.



 $RT = 150\Omega$  for VCC = 3.3V

#### Figure 31 Termination scheme for AC coupled LVPECL, Thevenin Equivalent

The pull up resistance RPU and pull down resistance RPD sets the input common mode voltage for LVPECL receiver.

The value of the input common mode voltage can be estimated by the equation given below

$$V_{ICM} = \frac{VCC * R_{PD}}{R_{PU+R_{PD}}} = \frac{3.3 * 120}{120 + 82} = 1.961V$$

The LVPECL driver of Au5411 has resistance RT providing DC path for the output driver current in the LVPECL driver. The effective load impedance at the receiver side is formed by parallel combination of RPU, RPD. The effective termination resistor value is given by the equation below

$$R_{termination} = \frac{R_{PU} * R_{PD}}{R_{PII} + R_{PD}} = \frac{120 * 82}{120 + 82} = 48.7\Omega$$

### 4.5.3 Termination of Output Drivers in LVPECL Mode, Single Ended, DC coupled

Single ended LVPECL operation is possible. The user can use a balun to convert differential output to single ended output. It is also possible to use the LVPECL driver as one or two separate 700 mV - PP signal. The unused output need to be terminated close to the output driver. These termination schemes are shown in Figure 32 and Figure 33.





Figure 32 Termination scheme for DC coupled LVPECL, single ended



Figure 33 Termination scheme for DC coupled LVPECL, single ended, Thevenin equivalent

# 4.5.4 Termination of Output Drivers in LVPECL Mode, Single Ended, AC coupled

LVPECL output driver needs a DC path to ground from its output. There for 160  $\Omega$  (if VCC = 3.3 V) resistor to ground is connected from the output of the LVPECL driver to ground. If VCC = 2.5 V, the DC path resistance should be 91  $\Omega$ . The 50  $\Omega$  load termination resistor must be placed close to input receiver and biased to a suitable voltage.




Figure 34 Termination scheme for AC coupled LVPECL, single ended

#### 4.5.5 Termination of Output Drivers in AC coupled HCSL mode

Termination resistor is 50  $\Omega$  to ground, close to the output driver. A series resistance Rs is sometimes used to limit the overshoot during fast transients. AC coupling capacitor of 0.1 uF is used to couple the output HCSL signal in to the receiver. The same termination can be used for CML receiver.



Figure 35 Output driver termination in HCSL AC coupled mode



# 5 Thermal Information

#### Table 15 Thermal Metrics of Au5411

| Thermal Metric                                                     | Au5411<br>RHB<br>32 pins | Units |
|--------------------------------------------------------------------|--------------------------|-------|
| $\theta_{JA}$ Junction to ambient thermal resistance, flow = 0 m/s | 36.3                     | °C/W  |
| $\theta_{JA}$ Junction to ambient thermal resistance, flow = 1 m/s | 31.6                     | °C/W  |
| $\theta_{JA}$ Junction to ambient thermal resistance, flow = 2 m/s | 30.4                     | °C/W  |
| $\theta_{JB}$ Junction to board                                    | 15.21                    | °C/W  |
| $\theta_{JC}$ Junction to case                                     | 18.90                    | °C/W  |
| $\psi_{JT}$ Junction to top characterization parameter             | 0.63                     | °C/W  |



# 6 HOT Swap Recommendations

#### 6.1 Introduction

Hot-swap is a term used to refer to the insertion and removal of a daughter card from a backplane without powering down the system power. With today's high speed data and redundancy requirements, many systems are required to run continuously without being powered down. If special considerations are not taken, the device can be damaged.

### 6.2 Typical Differential Input Clock

For example, Figure 36 shows a typical LVPECL driver and differential input. If the power of the driver ( $V_{CCO}$ ) is turned on before the input supply ( $V_{CCI}$ ), there is a possibility that the input current could exceed the limit and damage diode D1.



#### Figure 36 Typical input differential clock

To ensure the input current does not exceed its limit and damage the device, a current limiting resistor can be used. Below are examples of the most common termination topologies using a series current limiting resistor. Though it's not necessary, but if board space allows, some of the examples have an optional 100pf capacitor which assists with the integrity of the rise time. It is also recommended that the current limiting resistor be as close to the receiver as possible.



# 6.3 Input Clock Termination with Hot Swap Protection

### 6.3.1 LVPECL Termination Example



Figure 37 LVEPCL termination with hot swap protection



Figure 38 LVPECL termination with hot swap protection



#### 6.3.2 LVDS Input Clock Termination Example



Figure 39 LVDC termination with hot swap protection

#### 6.3.3 HCSL Input Clock Termination Example







# 6.3.4 LVCMOS Input Clock Termination with Hot Swap Protection



Figure 41 LVCMOS input clock termination with hot swap protection



# 6.4 LVCMOS Output Clock Termination with Hot Swap Protection



Figure 42 Different types of LVCMOS output clock termination with hot swap protection.

# 7 Parameter Measurement Information

## 7.1 Differential Input Level

The parameter definitions related to differential input level is shown below.



Figure 43 Parameters related to differential input level

# 7.2 Differential Output Level



Figure 44 Parameters related to differential output clock levels

### 7.3 Skew and Input to Output Delay

The parameter definitions related to propagation delay and skew are shown below.



Figure 45 Parameter definitions of propagation delay and skew



### 7.4 Rise and Fall Times

The parameter definitions related to propagation rise and fall times are shown below.



Figure 46 Parameter definitions related to rise and fall times

#### 7.5 Isolation

Isolation is a measure of the coupling of clock toggling in unselected input clock path on the output clock. Let us say that CLOCK0 path is selected and there the clock frequency is 156.5 MHz at 0 dBm power. If a clock is toggling in CLOCK1 path at 156 MHz at 0 dBm, then we there may be a tone at an offset of 0.5 MHz from the carrier, in the output clock. The power of this tone with respect to the carrier is called isolation.



Figure 47 Parameter definition of isolation



## 7.6 Operation in Multiple VCCO Supply Domains

The VCCOA pins, 5 and 8 on the left side are shorted internally. These pins along with ODR CLKOUTA0 to CLKOUTA4 belong to a single supply domain. The VCCOB pins, 32 and 29 on the right side are shorted internally. These pins along with ODR CLKOUTB0 to CLKOUTB4 belong to a single supply domain. These two supply domains are totally independent of each other. Pin 5, 8 can be connected to say 3.3 V while pin 32, 29 can be connected to 2.5 V. In this example, CLKOUTA0 to CLKOUTA4 will be 3.3 V output driver. CLKOUTB0 to CLKOUTB4 will be 2.5 V output driver.



supply domain 1, 2 are independent of each other

Figure 48: Multi Supply operation of Au5411





# 8 Package Information



#### Figure 49 Au5411 48 pin, 7x7 QFN package dimensions

#### Notes:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only.
- This drawing is subject to change without notice.
- The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# 9 Ordering Information

| Ordering Part<br>Number (OPN) | Marking | Package               | Shipping Package | Temp. Range     |
|-------------------------------|---------|-----------------------|------------------|-----------------|
| Au5411A-QMR <sup>(1)</sup>    | Au5411A | 48 QFN<br>7 mm x 7 mm | Tape and Reel    | -40 °C to 85 °C |
| Au5411A-QMT <sup>(1)</sup>    | Au5411A | 48 QFN<br>7mm x 7mm   | Tray             | -40 °C to 85 °C |
| Au5411A-EVB                   | —       | —                     | Evaluation Board | —               |

#### Table 16 Ordering Information for Au5411

Notes:

1.Add an R at the end of the OPN to denote tape and reel ordering option. Add a T at the end of the OPN to denote tray ordering option.



# **10 Revision History**

#### **Table 17 Revision History**

| Version | Date                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Author    |
|---------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| 0.1     | 31 May 2018                | Au5411 Datasheet<br>First Draft                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Aura Semi |
| 0.2     | 11 Jan 2019                | Removed '-' from part number<br>Added foot notes where ever applicable<br>Expanded input clock configurations<br>Expanded output clock configurations<br>Component values specified in application diagrams<br>Added diagram for REFOUT enable and disable                                                                                                                                                                                                                                                                                                                                                                                                                                 | Aura Semi |
| 0.3     | 16 Jan 2019                | Added VCCO voltage information for PSRR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Aura Semi |
| 0.4     | 23 Jan 2019                | Added hot swap recommendations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Aura Semi |
| 0.5     | 28 Jan 2019                | Added section on parameter definitions for more clarity on data sheet parameters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Aura Semi |
| 0.6     | 20 Feb 2019                | Added diagram for HCSL AC coupled output termination                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Aura Semi |
| 0.7     | 04 Apr 2019                | Updated HCSL VOH/VOL limits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Aura Semi |
| 0.8     | 05 May 2019                | Updated figure 29 to add Au5411 in LVDS mode driving CML receiver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Aura Semi |
| 0.9     | 2 Jun 2019                 | Updated the chip current data sheet limits to center them.<br>LVPECL VOD lower limit changed to 475mV.<br>Added clarification on VIH, VIL in single ended DC case                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Aura Semi |
| 0.91    | 5 Jun 2019                 | Removed 1.8V support on VCC, VCCOA, VCCOB<br>Updated typical values of PSRR<br>Updated typical values of rise/fall times across LVPECL,<br>LVDS, HCSL<br>Operation of Au5411 in multi supply domain scenario is<br>added<br>Updated output duty cycle of LVCMOS driver for 200MHz <<br>Fin < 250 MHz to 40 to 60%<br>Updated typical propagation delay across all output<br>standards.<br>Added crystal mode jitter                                                                                                                                                                                                                                                                        | Aura Semi |
| 0.92    | 10 Jul 2019                | <ul> <li>Upper limit of core current updated by 0.3mA</li> <li>Core switching current value stated at 2100 MHz</li> <li>Upper limit of HCSL, LVDS current updated by 1mA</li> <li>Typical values of PN noise floor updated to match with char data</li> <li>Max value of IN/OUT delay added as per char data</li> <li>LVCMOS specification changed to match requirement of 50 Ω driver</li> <li>Added Rs=0 in the application diagram and its description of LVCMOS</li> <li>Updated LVPECL AC input termination</li> <li>Changed Draft to Limited production release</li> <li>Updated ordering information</li> <li>Added more explanation to crystal swing in AC coupled mode</li> </ul> | Aura Semi |
| 0.93    | 7 <sup>th</sup> Sept 2020  | Ordering Information Table 16 Updated<br>Datasheet Updated with Aura Latest Format                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Aura Semi |
| 0.94    | 25 <sup>th</sup> Sept 2020 | Updated the Missing Package Dimension Table in Section 8:<br>Package Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Aura Semi |



# **11 Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.



# **12** Contact Information

For more information visit www.aurasemi.com

For sales related information please send an email to sales@aurasemi.com

Aura Semiconductor Private Limited

The information contained herein is the exclusive and confidential property of Aura Semiconductor Private Limited and except as otherwise indicated, shall not be disclosed or reproduced in whole or in part.