

Simplifying System Integration™





#### DESCRIPTION

The Teridian 73S8010C is a single smart card interface IC. It provides full electrical compliance with ISO-7816-3 and EMV 4.0 specifications.

Interfacing with the host is done through the two-wire I2C bus. Data exchange with the card is managed from the system controller using the I/O line (and eventually the auxiliary I/O lines).

An on-chip oscillator using an external crystal, or connection to a clock signal coming from the system controller can generate the card clock signal.

The 73S8010C IC incorporates an ISO-7816-3 activation/deactivation sequencer that controls the card signals. Level shifters drive the card signals with the selected card voltage (3 V or 5 V), coming from an internal DC-DC converter.

With its high-efficiency DC-DC converter, the Teridian 73S8010C is a cost-effective solution for any smart card reader application to be powered from a single 2.7 V to 3.6 V power supply.

Hardware support for auxiliary I/O lines, C4 / C8 contacts, is provided.

Emergency card deactivation is initiated upon card extraction or upon any fault generated by the protection circuitry. The fault can be a VDD (digital power supply), a VCC (card power supply), a card over-current, or an over-heating fault.

#### ADVANTAGES

- Single smart card interface
- The inductor-based DC-DC converter provides higher current and efficiency than the usual charge-pump capacitor-based converters
  - $\rightarrow$  Ideal for battery-powered applications
  - → Suitable for high current cards and SAMs: (100 mA max)
- Power down mode: 2 μA typical
- Small Format (5x5mm) 32-QFN package option

#### FEATURES

#### • Card Interface:

- Complies with ISO-7816-3 and EMV 4.0
- A DC-DC Converter provides 3V / 5V to the card from an external power supply input
- High-efficiency converter: > 80% @ V<sub>DD</sub>= 3.3 V, V<sub>CC</sub> = 5 V and I<sub>CC</sub> = 65 mA
- Up to 100 mA supplied to the card
- ISO-7816-3 Activation / Deactivation sequencer with emergency automated deactivation on card removal or fault detected by the protection circuitry
- Protection include 2 voltage supervisors that detect voltage drops on card V<sub>CC</sub> and V<sub>DD</sub> power supplies
- The V<sub>DD</sub> voltage supervisor threshold value can be externally adjusted
- True over-current detection (150 mA max.)
- 1 card detection input
- Auxiliary I/O lines, for C4 / C8 contact signals

#### Host Interface:

- Fast mode, 400 kbps I<sup>2</sup>C slave bus
- 8 possible devices in parallel
- One control register and one status register
- Interrupt output to the host for fault detection
- Crystal oscillator or host clock, up to 27 MHz
- Power Supply:
  - V<sub>DD</sub>: 2.7 V to 3.6 V
- 6 kV ESD Protection on the card interface
- Package: SO28 or 32QFN

#### **APPLICATIONS**

- Set-Top-Boxes, DVD / HDD Recorders: Conditional Access and Pay-per-View slots
- Point of Sales and Transaction Terminals
- EMV slots in cell phones and PDAs

### 73S8010C Smart Card Interface

**DATA SHEET** 

April 2009

#### FUNCTIONAL DIAGRAM



#### Figure 1: 73S8010C Block Diagram

Pin number reference to SO28 Package [Pin number] reference to 32QFN Package

## **Table of Contents**

| 1   | Pin Description                                                                     | 5  |
|-----|-------------------------------------------------------------------------------------|----|
|     | 1.1 Card Interface                                                                  |    |
|     | 1.2 Miscellaneous Inputs and Outputs                                                |    |
|     | <ul><li>1.3 Power Supply and Ground</li><li>1.4 Microcontroller Interface</li></ul> |    |
| 2   | Host Interface (I <sup>2</sup> C Bus)                                               |    |
| Z   | 2.1 Host Interface Control                                                          |    |
|     | 2.2 Host Interface Control                                                          |    |
|     | 2.3 I <sup>2</sup> C-bus Timing                                                     |    |
| 3   | Oscillator                                                                          |    |
| 4   | DC-DC Converter – Card Power Supply                                                 | 10 |
| 5   | Voltage Supervision                                                                 | 11 |
| 6   | Power Down                                                                          | 11 |
| 7   | Over-temperature Monitor                                                            | 12 |
| 8   | Activation Sequence                                                                 | 12 |
| 9   | Deactivation Sequence                                                               | 13 |
| 10  | Interrupt                                                                           | 13 |
| 11  | Warm Reset                                                                          | 14 |
| 12  | I/O Timing                                                                          | 14 |
| 13  | Typical Application Schematic                                                       | 15 |
| 14  | Electrical Specification                                                            | 16 |
|     | 14.1 Absolute Maximum Ratings                                                       |    |
|     | 14.2 Recommended Operating Conditions.                                              |    |
|     | 14.3 DC Characteristics: Card Interface                                             |    |
|     | 14.5 DC Characteristics: Supply                                                     |    |
|     | 14.6 DC Characteristics: I <sup>2</sup> C Interface                                 | 21 |
|     | 14.7 Voltage / Temperature Fault Detection Circuits                                 |    |
| 15  | Mechanical Drawings                                                                 | 22 |
|     | 15.1 32-pin QFN                                                                     |    |
|     | 15.2 28-pin SO                                                                      |    |
| 16  | Package Pin Designation                                                             |    |
|     | 16.1 32-pin QFN                                                                     | 24 |
| 47  | 16.2 28-pin SO                                                                      |    |
| 17  | Ordering Information                                                                |    |
| 18  | Related Documentation                                                               |    |
| 19  | Contact Information                                                                 |    |
| Rev | ision History                                                                       | 27 |

### Figures

| Figure 1: 73S8010C Block Diagram                                | 2    |
|-----------------------------------------------------------------|------|
| Figure 2: I <sup>2</sup> C Bus Write Protocol                   | 8    |
| Figure 3: I <sup>2</sup> C Bus Read Protocol                    |      |
| Figure 4: I <sup>2</sup> C Bus Timing Diagram                   |      |
| Figure 5: Power Down Mode Operation                             |      |
| Figure 6: Activation Sequence                                   |      |
| Figure 7: Deactivation Sequence                                 | . 13 |
| Figure 8: FAULT Functions, INT operation                        |      |
| Figure 9: Warm Reset operation                                  |      |
| Figure 10: I/O Timing                                           | . 14 |
| Figure 11: 73S8010C – Typical Application Schematic             |      |
| Figure 12: DC – DC Converter Efficiency (V <sub>CC</sub> = 5 V) | . 18 |
| Figure 13: DC – DC Converter Efficiency (V <sub>CC</sub> = 3 V) |      |
| Figure 14: 32-pin QFN Package Drawing                           | .22  |
| Figure 15: 28-pin SO Package Drawing                            |      |
|                                                                 |      |

#### Tables

| Table 1: Device Address Selections | 7 |
|------------------------------------|---|
| Table 2: Host Control Register     | 7 |
| Table 3: Host Status Register      |   |
| Table 4: Choice of Vcc Capacitor   |   |

## 1 Pin Description

### 1.1 Card Interface

| Name | Pin<br>(SO) | PIN<br>(QFN) | Description                                                                                                                                                        |
|------|-------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I/O  | 11          | 9            | Card I/O: Data signal to/from card. Includes a pull-up resistor to $V_{\mbox{\scriptsize CC.}}$                                                                    |
| AUX1 | 13          | 11           | AUX1: Auxiliary data signal to/from card. Includes a pull-up resistor to $V_{\text{CC.}}$                                                                          |
| AUX2 | 12          | 10           | AUX2: Auxiliary data signal to/from card. Includes a pull-up resistor to $V_{\text{CC.}}$                                                                          |
| RST  | 16          | 14           | Card reset: provides reset (RST) signal to card.                                                                                                                   |
| CLK  | 15          | 13           | Card clock: provides clock (CLK) signal to card. The rate of this clock is determined by the crystal oscillator frequency and CLKSEL bits in the control register. |
| PRES | 10          | 7            | Card Presence switch: active high indicates card is present. Includes a pull-down resistor.                                                                        |
| VCC  | 17          | 15           | Card power supply: logically controlled by sequencer, output of DC-DC converter. Requires an external filter capacitor to the card GND.                            |
| GND  | 14          | 12           | Card ground.                                                                                                                                                       |

### **1.2 Miscellaneous Inputs and Outputs**

| Name     | PIN<br>(SO) | PIN<br>(QFN)              | Description                                                                                                                                                                          |
|----------|-------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XTALIN   | 24          | 23                        | Crystal oscillator input: can either be connected to a crystal or driven as a source for the card clock.                                                                             |
| XTALOUT  | 25          | 24                        | Crystal oscillator output: connected to crystal. Left open if XTALIN is being used as an external clock input.                                                                       |
| VDDF_ADJ | 18          | 17                        | $V_{\text{DD}}$ threshold adjustment input: this pin can be used to overwrite a higher $V_{\text{DDF}}$ value (that controls deactivation of the card). Must be left open if unused. |
| NC       | 7, 9        | 4, 6, 8,<br>16, 25,<br>32 | Non-connected pin.                                                                                                                                                                   |

### 1.3 Power Supply and Ground

| Name | PIN<br>(SO) | Pin<br>(QFN) | Description                                                                                                                |
|------|-------------|--------------|----------------------------------------------------------------------------------------------------------------------------|
| VDD  | 6, 21       | 3, 20        | System controller interface supply voltage: supply voltage for internal circuitry and DC-DC converter power supply source. |
| GND  | 4           | 1            | DC-DC converter ground.                                                                                                    |
| GND  | 14          | 12           | Smart Card I/O ground.                                                                                                     |
| GND  | 22          | 21           | Digital ground.                                                                                                            |
| LIN  | 5           | 2            | External inductor: Connect external inductor from pin 5 to $V_{\text{DD}}.$ Keep the inductor close to pin 5.              |

### **1.4 Microcontroller Interface**

| Name                 | PIN<br>(SO) | PIN<br>(QFN)   | Description                                                                                                                                                    |                                                                                                                                                                                                                                                        |             |              |                                                         |             |  |  |
|----------------------|-------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------|---------------------------------------------------------|-------------|--|--|
| INT                  | 23          | 22             |                                                                                                                                                                | Interrupt output (negative assertion): Interrupt output signal to the processor. A 20 k $\Omega$ pull up to V <sub>DD</sub> is provided internally.                                                                                                    |             |              |                                                         |             |  |  |
| PWRDN                | 8           | 5              | activated, a in its lowes                                                                                                                                      | Power Down control input: Active High. When Power Down (PD) mode is activated, all internal analog functions are disabled to place the 73S8010C in its lowest power consumption mode. Must be tied to ground when the power down function is not used. |             |              |                                                         |             |  |  |
| SAD0<br>SAD1<br>SAD2 | 1<br>2<br>3 | 29<br>30<br>31 |                                                                                                                                                                |                                                                                                                                                                                                                                                        |             |              | s for address selection th<br>allel. Address selections |             |  |  |
| UNDZ                 | 0           | 01             |                                                                                                                                                                | SAD2                                                                                                                                                                                                                                                   | SAD1        | SAD0         | I <sup>2</sup> C Address (7 bits)                       |             |  |  |
|                      |             |                |                                                                                                                                                                | 0                                                                                                                                                                                                                                                      | 0           | 0            | 0x40                                                    |             |  |  |
|                      |             |                |                                                                                                                                                                | 0                                                                                                                                                                                                                                                      | 0           | 1            | 0x42                                                    |             |  |  |
|                      |             |                |                                                                                                                                                                | 0                                                                                                                                                                                                                                                      | 1           | 0            | 0x44                                                    |             |  |  |
|                      |             |                |                                                                                                                                                                | 0                                                                                                                                                                                                                                                      | 1           | 1            | 0x46                                                    |             |  |  |
|                      |             |                |                                                                                                                                                                | 1                                                                                                                                                                                                                                                      | 0           | 0            | 0x48                                                    |             |  |  |
|                      |             |                |                                                                                                                                                                | 1                                                                                                                                                                                                                                                      | 0           | 1            | 0x4A                                                    |             |  |  |
|                      |             |                |                                                                                                                                                                | 1                                                                                                                                                                                                                                                      | 1           | 0            | 0x4C                                                    |             |  |  |
|                      |             |                |                                                                                                                                                                | 1                                                                                                                                                                                                                                                      | 1           | 1            | 0x4E                                                    |             |  |  |
|                      |             |                | <ul> <li>Pins SAD0 and SAD1 are internally pulled-down and SAD2 is internally pulled-up.</li> <li>The default address when left unconnected is 48h.</li> </ul> |                                                                                                                                                                                                                                                        |             |              |                                                         |             |  |  |
| SCL                  | 19          | 18             | I <sup>2</sup> C clock si                                                                                                                                      | gnal input                                                                                                                                                                                                                                             |             |              |                                                         |             |  |  |
| SDA                  | 20          | 19             | I <sup>2</sup> C bi-direc                                                                                                                                      | tional seri                                                                                                                                                                                                                                            | al data sig | gnal.        |                                                         |             |  |  |
| I/OUC                | 26          | 26             | System controller data I/O to/from the card. Includes internal pull-up resistor to $V_{\text{DD.}}$                                                            |                                                                                                                                                                                                                                                        |             |              |                                                         |             |  |  |
| AUX1UC               | 27          | 27             | System controller auxiliary data I/O to/from the card. Includes internal pullup resistor to $V_{\text{DD.}}$                                                   |                                                                                                                                                                                                                                                        |             |              |                                                         |             |  |  |
| AUX2UC               | 28          | 28             | System cor<br>up resistor                                                                                                                                      |                                                                                                                                                                                                                                                        | xiliary dat | a I/O to/fro | om the card. Includes int                               | ernal pull- |  |  |

# 2 Host Interface (I<sup>2</sup>C Bus)

A fast-mode 400 kHz I<sup>2</sup>C bus slave interface is used for controlling the device and reading the status of the device via the data pin SDA and clock pin SCL. The bus has 3 address select pins, SAD0, SAD1, and SAD2. This allows up to 8 devices to be connected in parallel.

| SAD2 | SAD1 | SAD0 | I <sup>2</sup> C Address (7 bits) |
|------|------|------|-----------------------------------|
| 0    | 0    | 0    | 0x40                              |
| 0    | 0    | 1    | 0x42                              |
| 0    | 1    | 0    | 0x44                              |
| 0    | 1    | 1    | 0x46                              |
| 1    | 0    | 0    | 0x48                              |
| 1    | 0    | 1    | 0x4A                              |
| 1    | 1    | 0    | 0x4C                              |
| 1    | 1    | 1    | 0x4E                              |

#### **Table 1: Device Address Selections**

Bit 0 of the I<sup>2</sup>C address is the R/W bit. Refer to Figure 2 and Figure 3 for usage.

#### 2.1 Host Interface Control

Table 2 describes the Host Interface Control Register bits (power-on Reset = 0x00).

| Name                | Bit | Description          |                                                                                                                                                                |                      |                                            |                 |  |  |  |
|---------------------|-----|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------------------------------|-----------------|--|--|--|
| Start/Stop          | 0   |                      | When set, initiates an activation and a cold reset procedure; when reset, initiates a deactivation sequence.                                                   |                      |                                            |                 |  |  |  |
| Warm reset          | 1   |                      |                                                                                                                                                                |                      | automatically reset<br>card is declared mu |                 |  |  |  |
| 5 V and 3 V         | 2   | When set, $V_{CC}$ = | 3 V; when re                                                                                                                                                   | set, $V_{CC}$ = 5 V. |                                            |                 |  |  |  |
| Clock Stop          | 3   | When set, card       | clock is stopp                                                                                                                                                 | ed. Bit 4 deter      | mines the card cloc                        | k stop level.   |  |  |  |
| Clock Stop<br>Level | 4   | When set, card       | When set, card clock stops high; when reset card clock stops low.                                                                                              |                      |                                            |                 |  |  |  |
| Clksel1             | 5   | Bits 5 and 6 dete    | rmine the cloc                                                                                                                                                 | k rate to the car    | rd according to the fo                     | bllowing table. |  |  |  |
|                     |     |                      | CLKDIV1                                                                                                                                                        | CLKDIV2              | Clock Rate                                 |                 |  |  |  |
| Clksel2             | 6   |                      | 0                                                                                                                                                              | 0                    | XTALIN/8                                   |                 |  |  |  |
| CIRGEIZ             | 0   |                      | 0                                                                                                                                                              | 1                    | XTALIN/4                                   |                 |  |  |  |
|                     |     |                      | 1                                                                                                                                                              | 1                    | XTALIN/2                                   |                 |  |  |  |
|                     |     | 1 0 XTALIN           |                                                                                                                                                                |                      |                                            |                 |  |  |  |
| I/O enable          | 7   | AUX2UC); when        | When set, data is transferred between I/O (AUX1, AUX2) and I/OUC (AUX1UC, AUX2UC); when reset, I/O (AUX1, AUX2) and I/OUC (AUX1UC, AUX2UC) are high impedance. |                      |                                            |                 |  |  |  |

#### Table 2: Host Control Register

#### I<sup>2</sup>C-bus Write to the Control Register

The I<sup>2</sup>C-bus Write command to the control register follows the format shown in Figure 2.

After the START condition, the master sends a slave address. This address is seven bits long followed by an eighth bit, which is an opcode bit (R/W) - a 'zero' indicates the master will write data to the control register. After the R/W bit, the 'zero' ACK bit is sent to the master by the device. The master now starts sending the 8 bits of data to the control register during the DATA bits time. After the DATA bits, the 'zero'

ACK bit is sent to the master by the device. The master should send the STOP condition after receiving the ACK bit.



#### Figure 2: I<sup>2</sup>C Bus Write Protocol

#### 2.2 Host Interface Status

Table 3 describes the Host Interface Status Register bits (power-on Reset = 0x04).

| Name   | Bit | Description                                                                                                                                                             |
|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PRES   | 0   | Set when the card is present; reset when the card is not present.                                                                                                       |
| PRESL  | 1   | Set when the PRES pin changes state (rising/falling edge); reset when the status register is read. Generates an interrupt when set                                      |
| I/O    | 2   | Set when I/O is high; reset when I/O is low.                                                                                                                            |
| SUPL   | 3   | Set when a voltage fault is detected; reset when the status register is read.<br>Generates an interrupt when set.                                                       |
| PROT   | 4   | Set when an over-current or over-heating fault has occurred during a card session; reset when the status register is read. Generates an interrupt when set.             |
| MUTE   | 5   | Set during ATR when the card has not answered during the ISO 7816-3 time window (40000 card clock cycles); reset when the next session begins or this register is read. |
| EARLY  | 6   | Set during ATR when the card has answered before 400 card clock cycles; reset when the next session begins or this register is read.                                    |
| ACTIVE | 7   | Set when the card is active ( $V_{CC}$ is on); reset when the card is inactive.                                                                                         |

#### **Table 3: Host Status Register**

#### I<sup>2</sup>C-bus Read from the Status Register:

The I<sup>2</sup>C-bus Read Command from the Status Register follows the format shown in Figure 3.

After the START condition, the master sends a slave address. This address is seven bits long followed by an eighth bit, which is the opcode bit (R/W). A 'one' indicates the master will read data from the status register. After the R/W bit, the 'zero' ACK bit is sent to the master by the device. The device now starts sending the 8-bit status register data to the control register during the DATA bits time. After the DATA bits, the 'one' ACK bit is sent to the device. The master should send the STOP condition after receiving the ACK bit.



Figure 3: I<sup>2</sup>C Bus Read Protocol

### 2.3 I<sup>2</sup>C-bus Timing

| Symbol | Parameter                                        | Conditions | Min. | Тур. | Max. | UNIT |
|--------|--------------------------------------------------|------------|------|------|------|------|
| Fsclk  | Clock frequency                                  |            |      |      | 400  | kHz  |
| Tlow   | Clock low                                        |            | 1.3  |      |      | μS   |
| Thi    | Clock high                                       |            | 0.6  |      |      | μS   |
| Thdsta | Hold time START condition                        |            | 0.6  |      |      | μs   |
| Tsudat | Data set up time                                 |            | 100  |      |      | ns   |
| Thddat | Data hold time                                   |            | 5    |      | 900  | ns   |
| Tsusto | Set up time STOP condition                       |            | 0.6  |      |      | μS   |
| Tbuf   | Bus free time between a STOP and START condition |            | 1.3  |      |      | μS   |



Figure 4: I<sup>2</sup>C Bus Timing Diagram

### 3 Oscillator

The Teridian 73S8010C device has an on-chip oscillator that can generate the smart card clock using an external crystal, connected between the XTALIN and XTALOUT pins, to set the oscillator frequency. When the card clock signal is available from another source, it can be connected to the pin XTALIN, and the pin XTALOUT should be left unconnected.

## 4 DC-DC Converter – Card Power Supply

An internal DC-DC converter provides the card power supply. This converter is able to provide either a 3 V or 5 V card voltage from the power supply applied on the  $V_{DD}$  pin. The digital ISO-7816-3 sequencer controls the converter. Bit 2 of the Control register selects the card voltage.

The circuit is an inductive step-up converter/regulator. The external components required are 2 filter capacitors on the power-supply input  $V_{DD}$  (100 nF + 10  $\mu$ F, next to the LIN pin), an inductor, and an output filter capacitor on the card power supply  $V_{CC}$ . The circuit performs regulation by activating the step-up operation when  $V_{CC}$  is below a set point of 5.0 or 3.0 volts minus a comparator hysteresis voltage and the input supply  $V_{DD}$  is less than the set point for  $V_{CC}$ . When  $V_{DD}$  is greater than the set point for  $V_{CC}$  ( $V_{DD}$  = 3.6 V,  $V_{CC}$  = 3 V) the circuit operates as a linear regulator. Depending on the inductor values, the voltage converter can provide current on  $V_{CC}$  as high as 100 mA.

The circuit provides over-current protection and limits  $I_{CC}$  to 150 mA. When an over-current condition is sensed, the circuit initiates a deactivation sequence from the control logic and reports back to the host controller a fault on the interrupt output  $\overline{INT}$ .

#### Choice of the Inductor

The nominal inductor value is 10  $\mu$ H, rated for 400 mA. The inductor is connected between pin LIN (pin 5 in the SO package, pin 2 in the QFN package) and the V<sub>DD</sub> voltage. The value of the inductor can be optimized to meet a particular configuration (I<sub>CC\_MAX</sub>). The inductor should be located on the PCB as close as possible to the LIN pin of the IC.

#### Choice of the $V_{\text{CC}}$ Capacitor

Depending on the applications, the requirements in terms of both  $V_{CC}$  minimum voltage and transient currents that the interface must be able to provide to the card vary. Table 4 shows the recommended capacitors for each  $V_{CC}$  power supply configuration and applicable specification.

| S                                                                                                    | pecification Requiren | Appl                            | ication        |                 |
|------------------------------------------------------------------------------------------------------|-----------------------|---------------------------------|----------------|-----------------|
| Specification         Min V <sub>cc</sub> Voltage           Allowed During         Transient Current |                       | Max Transient<br>Current Charge | Capacitor Type | Capacitor Value |
| EMV 4.0                                                                                              | 4.6V                  | 30nA.s                          | X5R/X7R w/     | 3.3 μF          |
| ISO-7816-3                                                                                           | 4.5V                  | 20nA.s                          | ESR < 100 mΩ   | 1 μF            |

#### Table 4: Choice of Vcc Capacitor

### 5 Voltage Supervision

Two voltage supervisors constantly check the level of the  $V_{DD}$  and  $V_{CC}$  voltages. A card deactivation sequence is forced when a fault occurs for any of these voltage supervisors.

The digital circuitry is powered by the power supply applied on the VDD pin.  $V_{DD}$  also defines the voltage range to interface with the system controller. The  $V_{DD}$  voltage supervisor is also used to initialize the ISO-7816-3 sequencer at power-on, and to deactivate the card at power-off or when a fault occurs. The voltage threshold of the  $V_{DD}$  voltage supervisor is internally set by default to 2.3 V nominal. However, it may be desirable in some applications, to modify this threshold value. The pin VDDF\_ADJ (pin 18 in the SO package, pin 17 in the QFN package) is used to connect an external resistor  $R_{EXT1}$  to ground to raise the  $V_{DD}$  fault voltage to another value,  $V_{DDF}$  (refer to Figure 11). The resistor value is defined as follows:

 $R_{EXT}$  = 180 k $\Omega$  / (V<sub>DDF</sub> - 2.33)

An alternative (more accurate) method of adjusting the  $V_{DD}$  fault voltage is to use a resistive network of R3 from the pin to supply and R4 from the pin to ground (see Figure 11). In order to set the new threshold voltage, the equivalent resistance must be determined. This resistance value will be designated Kx. Kx is defined as R4/(R4+R5). Kx is calculated as:

 $Kx = (2.649 / V_{TH}) - 0.6042$  where  $V_{TH}$  is the desired new threshold voltage.

To determine the values of R4 and R5, use the following formulas.

R5 = 72000 / Kx  $R4 = R5^*(Kx / (1 - Kx))$ 

Taking the example above, where a  $V_{DD}$  fault threshold voltage of 2.7 V is desired, solving for Kx gives:

 $\rightarrow$  Kx = (2.649 / 2.7) - 0.6042 = 0.377.

Solving for R5 gives: → R5 = 72000 / 0.377 = 191 kΩ. Solving for R4 gives: → R4 = 191000 \*(0.377 / (1 – 0.377)) = 115.6 kΩ.

Using standard 1% resistor values gives R5 = 191 k $\Omega$  and R4 = 115 k $\Omega$ . These values give an equivalent resistance of Kx = 0.376, a 0.3% error.

If the 2.3 V default threshold is used, the VDDF\_ADJ pin must be left unconnected.

### 6 Power Down

A power down function is provided via the PWRDN pin (active high). When activated, the Power Down (PD) mode disables all the internal analog functions, including the card analog interface, the oscillators and the DC-DC converter, to put the 73S8010C in its lowest power consumption mode. PD mode is only allowed in the deactivated condition (out of a card session, when the Start/Stop bit is set to 0 from the I<sup>2</sup>C host controller).

The host controller invokes the power down state when it is desirable to save power. The signal PRES remains functional in PD mode such that a card insertion sets INT high. The micro-controller must then set PWRDN low and wait for the internal stabilization time prior to starting any card session (prior to setting the Start/Stop bit to 1).

Resumption of the normal mode occurs approximately 10 ms (stabilization of the internal oscillators + reset of the circuitry) after PWRDN is set low. No card activation should be invoked during this 10 ms time period. If a card is present,  $\overline{INT}$  can be used as an indication that the circuit has completed its recovery from power down state.  $\overline{INT}$  will go high at the end of the stabilization period. Should the Start/Stop be set to 1 during PWRDN = 1, or within the 10 ms internal stabilization / reset time, it will not be taken into account and the card interface will remain inactive. Since Start/Stop is taken into account on its edges, it should be toggled low and high again after the 10 ms to activate a card.

Figure 5 illustrates the sequencing of the PD and Normal modes. PWRDN must be connected to GND if the power down function is not used.



Figure 5: Power Down Mode Operation

### 7 Over-temperature Monitor

A built-in detector monitors die temperature. When an over-temperature condition occurs (most likely resulting from a heavily loaded card interface, including short circuits), a card deactivation sequence is initiated, and a fault condition is reported to the system controller (bit 4 of the status register is set and generates an interrupt).

## 8 Activation Sequence

After Power on Reset, the  $\overline{INT}$  signal is low until  $V_{DD}$  is stable. When  $V_{DD}$  has been stable for approximately 10 ms and the  $\overline{INT}$  signal is high, the system controller may read the status register to see if the card is present. If all the status bits are satisfactory, the system controller can initiate the activation sequence by writing a '1' to the Start/Stop bit (bit 0 of the Control register).

The following steps and Figure 6 show the activation sequence and the timing of the card control signals when the system controller initiates the Start/Stop bit (bit 0) of the control register:

- 1. Voltage  $V_{CC}$  to the card should be valid by the end of  $t_1$ . If  $V_{CC}$  is not valid for any reason, then the session is aborted.
- 2. Turn I/O to reception mode at the end of  $t_1$ .
- 3. CLK is applied to the card at the end of  $t_2$ .
- 4. RST (to the card) is set high at the end of  $t_3$ .



#### Figure 6: Activation Sequence

### 9 Deactivation Sequence

Deactivation is initiated either by the system controller resetting the Start/Stop bit, or automatically in the event of hardware faults. Hardware faults are over-current, over-temperature,  $V_{DD}$  fault,  $V_{CC}$  fault, and card extraction during the session.

The following steps and Figure 7 show the deactivation sequence and the timing of the card control signals when the system controller clears the Start/Stop bit:

- 1. RST goes low at the end of  $t_1$ .
- 2. CLK goes low at the end of t<sub>2</sub>.
- 3. I/O goes low at the end of  $t_3$ . Out of reception mode.
- 4. Shut down  $V_{CC}$  at the end of time  $t_4$ .



**Figure 7: Deactivation Sequence** 

### **10 Interrupt**

The interrupt is an active low interrupt. It is set low if either a  $V_{CC}$  fault or a  $V_{DD}$  fault is detected. It is also set low if one of the following status bit conditions is detected:

- Early ATR
- Mute ATR
- Card insert or card extract
- Protection status from Over-current or Over-heating

If the interrupt is set low by the detection of these status bits, then the interrupt is set high when these status bits are read. (READ STATUS DONE)

| ANY FAULT        |      | <br> |
|------------------|------|------|
| STATUS BITS      | <br> |      |
| READ STATUS DONE |      |      |

#### Figure 8: FAULT Functions, INT operation

A power-on-reset (POR) event will reset all of the control and status registers to their default states. A  $V_{DD}$  fault event does not reset these registers, but it will signal an interrupt condition and by the action of the timer that creates interval "t<sub>1</sub>," will not clear the interrupt until  $V_{DD}$  is valid for at least the t<sub>1</sub> time. The  $V_{DD}$  fault can be considered valid for  $V_{DD}$  as low as 1.5 to 1.8 volts. At the lower range of the  $V_{DD}$  fault, POR will be asserted.

### 11 Warm Reset

The 73S8010C automatically asserts a warm reset to the card when instructed through bit 1 of the  $I^2C$  Control register (Warm Reset bit). The warm reset length is automatically defined as 42,000 card clock cycles. The bit Warm Reset is automatically reset when the card starts answering or when the card is declared mute.



Figure 9: Warm Reset operation

## 12 I/O Timing

The states of the I/O, AUX1, and AUX2 pins are low after power on reset and they are high when the activation sequencer turns on the I/O reception state. See Section 8 Activation Sequence for more details on when the I/O reception is enabled.

The states of I/OUC, AUX1UC, and AUX2UC are high after power on reset. When the control I/O enable bit (bit 7 of the Control register) is set, the first I/O line on which a falling edge is detected becomes the input I/O line and the other becomes the output I/O line. When the input I/O line rising edge is detected then both I/O lines return to their neutral state. The delay between the I/O signals is shown in Figure 10.



Figure 10: I/O Timing

### **13 Typical Application Schematic**





 $\checkmark$ 

## **14 Electrical Specification**

### 14.1 Absolute Maximum Ratings

Operation outside these rating limits may cause permanent damage to the device.

| Parameter                                   | Rating                              |
|---------------------------------------------|-------------------------------------|
| Supply Voltage V <sub>DD</sub>              | -0.5 to 4.0 VDC                     |
| Input Voltage for Digital Inputs            | -0.3 to (V <sub>DD</sub> +0.5) VDC  |
| Storage Temperature                         | -60 °C to 150 °C                    |
| Pin Voltage (except LIN and card interface) | -0.3 to (V <sub>DD</sub> +0.5) VDC  |
| Pin Voltage (LIN)                           | -0.3 to 6.0 VDC                     |
| Pin Voltage (card interface)                | -0.3 to (V <sub>CC</sub> + 0.5) VDC |
| ESD Tolerance – Card interface pins         | +/- 6 kV                            |
| ESD Tolerance – Other pins                  | +/- 2 kV                            |

ESD testing on Card pins uses the HBM condition, 3 pulses, each polarity referenced to ground.

#### 14.2 Recommended Operating Conditions

| Parameter                        | Rating                         |
|----------------------------------|--------------------------------|
| Supply Voltage V <sub>DD</sub>   | 2.7 to 3.6 VDC                 |
| Ambient Operating Temperature    | -40 °C to +85 °C               |
| Input Voltage for Digital Inputs | 0 V to V <sub>DD</sub> + 0.3 V |

### 14.3 DC Characteristics: Card Interface

| Symbol             | Parameter                                           | Condition                                                                                            | Min. | Тур. | Max. | Unit |
|--------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------|------|------|------|------|
| Card Pov           | ver Supply (V <sub>cc</sub> ) DC-DC Co              | onverter                                                                                             |      |      |      | •    |
| General            | conditions, -40 °C < T < 85 °                       | $^{\circ}$ C, 2.7 V < V <sub>DD</sub> < 3.6 V                                                        |      |      |      | _    |
|                    |                                                     | Inactive mode                                                                                        | -0.1 |      | 0.1  | V    |
|                    |                                                     | Inactive mode<br>I <sub>CC</sub> = 1 mA                                                              | -0.1 |      | 0.4  | V    |
|                    |                                                     | Active mode<br>I <sub>CC</sub> < 65 mA; 5 V                                                          | 4.75 |      | 5.25 | V    |
|                    |                                                     | Active mode<br>I <sub>CC</sub> < 65 mA; 3 V                                                          | 2.8  |      | 3.2  | V    |
| V <sub>cc</sub>    | Card supply voltage                                 | Active mode<br>single pulse of 100 mA<br>for 2 μs; 5 V,<br>fixed load = 25 mA                        | 4.6  |      | 5.25 | V    |
| V CC               | including ripple and noise                          | Active mode<br>single pulse of 100 mA<br>for 2 μs; 3 V,<br>fixed load = 25 mA                        | 2.76 |      | 3.2  | V    |
|                    |                                                     | Active mode<br>current pulses of 40 nAs<br>with peak  I <sub>CC</sub>   < 200 mA,<br>t < 400 ns; 5 V | 4.6  |      | 5.25 | V    |
|                    |                                                     | Active mode<br>current pulses of 40 nAs<br>with peak  I <sub>CC</sub>   < 200 mA,<br>t < 400 ns; 3 V | 2.76 |      | 3.2  | V    |
| I <sub>CCmax</sub> | Maximum supply current to the card                  | Static load current,<br>V <sub>CC</sub> > 4.6 or 2.7 V as<br>selected, L=10 μH                       | 100  |      |      | mA   |
| I <sub>CCF</sub>   | I <sub>CC</sub> fault current                       | Short circuit, $V_{CC}$ to ground                                                                    | 100  | 125  | 180  | mA   |
| V <sub>SR</sub>    | $V_{\text{CC}}$ slew rate - Rise rate on activate   | $C_F$ on $V_{CC}$ = 1 $\mu F$                                                                        | 0.05 | 0.15 | 0.25 | V/µs |
| $V_{SF}$           | V <sub>CC</sub> slew rate - Fall rate on deactivate | $C_F$ on $V_{CC}$ = 1 $\mu F$                                                                        | 0.1  | 0.3  | 0.5  | V/µs |
| C <sub>F</sub>     | External filter capacitor (V <sub>cc</sub> to GND)  |                                                                                                      | 0.47 | 1    | 3.3  | μF   |
| L                  | Inductor (LIN to V <sub>DD</sub> )                  |                                                                                                      |      | 10   |      | μH   |
| Limax              | Imax in inductor                                    | $V_{CC}$ = 5 V, I <sub>CC</sub> = 65 mA,<br>$V_{DD}$ = 2.7 V                                         |      |      | 400  | mA   |
| η                  | Efficiency                                          | $V_{CC}$ = 5 V, I <sub>CC</sub> = 65 mA,<br>$V_{DD}$ = 3.3 V                                         |      | 87   |      | %    |



Figure 12: DC – DC Converter Efficiency (V<sub>cc</sub> = 5 V)

Output current on Vcc at 5 V. Input voltage on  $V_{DD}$  at 2.7, 3.0, 3.3 and 3.6 volts.





| Symbol                            | Parameter                                                                                                                                    | Condition                                                                                                           | Min.                    | Тур. | Max.                   | Unit |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------|------|------------------------|------|
| AUX2UC                            | <b>Requirements – Data Signals</b><br>I <sub>SHORTL</sub> , I <sub>SHORTH</sub> , and V <sub>INACT</sub> recents only pertain to I//OUC, AUX | uirements do not pertain to                                                                                         |                         |      |                        |      |
| V                                 | Output level, high (I/O, AUX1,                                                                                                               | I <sub>OH</sub> = 0                                                                                                 | $0.9 V_{CC}$            |      | V <sub>CC</sub> + 0.1  | V    |
| V <sub>OH</sub>                   | AUX2)                                                                                                                                        | I <sub>OH</sub> = -40 μA                                                                                            | $0.75 \: V_{\text{CC}}$ |      | V <sub>CC</sub> + 0.1  | V    |
| V <sub>OH</sub>                   | Output level, high (I/OUC,                                                                                                                   | I <sub>OH</sub> = 0                                                                                                 | $0.9 V_{\text{DD}}$     |      | V <sub>DD</sub> + 0.1  | V    |
| ∙он                               | AUX1UC, AUX2UC)                                                                                                                              | I <sub>OH</sub> = -40 μA                                                                                            | $0.75 \; V_{\text{DD}}$ |      | V <sub>DD</sub> + 0.1  | V    |
| V <sub>OL</sub>                   | Output level, low                                                                                                                            | I <sub>OL</sub> =1 mA                                                                                               |                         |      | 0.3                    | V    |
| V <sub>IH</sub>                   | Input level, high (I/O, AUX1,<br>AUX2)                                                                                                       |                                                                                                                     | 1.8                     |      | V <sub>CC</sub> + 0.30 | V    |
| V <sub>IH</sub>                   | Input level, high (I/OUC,<br>AUX1UC, AUX2UC)                                                                                                 |                                                                                                                     | 1.8                     |      | V <sub>DD</sub> + 0.30 | V    |
| V <sub>IL</sub>                   | Input level, low                                                                                                                             |                                                                                                                     | -0.3                    |      | 0.8                    | V    |
| N/                                | Output voltage when outside                                                                                                                  | I <sub>OL</sub> = 0                                                                                                 |                         |      | 0.1                    | V    |
| VINACT                            | of session                                                                                                                                   | I <sub>OL</sub> = 1 mA                                                                                              |                         |      | 0.3                    | V    |
| I <sub>LEAK</sub>                 | Input leakage                                                                                                                                | $V_{IH} = V_{CC}$                                                                                                   |                         |      | 10                     | μA   |
| 1                                 | Input ourrant low                                                                                                                            | V <sub>IL</sub> = 0, CS = 1                                                                                         |                         |      | 0.65                   | mA   |
| IIL                               | Input current, low                                                                                                                           | V <sub>IL</sub> = 0, CS = 0                                                                                         |                         |      | 5                      | μA   |
| I <sub>SHORTL</sub>               | Short circuit output current                                                                                                                 | For output low, shorted to $V_{CC}$ through 33 $\Omega$                                                             |                         |      | 15                     | mA   |
| I <sub>SHORTH</sub>               | Short circuit output current                                                                                                                 | For output high, shorted to ground through 33 $\Omega$                                                              |                         |      | 15                     | mA   |
| t <sub>R</sub> , t <sub>F</sub>   | Output rise time, fall times                                                                                                                 | For I/O, AUX1, AUX2,<br>C <sub>L</sub> = 80 pF, 10% to 90%<br>For I/OUC, AUX1UC,<br>AUX2UC,<br>CL=50 pF, 10% to 90% |                         |      | 100                    | ns   |
| t <sub>IR</sub> , t <sub>IF</sub> | Input rise, fall times                                                                                                                       |                                                                                                                     |                         |      | 1                      | μS   |
| R <sub>PU</sub>                   | Internal pull-up resistor                                                                                                                    | Output stable for >200 ns                                                                                           | 8                       | 11   | 14                     | kΩ   |
| FD <sub>MAX</sub>                 | Maximum data rate                                                                                                                            |                                                                                                                     |                         |      | 1                      | MHz  |
| T <sub>FDIO</sub>                 | Delay, I/O to I/OUC,<br>I/OUC to I/O                                                                                                         |                                                                                                                     |                         | 20   |                        | ns   |
| C <sub>IN</sub>                   | Input capacitance                                                                                                                            |                                                                                                                     |                         |      | 10                     | pF   |

| Symbol                            | Parameter                                             | Condition                                      | Min.                | Тур. | Max.            | Unit |  |
|-----------------------------------|-------------------------------------------------------|------------------------------------------------|---------------------|------|-----------------|------|--|
| Reset an                          | Reset and Clock for card interface, RST, CLK          |                                                |                     |      |                 |      |  |
| V <sub>OH</sub>                   | Output level, high                                    | I <sub>OH</sub> = -200 μA                      | 0.9 V <sub>CC</sub> |      | V <sub>CC</sub> | V    |  |
| V <sub>OL</sub>                   | Output level, low                                     | I <sub>OL</sub> = 200 μA                       | 0                   |      | 0.3             | V    |  |
| V                                 | Output voltage when outside of                        | I <sub>OL</sub> = 0                            |                     |      | 0.1             | V    |  |
| V <sub>INACT</sub> a session      |                                                       | I <sub>OL</sub> = 1 mA                         |                     |      | 0.3             | V    |  |
| I <sub>RST_LIM</sub>              | Output current limit, RST                             |                                                |                     |      | 30              | mA   |  |
| I <sub>CLK_LIM</sub>              | Output current limit, CLK                             |                                                |                     |      | 70              | mA   |  |
|                                   | Output rise time fall time                            | C <sub>L</sub> = 35 pF for CLK,<br>10% to 90%  |                     |      | 8               | ns   |  |
| t <sub>R</sub> , t <sub>F</sub> O | Output rise time, fall time                           | C <sub>L</sub> = 200 pF for RST,<br>10% to 90% |                     |      | 100             | ns   |  |
| δ                                 | Duty cycle for CLK,<br>except for f=f <sub>XTAL</sub> | $C_L$ =35 pF, $F_{CLK} \leq$ 20 MHz            | 45                  |      | 55              | %    |  |

# 14.4 DC Characteristics: Digital Signals

| Symbol              | Parameter                       | Condition                                                   | Min.                   | Тур. | Max.                  | Unit |  |  |
|---------------------|---------------------------------|-------------------------------------------------------------|------------------------|------|-----------------------|------|--|--|
| Digital I/C         | Digital I/O except for OSC I/O  |                                                             |                        |      |                       |      |  |  |
| V <sub>IL</sub>     | Input Low Voltage               |                                                             | -0.3                   |      | 0.8                   | V    |  |  |
| V <sub>IH</sub>     | Input High Voltage              |                                                             | 1.8                    |      | V <sub>DD</sub> + 0.3 | V    |  |  |
| V <sub>OL</sub>     | Output Low Voltage              | I <sub>OL</sub> = 2 mA                                      |                        |      | 0.45                  | V    |  |  |
| V <sub>OH</sub>     | Output High Voltage             | I <sub>ОН</sub> = -1 mA                                     | V <sub>DD</sub> - 0.45 |      |                       | V    |  |  |
| R <sub>OUT</sub>    | Pull-up resistor, INT           |                                                             |                        | 20   |                       | kΩ   |  |  |
| I <sub>IL1</sub>    | Input Leakage Current           | $GND < V_{IN} < V_{DD}$                                     | -5                     |      | 5                     | μA   |  |  |
| Oscillator          | (XTALIN) I/O Parameters         |                                                             |                        |      |                       |      |  |  |
| VILXTAL             | Input Low Voltage - XTALIN      |                                                             | -0.3                   |      | $0.3 V_{\text{DD}}$   | V    |  |  |
| VIHXTAL             | Input High Voltage - XTALIN     |                                                             | 0.7 V <sub>DD</sub>    |      | V <sub>DD</sub> +0.3  | V    |  |  |
| I <sub>ILXTAL</sub> | Input Current - XTALIN          | $GND < V_{IN} < V_{DD}$                                     | -30                    |      | 30                    | μA   |  |  |
| f <sub>MAX</sub>    | Max freq. Osc or external clock |                                                             |                        |      | 27                    | MHz  |  |  |
| δin                 | External input duty cycle limit | t <sub>R/F</sub> < 10% fin,<br>45% < δ <sub>CLK</sub> < 55% | 48                     |      | 52                    | %    |  |  |

### 14.5 DC Characteristics: Supply

| Symbol             | Parameter                                                                                                                 | Condition                                   | Min. | Тур. | Max. | Unit |
|--------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------|------|------|------|
|                    |                                                                                                                           | Linear mode, ICC=0<br>I/O, AUX1, AUX2=high  |      | 4.9  |      | mA   |
| I <sub>DD</sub>    | Supply Current on V <sub>DD</sub>                                                                                         | Step up mode, ICC=0<br>I/O, AUX1, AUX2=high |      | 4.7  |      | mA   |
| I <sub>DD_PD</sub> | Supply Current on VDDPWRDN=1, Start/stop bit = 0in Power Down modeAll digital inputs driven with a<br>true logical 0 or 1 |                                             |      | 0.11 | 2.5  | μA   |

### 14.6 DC Characteristics: I<sup>2</sup>C Interface

| Symbol          | Parameter                                 | Condition                                           | Min.                    | Тур. | Max.                  | Unit |
|-----------------|-------------------------------------------|-----------------------------------------------------|-------------------------|------|-----------------------|------|
| SDA, SCL        |                                           |                                                     |                         |      |                       |      |
| V <sub>IL</sub> | Input Low Voltage                         |                                                     | -0.3                    |      | 0.3* V <sub>DD</sub>  | V    |
| V <sub>IH</sub> | Input High Voltage                        |                                                     | 0.7*V <sub>DD</sub>     |      | V <sub>DD</sub> + 0.3 | V    |
| V <sub>OL</sub> | Output Low Voltage                        | I <sub>OL</sub> = 3 mA                              |                         |      | 0.40                  | V    |
| C <sub>IN</sub> | Pin capacitance                           |                                                     |                         |      | 10                    | pF   |
| I <sub>IN</sub> | Output High Voltage                       | I <sub>он</sub> = -1 mA                             | V <sub>DD</sub> - 0.45  |      |                       | V    |
| T <sub>F</sub>  | Output fall time                          | C <sub>L</sub> = 0 to 400 pF                        | 20 + 0.1*C <sub>L</sub> |      | 250                   | ns   |
| T <sub>SP</sub> | Pulse width of spikes that are suppressed | Transition from valid logic level to opposite level |                         |      | 50                    | ns   |

### 14.7 Voltage / Temperature Fault Detection Circuits

| Symbol           | Parameter                                                            | Condition                               | Min. | Тур. | Max. | Unit |
|------------------|----------------------------------------------------------------------|-----------------------------------------|------|------|------|------|
| V <sub>DDF</sub> | V <sub>DD</sub> fault – V <sub>DD</sub> Voltage supervisor threshold | No external resistor on<br>VDDF_ADJ pin | 2.15 |      | 2.4  | V    |
|                  | V <sub>cc</sub> fault – V <sub>cc</sub> Voltage                      | $V_{\rm CC}$ = 5 V                      | 4.20 |      | 4.6  | V    |
| V <sub>CCF</sub> | supervisor threshold                                                 | V <sub>CC</sub> = 3 V                   | 2.5  |      | 2.7  | V    |
| T <sub>F</sub>   | Die over temperature fault                                           |                                         | 115  |      | 145  | °C   |

# **15 Mechanical Drawings**

### 15.1 32-pin QFN



Figure 14: 32-pin QFN Package Drawing

### 15.2 28-pin SO



Figure 15: 28-pin SO Package Drawing

## **16 Package Pin Designation**



#### 16.1 32-pin QFN



#### Figure 13: 73S8010C 32-pin QFN Pin Out (Top View)

#### 16.2 28-pin SO





## **17 Ordering Information**

| Part Description                              | Order Number   | Packaging Mark |
|-----------------------------------------------|----------------|----------------|
| 73S8010C-SO 28-pin Lead-Free SO               | 73S8010C-IL/F  | 73S8010C-IL    |
| 73S8010C-SO 28-pin Lead-Free SO Tape / Reel   | 73S8010C-ILR/F | 73S8010C-IL    |
| 73S8010C-QFN 32-pin Lead-Free QFN             | 73S8010C-IM/F  | 73S8010C       |
| 73S8010C-QFN 32-pin Lead-Free QFN Tape / Reel | 73S8010C-IMR/F | 73S8010C       |

## **18 Related Documentation**

The following 73S8010C documents are available from Teridian Semiconductor Corporation:

73S8010C Data Sheet (this document) 73S8010C 28SO Demo Board User's Guide 73S8010C QFN Demo Board User's Guide

## **19 Contact Information**

For more information about Teridian Semiconductor products or to check the availability of the 73S8010C, contact us at:

6440 Oak Canyon Road Suite 100 Irvine, CA 92618-5201

Telephone: (714) 508-8800 FAX: (714) 508-8878 Email: scr.support@teridian.com

For a complete list of worldwide sales offices, go to http://www.teridian.com.

### **Revision History**

| Revision | Date      | Description                                                                                                    |
|----------|-----------|----------------------------------------------------------------------------------------------------------------|
| 1.0      | 6/13/2005 | First publication.                                                                                             |
| 1.2      | 9/21/2005 | Changed SDATA hold time.                                                                                       |
| 1.3      | 12/5/2007 | Added ISO and ENV logo, remove leaded package options, replace 32QFN punched with SAWN, update 28SO dimension. |
| 1.4      | 1/17/2008 | Changed dimension of bottom exposed pad on 32QFN mechanical package figure.                                    |
| 1.5      | 4/3/2009  | Removed all references to VPC as VPC must be tied to VDD.                                                      |

© 2009 Teridian Semiconductor Corporation. All rights reserved. Teridian Semiconductor Corporation is a registered trademark of Teridian Semiconductor Corporation. Simplifying System Integration is a trademark of Teridian Semiconductor Corporation. All other trademarks are the property of their respective owners.

Teridian Semiconductor Corporation makes no warranty for the use of its products, other than expressly contained in the Company's warranty detailed in the Teridian Semiconductor Corporation standard Terms and Conditions. The company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice and does not make any commitment to update the information contained herein. Accordingly, the reader is cautioned to verify that this document is current by comparing it to the latest version on http://www.teridian.com or by checking with your sales representative.

Teridian Semiconductor Corp., 6440 Oak Canyon Rd., Suite 100, Irvine, CA 92618 TEL (714) 508-8800, FAX (714) 508-8877, http://www.Teridian.com