# Z86L16 CMOS Z8® LOW-VOLTAGE MICROCONTROLLER ## **GENERAL DESCRIPTION** The Z86L16 is a low-voltage Consumer Controller Processor (CCP") with 1 Kbyte of ROM, and 124 bytes of General-Purpose RAM. The device is packaged in an 18-pin DIP or an 18-pin SOIC, and is manufactured in low-voltage CMOS technology. The Z86L16 offers fast execution, efficient use of memory, sophisticated interrupts, input/output bit manipulation capabilities and easy hardware/software system expansion, along with low-cost and low-power consumption. With this low-voltage process, the device may operate down to 2.0 volts. The Z86L16 features the addition of an Expanded Register File, which allows access to register mapped peripheral and I/O circuits. The CCP offers a flexible I/O scheme, and a number of ancillary features that are useful in many consumer, industrial and automotive applications. The device fulfills applications demanding powerful I/O capabilities with 14 pins dedicated to input and output. These lines are grouped into two ports and are configurable under software control to provide timing, status signals or parallel I/O. Three basic address spaces are available to support this wide range of configurations: Program Memory, Register File, and Expanded Register File. The Register File is composed of 124 bytes of General-Purpose RAM, two I/O Port registers, and 15 Control and Status registers. The Expanded Register File consists of three control registers. With powerful peripheral features such as on-board comparators, counter/timers, watch-dog timer and serial peripheral interface, the Z86L16 meets the needs for most sophisticated controller applications. (See Functional Block Diagram.) #### Notes: All Signals with a preceding front slash, "/", are active Low, e.g.: B//W (WORD is active Low); /B/W (BYTE is active Low, only). Power connections follow conventional descriptions below: | Connection | Circuit | Device | | |------------|-----------------|-----------------|--| | Power | V <sub>cc</sub> | V.,, | | | Ground | GND | V <sub>ss</sub> | | DC-9081-00 (1-20-95) ## **GENERAL DESCRIPTION** (Continued) **Functional Block Diagram** ## PIN DESCRIPTIONS 18-Pin SOIC Configuration 18-Pin DIP Configuration ## **ABSOLUTE MAXIMUM RATINGS** | Symbol | Description | Min | Max | Units | |--------------------------------------------------------------------------|----------------------------------------------------------------|--------------------------|--------------------------------------|---------| | V <sub>CC</sub><br>V <sub>IN</sub><br>T <sub>STG</sub><br>T <sub>A</sub> | Supply Voltage* Input Voltage** Storage Temp Oper Ambient Temp | -0.3<br>-0.3<br>-65<br>† | +7.0<br>V <sub>cc</sub> +0.3<br>+150 | V V C C | #### Notes: - Voltage on Vcc with respect to GND/Vss. - † See Ordering Information - Voltages on all pins with respect to GND/Vss without current limitation. Stress greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended period may affect device reliability. ## STANDARD TEST CONDITIONS The characteristics listed below apply for standard test conditions as noted. All voltages are referenced to ground. Positive current flows into the referenced pin (Test Load Diagram). **Test Load Diagram** # DC ELECTRICAL CHARACTERISTICS | Sym | Parameter<br>Note [2] | V <sub>cc</sub> | T <sub>A</sub> = 0°C<br>Min | to +70°C<br>Max | Typical [7]<br>@ +25°C | Units | Conditions | Notes | |---------|------------------------------------|-----------------|-----------------------------|----------------------|------------------------|------------|---------------------------------------|----------------| | | Max Input Voltage | 2.0V | V <sub>ss</sub> -0.3 | V <sub>cc</sub> +0.3 | | ٧ | | | | | _ | 3.6V | $V_{ss}^{ss}$ -0.3 | V <sub>cc</sub> +0.3 | | V | | | | /<br>СН | Clock Input High<br>Voltage | 2.0V | 0.9 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | 0.9 | ٧ | Driven by External<br>Clock Generator | | | | | 3.6V | $0.9\mathrm{V}_\mathrm{cc}$ | V <sub>cc</sub> +0.3 | 2.0 | ٧ | Driven by External<br>Clock Generator | | | ©L | Clock Input Low<br>Voltage | 2.0V | V <sub>ss</sub> -0.3 | 0.1 V <sub>cc</sub> | 0.9 | ٧ | Driven by External<br>Clock Generator | | | | | 3.6V | V <sub>ss</sub> -0.3 | 0.1 V <sub>cc</sub> | 1.8 | ٧ | Driven by External<br>Clock Generator | | | Н | Input High Voltage | 2.0V | 0.9 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | 1.2 | ٧ | | · | | | Port 2 | 3.6V | 0.9 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | 1.9 | v | | | | 4 | Input High Voltage | 2.0V | 0.7 V <sub>cc</sub> | V <sub>cc</sub> +0.3 | 0.9 | ٧ | | <del></del> | | | Port 3 | 3.6V | $0.7 V_{cc}^{cc}$ | V <sub>cc</sub> +0.3 | 1.9 | V | | | | IL. | Input Low Voltage | 2.0V | V <sub>ss</sub> -0.3 | 0.1 V <sub>cc</sub> | 0.6 | ٧ | | | | | Port 2 | 3.6V | V <sub>ss</sub> -0.3 | 0.1 V <sub>cc</sub> | 1.2 | ٧ | | | | L | Input Low Voltage | 2.0V | V <sub>ss</sub> -0.3 | 0.2 V <sub>cc</sub> | 0.9 | ٧ | | | | | Port 3 | 3.6V | V <sub>ss</sub> -0.3 | 0.2 V <sub>cc</sub> | 1.7 | V | | | | )H1 | Output High Voltage | 2.0V | V <sub>cc</sub> -0.4 | | 1.9 | ٧ | l <sub>oн</sub> = 500 μA | [6] | | | | 3.6V | V <sub>cc</sub> -0.4 | | 3.5 | ٧ | $I_{0H} = 500 \mu A$ | [6] | | н | Output High Voltage | 2.0V | V <sub>cc</sub> -0.4 | | 1.9 | ٧ | l <sub>oн</sub> = -125 μA | | | | Low EMI Mode | 3.6V | V <sub>cc</sub> -0.4 | | 3.5 | ٧ | $I_{0H}^{on} = -125 \mu A$ | | | )L | Output Low Voltage | 2.0V | | 0.4 | 0.1 | ٧ | l <sub>ot</sub> = 250 μA | | | | Low EM Mode | 3.6V | | 0.4 | 0.04 | ٧ | $I_{0L}^{0L} = 250 \mu A$ | | | L1 | Output Low Voltage | 2.0V | | 0.4 | 0.1 | ٧ | I <sub>oL</sub> = 1.0 mA | [6] | | | _ | 3.6V | | 0.4 | 0.04 | ٧ | $I_{0L} = 1.0 \text{ mA}$ | [6] | | L2 | Output Low Voltage | 2.0V | | 1.0 | 0.5 | ٧ | I <sub>ot</sub> = 3 mA,<br>3 Pin Max | [6] | | | | 3.6V | | 1.0 | 0.3 | ٧ | J PIN Max | [6] | | | | 0.01 | | 1.0 | 0.3 | ٧ | I <sub>ot</sub> = 3 mA,<br>3 Pin Max | [O] | | FFSET | Comparator Input | 2.0V | | 25 | 6 | mV | - | | | | Offset Voltage | 3.6V | | 25 | 6 | mV | | | | | Input Leakage | 2.0V | -1.0 | 1.0 | .001 | μA | V <sub>IN</sub> = OV, V <sub>CC</sub> | [8] | | | (Input bias current of comparator) | 3.6V | -1.0 | 1.0 | .001 | μA | $V_{IN}^{IR} = OV, V_{CC}^{IC}$ | [8] | | | Output Leakage | 2.0V | -1.0 | 1.0 | .001 | μA | V <sub>IN</sub> = OV, V <sub>CC</sub> | . <u> </u> | | | | 3.6V | -1.0 | 1.0 | .001 | μA | $V_{IN} = OV, V_{CC}$ | | | | Supply Current | 2.0V | <u> </u> | 6 | 1.2 | mA | @ 8 MHz | [3,4] [9] [10] | | | | 3.6V | | 11.0 | 6 | m <b>A</b> | @ 8 MHz | [3,4] [9] [10] | # DC ELECTRICAL CHARACTERISTICS (Continued) | S/m | Parameter<br>Note [2] | V <sub>cc</sub> | T <sub>A</sub> = 0°C to | +70°C<br>Max | Typical<br>@ + 25°C | Units | Conditions | Notes | |-----------------|-------------------------------------------------------------------------|-----------------|-------------------------|-----------------------|---------------------|-------|-----------------------------------------------------------------------|----------------| | | Standby Current | 2.0V | | 2.0 | 0.5 | mA | HALT Mode V <sub>IN</sub> = OV,<br>V <sub>CC</sub> @ 8 MHz | [3,4] [9] [10] | | | | 3.6V | | 4 | 1.5 | mA | HALT Mode $V_{IN} = 0V$ , $V_{CC}$ 8 MHz | [3,4] [9] [10] | | | | 2.0V | | 1.0 | 0.4 | mA | Clock Divide by 16 © 8 MHz | [3,4] [9] [10] | | | | 3.6V | | 3.0 | 1.0 | mA | Clock Divide by 16<br>@ 8 MHz | [3,4] [9] [10] | | : 22 | Standby Current | 2.0V | | 15 | 1.0 | μА | STOP Mode V <sub>IN</sub> = OV,<br>V <sub>cc</sub> WDT is not Running | [5] | | | | 3.6V | | 15 | 3.0 | μA | STOP Mode V <sub>IN</sub> = OV,<br>V <sub>CC</sub> WDT is not Running | [5] | | | | 2.0V | | 115 | 30 | μA | STOP Mode V <sub>IN</sub> = OV,<br>V <sub>CC</sub> WDT is Running | [5] [9] | | | | 3.6V | | 350 | 180 | μА | STOP Mode V <sub>IN</sub> = OV,<br>V <sub>CC</sub> WDT is Running | [5] [9] | | V 28 | Comparator Input<br>Common Mode Voltage Range<br>Low-Voltage Protection | | | V <sub>cc</sub> -1.5V | | | | | | V <sub>32</sub> | | | | 2.6V | 2.3V | | | | #### Notes: - [1] $V_{ss} = 0V = GND$ - [2] V<sub>cc</sub> range 3.6V to 2.0V [3] All outputs unloaded, I/O pins floating, inputs at rail. - [4] $C_{L_1} = C_{L_2} = 47 \text{ pF}$ - [5] Same as note [4] except inputs at V<sub>cc</sub> [6] STD MODE (not low noise) [7] Typical are at V<sub>cc</sub> = 3.6V and 2.0V. - [8] Input bias currents for comparitor inputs P31, P32, P33. - [9] Internal on-board RC is driving WDT. [10] System clock is external XTAL frequency divided by 2. ## **AC ELECTRICAL CHARACTERISTICS** **Additional Timing** # AC ELECTRICAL CHARACTERISTICS (Reference Additional Timing) | No | Symbol | Parameter | V <sub>cc</sub><br>Note[3] | T <sub>A</sub> = 0°C to +70°C<br>8 MHz | | Units | Notes | |----|------------------|------------------------------------|----------------------------|----------------------------------------|---------------------------------------|-----------------------------------------|---------------------------------| | | | | | Min | Max | | | | 1 | ТрС | Input Clock Period | 2.0V<br>3.6V | 125<br>125 | DC<br>DC | ns<br>ns | [1] [7]<br>[1] [7] | | 2 | TrC,TfC | Clock Input Rise<br>and Fall Times | 2.0V<br>3.6V | | 25<br>25 | ns<br>ns | [1]<br>[1] | | 3 | TwC | Input Clock Width | 2.0V<br>3.6V | 37<br>37 | | ns<br>ns | [1] [7]<br>[1] [7] | | 4 | TwTinL | Timer Input Low Width | 2.0V<br>3.6V | 250<br>250 | · · · · · · · · · · · · · · · · · · · | ns<br>ns | [1] [7]<br>[1] [7] | | 5 | TwTinH | Timer Input High Width | 2.2V<br>3.6V | 5TpC<br>5TpC | | | [1] [7]<br>[1] [7] | | 6 | TpTin | Timer Input Period | 2.0V<br>3.6V | 8TpC<br>8TpC | | | [1] [7]<br>[1] [7] | | 7 | TrTin,<br>TtTin | Timer Input Rise<br>and Fall Timer | 2.0V<br>3.6V | | 100<br>100 | ns<br>ns | [1]<br>[1] | | 8 | TwlL | Int. Request Input<br>Low Time | 2.0V<br>3.6V | 100<br>70 | | ns<br>ns | [1,2]<br>[1,2] | | 9 | TwlH | Int. Request Input<br>High Time | 2.0V<br>3.6V | 5TpC<br>5TpC | | - · · · · · · · · · · · · · · · · · · · | [1,2] [7]<br>[1,2] [7] | | 10 | Twsm | STOP Mode Recovery<br>Width Spec | 2.0V<br>3.6V | 70<br>70 | | ns<br>ns | | | 11 | Tost | Oscillator Startup Time | 2.0V<br>3.6V | 5TpC<br>5TpC | | ns | Reg.<br>[4] [7] | | 12 | Twdt | Watchdog Timer<br>Refresh Time | 2.0V<br>3.6V | 30<br>10 | 150<br>40 | ms | [5]<br>D0 = 0 [6]<br>D1 = 0 [6] | | | | | 2.0V<br>3.6V | 60<br>20 | 300<br>80 | ms<br>ms | D0 = 1 [6]<br>D1 = 0 [6] | | | | | 2.0V<br>3.6V | 120<br>40 | 600<br>160 | ms<br>ms | D0 = 0 [6]<br>D1 = 1 [6] | | | | | 2.0V<br>3.6V | 480<br>160 | 2400<br>610 | ms<br>ms | D0 = 1 [6]<br>D1 = 1 [6] | | 3 | T <sub>POR</sub> | Power On Reset Time | 2.0V<br>3.6V | 15<br>4 | 75<br>20 | ms<br>ms | [5]<br>D0 = 0 [6] | #### Notes: - [1] Timing Reference uses 0.9 V<sub>cc</sub> for a logic 1 and 0.1 V<sub>cc</sub> for a logic 0. [2] Interrupt request via Port 3 (P31-P33) [3] V<sub>cc</sub> range 3.6V to 2.0V [4] SMR-D5 = 0 - [5] Reg. WDTMR - [6] Internal RC Oscillator only. - [7] System clock is XTAL frequency divided by 2. © 1995 by Zilog, Inc. All rights reserved. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Zilog, Inc. The information in this document is subject to change without notice. Devices sold by Zilog, Inc. are covered by warranty and patent indemnification provisions appearing in Zilog, Inc. Terms and Conditions of Sale only. Zilog, Inc. makes no warranty, express, statutory, implied or by description, regarding the information set forth herein or regarding the freedom of the described devices from intellectual property infringement. Zilog, Inc. makes no warranty of merchantability or fitness for any purpose. Zilog, Inc. shall not be responsible for any errors that may appear in this document. Zilog, Inc. makes no commitment to update or keep current the information contained in this document. Zilog's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is executed between the customer and Zilog prior to use. Life support devices or systems are those which are intended for surgical implantation into the body, or which sustains life whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. Zilog, Inc. 210 East Hacienda Ave. Campbell, CA 95008-6600 Telephone (408) 370-8000 Telex 910-338-7621 FAX 408 370-8056