

Integrated Circuit Systems, Inc.

# DIFFERENTIAL-TO-LVDS CLOCK MULTIPLEXER

ICS854058

## **GENERAL DESCRIPTION**



The ICS854058 is an 8:1 Differential-to-LVDS Clock Multiplexer which can operate up to 2.5GHz and is a member of the HiPerClockS™ family of High Performance Clock Solutions from ICS. The ICS854058 has 8 selectable differential clock in-

puts. The PCLK, nPCLK input pairs can accept LVPECL, LVDS, CML or SSTL levels. The fully differential architecture and low propagation delay make it ideal for use in clock distribution circuits. The select pins have internal pulldown resistors. The SEL2 pin is the most significant bit and the binary number applied to the select pins will select the same numbered data input (i.e., 000 selects PCLK0, nPCLK0).

## **F**EATURES

- High speed 8:1 differential multiplexer
- 1 differential LVDS output
- 8 selectable differential PCLK, nPCLK inputs
- PCLKx, nPCLKx pairs can accept the following differential input levels: LVPECL, LVDS, CML, SSTL
- Maximum output frequency: 2.5GHz
- Translates any single ended input signal to LVDS levels with resistor bias on nPCLKx input
- Part-to-part skew: TBD
- Propagation delay: 595ps (typical)
- Supply voltage range: 3.135V to 3.465V
- -40°C to 85°C ambient operating temperature

# BLOCK DIAGRAM



### **PIN ASSIGNMENT**

| PCLK0    | 1  | 24 | D PCLK7     |
|----------|----|----|-------------|
| nPCLK0   | 2  | 23 | nPCLK7      |
| PCLK1    | 3  | 22 | D PLCK6     |
| nPCLK1   | 4  | 21 | nPCLK6      |
| Vdd 🗖    | 5  | 20 |             |
| SEL0     | 6  | 19 | <u> </u> Q0 |
| SEL1     | 7  | 18 | nQ0         |
| SEL2     | 8  | 17 | GND GND     |
| PCLK2    | 9  | 16 | D PCLK5     |
| nPCLK2   | 10 | 15 | nPCLK5      |
| PCLK3    | 11 | 14 | D PCLK4     |
| nPCLK3 🗖 | 12 | 13 | nPCLK4      |
|          |    | _  |             |

#### ICS854058 24-Lead, 173-MIL TSSOP 4.4mm x 7.8mm x 0.92mm body package G Package Top View

The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice.



Integrated Circuit Systems, Inc.

DIFFERENTIAL-TO-LVDS CLOCK MULTIPLEXER

#### TABLE 1. PIN DESCRIPTIONS

| Number  | Name             |        | Туре            | Description                                                                                  |
|---------|------------------|--------|-----------------|----------------------------------------------------------------------------------------------|
| 1       | PCLK0            | Input  | Pulldown        | Non-inverting differential LVPECL clock input.                                               |
| 2       | nPCLK0           | Input  | Pullup/Pulldown | Inverting differential LVPECL clock input. $V_{DD}/2$ default when left floating.            |
| 3       | PCLK1            | Input  | Pulldown        | Non-inverting differential LVPECL clock input.                                               |
| 4       | nPCLK1           | Input  | Pullup/Pulldown | Inverting differential LVPECL clock input.<br>V <sub>DD</sub> /2 default when left floating. |
| 5, 20   | V <sub>DD</sub>  | Power  |                 | Positive supply pins.                                                                        |
| 6, 7, 8 | SEL0, SEL1, SEL2 | Input  | Pulldown        | Clock select input pins. LVCMOS/LVTTL interface levels.                                      |
| 9       | PCLK2            | Input  | Pulldown        | Non-inverting differential LVPECL clock input.                                               |
| 10      | nPCLK2           | Input  | Pullup/Pulldown | Inverting differential LVPECL clock input. $V_{DD}/2$ default when left floating.            |
| 11      | PCLK3            | Input  | Pulldown        | Non-inverting differential LVPECL clock input.                                               |
| 12      | nPCLK3           | Input  | Pullup/Pulldown | Inverting differential LVPECL clock input. $V_{DD}/2$ default when left floating.            |
| 13      | nPCLK4           | Input  | Pullup/Pulldown | Inverting differential LVPECL clock input.<br>V <sub>pp</sub> /2 default when left floating. |
| 14      | PCLK4            | Input  | Pulldown        | Non-inverting differential LVPECL clock input.                                               |
| 15      | nPCLK5           | Input  | Pullup/Pulldown | Inverting differential LVPECL clock input. $V_{DD}/2$ default when left floating.            |
| 16      | PCLK5            | Input  | Pulldown        | Non-inverting differential LVPECL clock input.                                               |
| 17      | GND              | Power  |                 | Power supply ground.                                                                         |
| 18, 19  | nQ0, Q0          | Output |                 | Differential output pair. LVDS interface levels.                                             |
| 21      | nPCLK6           | Input  | Pullup/Pulldown | Inverting differential LVPECL clock input. $V_{DD}/2$ default when left floating.            |
| 22      | PCLK6            | Input  | Pulldown        | Non-inverting differential LVPECL clock input.                                               |
| 23      | nPCLK7           | Input  | Pullup/Pulldown | Inverting differential LVPECL clock input.<br>V <sub>DD</sub> /2 default when left floating. |
| 24      | PCLK7            | Input  | Pulldown        | Non-inverting differential LVPECL clock input.                                               |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.



# **ICS854058**

8:1 DIFFERENTIAL-TO-LVDS CLOCK MULTIPLEXER

#### TABLE 2. PIN CHARACTERISTICS

| Symbol                | Parameter                 | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|---------------------------|-----------------|---------|---------|---------|-------|
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor   |                 |         | 75      |         | KΩ    |
| R <sub>VDD/2</sub>    | Pullup/Pulldown Resistors |                 |         | 50      |         | KΩ    |

#### TABLE 3. CLOCK INPUT FUNCTION TABLE

|      | Inputs |      | Outputs |        |  |
|------|--------|------|---------|--------|--|
| SEL2 | SEL1   | SEL0 | Q0      | nQ0    |  |
| 0    | 0      | 0    | PCLK0   | nPCLK0 |  |
| 0    | 0      | 1    | PCLK1   | nPCLK1 |  |
| 0    | 1      | 0    | PCLK2   | nPCLK2 |  |
| 0    | 1      | 1    | PCLK3   | nPCLK3 |  |
| 1    | 0      | 0    | PCLK4   | nPCLK4 |  |
| 1    | 0      | 1    | PCLK5   | nPCLK5 |  |
| 1    | 1      | 0    | PCLK6   | nPCLK6 |  |
| 1    | 1      | 1    | PCLK7   | nPCLK7 |  |





Integrated Circuit Systems, Inc. **ICS854058** 

#### ABSOLUTE MAXIMUM RATINGS

| Supply Voltage, $V_{DD}$                      | 4.6V                             |
|-----------------------------------------------|----------------------------------|
| Inputs, V <sub>I</sub>                        | -0.5V to $V_{_{\rm DD}}$ + 0.5 V |
| Outputs, I <sub>o</sub>                       |                                  |
| Continuous Current                            | 10mA                             |
| Surge Current                                 | 15mA                             |
| Package Thermal Impedance, $\theta_{_{J\!A}}$ | 70°C/W (0 lfpm)                  |
| Storage Temperature, $T_{\rm STG}$            | -65°C to 150°C                   |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| TABLE 4A. F | Power Supply | DC CHARACTERISTICS, | $V_{DD} = 3.3V \pm 5\%$ |
|-------------|--------------|---------------------|-------------------------|
|-------------|--------------|---------------------|-------------------------|

| S | Symbol          | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|---|-----------------|-------------------------|-----------------|---------|---------|---------|-------|
|   | / <sub>DD</sub> | Positive Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| ١ | DD              | Power Supply Current    |                 |         | 68      |         | mA    |

#### TABLE 4B. LVCMOS/LVTTL DC CHARACTERISTICS, $V_{DD} = 3.3V \pm 5\%$ , TA = -40°C to 85°C

| Symbol          | Parameter          |           | Test Conditions                                | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------|-----------|------------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage | SEL0:SEL2 |                                                | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V               | Input Low Voltage  | SEL0:SEL2 |                                                | -0.3    |         | 0.8                   | V     |
| I <sub>IH</sub> | Input High Current | SEL0:SEL2 | $V_{_{DD}} = V_{_{IN}} = 3.465V$               |         |         | 150                   | μA    |
| I <sub>IL</sub> | Input Low Current  | SEL0:SEL2 | $V_{_{ m DD}} = 3.465$ V, $V_{_{ m IN}} = 0$ V | -10     |         |                       | μA    |

TABLE 4C. LVPECL DC CHARACTERISTICS,  $V_{DD} = 3.3V \pm 5\%$ 

| Symbol           | Parameter          |                       | Test Conditions                                      | Minimum   | Typical | Maximum | Units |
|------------------|--------------------|-----------------------|------------------------------------------------------|-----------|---------|---------|-------|
|                  | Input High Current | PCLK0:PCLK7           | $V_{_{DD}} = V_{_{IN}} = 3.465V$                     |           |         | 150     | μA    |
| чн               | Input High Current | nPCLK0:nPCLK7         | $V_{_{DD}} = V_{_{IN}} = 3.465V$                     |           |         | 150     | μA    |
|                  | Input Low Current  | PCLK0:PCLK7           | $V_{_{ m DD}} = 3.465$ V, $V_{_{ m IN}} = 0$ V       | -10       |         |         | μA    |
| ' <sub>IL</sub>  |                    | nPCLK0:nPCLK7         | $V_{_{DD}} = 3.465 \text{V}, V_{_{IN}} = 0 \text{V}$ | -150      |         |         | μA    |
| V <sub>PP</sub>  | Peak-to-Peak Input | Voltage               |                                                      | 0.15      |         |         | V     |
| V <sub>CMR</sub> | Common Mode Inpu   | ut Voltage; NOTE 1, 2 |                                                      | GND + 1.2 |         |         | V     |

NOTE 1: Common mode voltage is defined as  $V_{H}$ . NOTE 2: For single ended applications, the maximum input voltage for PCLKx, nPCLKx is  $V_{DD}$  + 0.3V.



8:1

# DIFFERENTIAL-TO-LVDS CLOCK MULTIPLEXER

### Table 4D. LVDS DC Characteristics, $V_{_{DD}}$ = 3.3V $\pm$ 5%

| Symbol          | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>od</sub> | Differential Output Voltage      |                 |         | 350     |         | mV    |
| $\Delta V_{OD}$ | V <sub>op</sub> Magnitude Change |                 |         | 50      |         | mV    |
| V <sub>os</sub> | Offset Voltage                   |                 |         | 1.25    |         | V     |
| $\Delta V_{os}$ | V <sub>os</sub> Magnitude Change |                 |         | 50      |         | mV    |

#### Table 5. AC Characteristics, $V_{DD} = 3.135V$ to 3.465V

| Symbol                         | Parameter                    | Test Conditions | Minimum | Typical | Maximum | Units |
|--------------------------------|------------------------------|-----------------|---------|---------|---------|-------|
| f <sub>MAX</sub>               | Output Frequency             |                 |         |         | 2.5     | GHz   |
| t <sub>PD</sub>                | Propagation Delay; NOTE 1    |                 |         | 595     |         | ps    |
| <i>t</i> sk(pp)                | Part-to-Part Skew; NOTE 2, 3 |                 |         | TBD     |         | ps    |
| t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time        | 20% to 80%      |         | 180     |         | ps    |

All parameters measured up to 1.3GHz unless noted otherwise.

NOTE 1: Measured from the differential input crossing point to the differential output crossing point.

NOTE 2: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.

NOTE 3: This parameter is defined according with JEDEC Standard 65.



8:1

DIFFERENTIAL-TO-LVDS CLOCK MULTIPLEXER

# **PARAMETER MEASUREMENT INFORMATION**





# **APPLICATION** INFORMATION

### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS

*Figure 1* shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF =  $V_{DD}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio

of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{DD}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609.



### LVDS DRIVER TERMINATION

A general LVDS interface is shown in *Figure 2*. In a 100 $\Omega$  differential transmission line environment, LVDS drivers require a matched load termination of 100 $\Omega$  across near the receiver in-

put. For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the un-used outputs.







# ICS854058

DIFFERENTIAL-TO-LVDS CLOCK MULTIPLEXER

gested here are examples only. If the driver is from another

vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the

driver termination requirements.

#### LVPE CL CLOCK INPUT INTERFACE

The PCLK /nPCLK accepts LVPECL, CML, SSTL and other differential signals. Both  $V_{SWING}$  and  $V_{OH}$  must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. *Figures 3A to 3E* show interface examples for the HiPerClockS PCLK/nPCLK input driven by the most common driver types. The input interfaces sug-

FIGURE 3A. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A CML DRIVER



FIGURE 3C. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER



FIGURE 3E. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVPECL DRIVER WITH AC COUPLE

2.5V 2.5V R3 R4 120 PCLK PCLK

FIGURE 3B. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY AN SSTL IN DRIVER



FIGURE 3D. HIPERCLOCKS PCLK/nPCLK INPUT DRIVEN BY A 3.3V LVDS DRIVER



DIFFERENTIAL-TO-LVDS CLOCK MULTIPLEXER

#### SCHEMATIC EXAMPLE

An application schematic example of ICS854058 is shown in *Figure 4*. The inputs can accept various types of differential signals. In this example, the inputs are driven by LVDS drivers. The transmission lines are assumed to be  $100\Omega$  differential. The  $100\Omega$  matched loads termination should be located near the receivers. It is recommended at least one decoupling capacitor per power pin. The decoupling capacitor should be low ESR and located as close as possible to the power pin.



FIGURE 4. ICS854058 SCHEMATIC EXAMPLE



# **R**ELIABILITY INFORMATION

### Table 6. $\boldsymbol{\theta}_{JA} \text{vs.}$ Air Flow Table for 24 Lead TSSOP

| $\theta_{JA}$ by Velocity (Linear Feet per Minute) |          |            |            |  |  |
|----------------------------------------------------|----------|------------|------------|--|--|
| Multi-Layer PCB, JEDEC Standard Test Boards        | <b>0</b> | <b>200</b> | <b>500</b> |  |  |
|                                                    | 70°C/W   | 63°C/W     | 60°C/W     |  |  |

#### TRANSISTOR COUNT

The transistor count for ICS854058 is: 361



8:1

DIFFERENTIAL-TO-LVDS CLOCK MULTIPLEXER

#### PACKAGE OUTLINE - G SUFFIX FOR 24 LEAD TSSOP



#### TABLE 7. PACKAGE DIMENSIONS

|            | Millimeters                                                              |  |  |
|------------|--------------------------------------------------------------------------|--|--|
| Minimum    | Maximum                                                                  |  |  |
| 24         |                                                                          |  |  |
|            | 1.20                                                                     |  |  |
| 0.05       | 0.15                                                                     |  |  |
| 0.80       | 1.05                                                                     |  |  |
| 0.19       | 0.30                                                                     |  |  |
| 0.09       | 0.20                                                                     |  |  |
| 7.70       | 7.90                                                                     |  |  |
| 6.40 BASIC |                                                                          |  |  |
| 4.30       | 4.50                                                                     |  |  |
| 0.65 BASIC |                                                                          |  |  |
| 0.45       | 0.75                                                                     |  |  |
| 0°         | 8°                                                                       |  |  |
|            | 0.10                                                                     |  |  |
|            | <br>0.05<br>0.80<br>0.19<br>0.09<br>7.70<br>6.40<br>4.30<br>0.65<br>0.45 |  |  |



8:1

DIFFERENTIAL-TO-LVDS CLOCK MULTIPLEXER

#### TABLE 8. ORDERING INFORMATION

| Part/Order Number | Marking     | Package                        | Count       | Temperature   |
|-------------------|-------------|--------------------------------|-------------|---------------|
| 854058AG          | ICS854058AG | 24 Lead TSSOP                  | 60 per tube | -40°C to 85°C |
| 854058AG          | ICS854058AG | 24 Lead TSSOP on Tape and Reel | 2500        | -40°C to 85°C |

The aforementioned trademark, HiPerClockS<sup>TM</sup> is a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries.

While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.