April 1988 Revised August 1999 # 74F545 # **Octal Bidirectional Transceiver with 3-STATE Outputs** ## **General Description** The 74F545 is an 8-bit, 3-STATE, high-speed transceiver. It provides bidirectional drive for bus-oriented microprocessor and digital communications systems. Straight through bidirectional transceivers are featured, with 24 mA bus drive capability on the A Ports and 64 mA bus drive capability on the B Ports. One input, Transmit/Receive $(T/\overline{R})$ determines the direction of logic signals through the bidirectional transceiver. Transmit enables data from A-to-B Ports; Receive enables data from B-to-A Ports. The Output Enable input disables both A and B Ports by placing them in a 3-STATE condition. #### **Features** - Higher drive than 8304 - 8-bit bidirectional data flow reduces system package count - 3-STATE inputs/outputs for interfacing with bus-oriented systems - 24 mA and 64 mA bus drive capability on A and B Ports, respectively - Transmit/Receive and Output Enable simplify control logic - Guaranteed 4000V minimum ESD protection ## **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|---------------------------------------------------------------------------| | 74F545SC | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide | | 74F545PC | N20A | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ## **Logic Symbols** # **Connection Diagram** # **Unit Loading/Fan Out** | Pin Names | Description | U.L. | Input I <sub>IH</sub> /I <sub>IL</sub> | | | |--------------------------------|----------------------------------|----------------|-----------------------------------------|--|--| | rin Names | Description | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> | | | | ŌĒ | Output Enable Input (Active LOW) | 1.0/2.0 | 20 μA/–1.2 mA | | | | T/R | Transmit/Receive Input | 1.0/2.0 | 20 μA/–1.2 mA | | | | A <sub>0</sub> -A <sub>7</sub> | Side A 3-STATE Inputs or | 3.5/1.083 | 70 μΑ/–650 μΑ | | | | | 3-STATE Outputs | 150/40 (33.3) | -3 mA/24 mA (20 mA) | | | | B <sub>0</sub> -B <sub>7</sub> | Side B 3-STATE Inputs or | 3.5/1.083 | 70 μΑ/–650 μΑ | | | | | 3-STATE Outputs | 600/106.6 (80) | -12 mA/64 mA (48 mA) | | | # **Truth Table** | In | outs | Outputs | |----|------|---------------------| | ŌE | T/R | | | L | L | Bus B Data to Bus A | | L | н | Bus A Data to Bus B | | Н | X | High Z | - H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial Z = High Impedance # **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. # **Absolute Maximum Ratings**(Note 1) $\begin{array}{ll} \mbox{Storage Temperature} & -65^{\circ}\mbox{C to } +150^{\circ}\mbox{C} \\ \mbox{Ambient Temperature under Bias} & -55^{\circ}\mbox{C to } +125^{\circ}\mbox{C} \\ \end{array}$ Junction Temperature under Bias $-55^{\circ}$ C to +125 C $V_{CC}$ Pin Potential to Ground Pin -0.5V to +7.0V Voltage Applied to Output in HIGH State (with V<sub>CC</sub> = 0V) $\begin{array}{ll} \mbox{Standard Output} & -0.5\mbox{V to V}_{\mbox{CC}} \\ \mbox{3-STATE Output} & -0.5\mbox{V to +5.5\mbox{V}} \end{array}$ Current Applied to Output % in LOW State (Max) twice the rated $I_{OL}$ (mA) ESD Last Passing Voltage (Min) 4000V # Recommended Operating Conditions Free Air Ambient Temperature 0°C to +70°C Supply Voltage +4.5V to +5.5V **Note 1:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: Either voltage limit or current limit is sufficient to protect inputs. ## **DC Electrical Characteristics** | Symbol | Parameter | | Min | Тур | Max | Units | v <sub>cc</sub> | Conditions | |------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------|-----|--------------|-------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | | V | | Recognized as a HIGH Signal | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | V | | Recognized as a LOW Signal | | V <sub>CD</sub> | Input Clamp Diode Voltage | | | | -1.2 | V | Min | $I_{IN} = -18 \text{ mA } (\overline{OE}, T/\overline{R})$ | | V <sub>OH</sub> | Voltage | 10% V <sub>CC</sub><br>10% V <sub>CC</sub><br>10% V <sub>CC</sub><br>5% V <sub>CC</sub><br>5% V <sub>CC</sub> | 2.5<br>2.4<br>2.0<br>2.7<br>2.7 | | | V | Min | $\begin{split} I_{OH} &= -1 \text{ mA } (A_n) \\ I_{OH} &= -3 \text{ mA } (A_n) \\ I_{OH} &= -15 \text{ mA } (B_n) \\ I_{OH} &= -1 \text{ mA } (A_n) \\ I_{OH} &= -3 \text{ mA } (A_n) \end{split}$ | | V <sub>OL</sub> | | 10% V <sub>CC</sub> | | | 0.5<br>0.55 | V | Min | $I_{OL} = 24 \text{ mA } (A_n)$<br>$I_{OL} = 64 \text{ mA } (B_n)$ | | I <sub>IH</sub> | Input HIGH<br>Current | | | | 5.0 | μА | Max | $V_{IN} = 2.7V (\overline{OE}, T/\overline{R})$ | | I <sub>BVI</sub> | Input HIGH Current<br>Breakdown Test | | | | 7.0 | μА | Max | $V_{IN} = 7.0V (\overline{OE}, T/\overline{R})$ | | I <sub>BVIT</sub> | Input HIGH Current<br>Breakdown (I/O) | | | | 0.5 | mA | Max | $V_{IN} = 5.5V (A_n, B_n)$ | | I <sub>CEX</sub> | Output HIGH<br>Leakage Current | | | | 50 | μА | Max | V <sub>OUT</sub> = V <sub>CC</sub> | | V <sub>ID</sub> | Input Leakage<br>Test | | 4.75 | | | V | 0.0 | $I_{ID} = 1.9 \mu\text{A}$<br>All Other Pins Grounded | | l <sub>OD</sub> | Output Leakage<br>Circuit Current | | | | 3.75 | μА | 0.0 | V <sub>IOD</sub> = 150 mV<br>All Other Pins Grounded | | I <sub>IL</sub> | Input LOW Current | | | | -1.2 | mA | Max | $V_{IN} = 0.5V (\overline{OE}, T/\overline{R})$ | | I <sub>IH</sub> + I <sub>OZH</sub> | Output Leakage Current | | | | 70 | μΑ | Max | $V_{OUT} = 2.7V (A_n, B_n)$ | | $I_{IL} + I_{OZL}$ | Output Leakage Current | | | | -650 | μΑ | Max | $V_{OUT} = 0.5V (A_n, B_n)$ | | los | Output Short-Circuit Current | | -60<br>-100 | | -150<br>-225 | mA | Max | $V_{OUT} = 0V (A_n)$<br>$V_{OUT} = 0V (B_n)$ | | $I_{ZZ}$ | Bus Drainage Test | | | | 500 | μΑ | 0.0V | V <sub>OUT</sub> = 5.25V | | I <sub>CCH</sub> | Power Supply Current | | | 70 | 90 | mA | Max | V <sub>O</sub> = HIGH | | I <sub>CCL</sub> | Power Supply Current | | | 95 | 120 | mA | Max | $V_O = LOW$ | | I <sub>CCZ</sub> | Power Supply Current | | | 85 | 110 | mA | Max | $V_O = HIGH Z$ | | Symbol | Parameter | $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ | | | $T_A = -55^{\circ}C \text{ to } +125^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ | | $T_A = 0$ °C to +70°C<br>$V_{CC} = +5.0V$<br>$C_L = 50$ pF | | Units | | | | | | | | | |------------------|---------------------|-------------------------------------------------------------|----------------------------------|-----|---------------------------------------------------------------------------------------|------|------------------------------------------------------------|-----|-------|------------------|-------------------|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | Min | Тур | Max | Min | Max | Min | Max | | | | | | | | | | | | | t <sub>PLH</sub> | Propagation Delay | 2.5 | 4.2 | 6.0 | 2.0 | 7.5 | 2.5 | | | | t <sub>PHL</sub> | $A_n$ to $B_n$ or $B_n$ to $A_n$ | 2.5 | 4.6 | 6.0 | 2.0 | 7.5 | 2.5 | 7.0 | ns | | | | | | | | t <sub>PZH</sub> | Output Enable Time | 3.0 | 5.3 | 7.0 | 2.5 | 9.0 | 3.0 | 8.0 | | | | | | | | | | | $t_{PZL}$ | | 3.5 | 6.0 | 8.0 | 3.0 | 10.0 | 3.5 | 9.0 | | | | | | | | | | | t <sub>PHZ</sub> | Output Disable Time | 3.0 | 5.0 | 6.5 | 2.5 | 9.0 | 3.0 | 7.5 | ns | | | | | | | | | | t <sub>PLZ</sub> | | 2.0 | 5.0 | 6.5 | 2.0 | 10.0 | 2.0 | 7.5 | | | | | | | | | | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N20A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com