# SID11x2K **SCALE-iDriver** Family Up to 8 A Single Channel IGBT/MOSFET Gate Driver Providing Reinforced Galvanic Isolation ### **Product Highlights** #### **Highly Integrated, Compact Footprint** - Split outputs providing up to 8 A peak drive current - Integrated FluxLink<sup>™</sup> technology providing safe isolation between primary-side and secondary-side - Rail-to-rail stabilized output voltage - Unipolar supply voltage for secondary-side - Suitable for 600 V / 650 V / 1200 V IGBT and MOSFET switches - Up to 250 kHz switching frequency - · Low propagation delay time 260 ns - Propagation delay jitter ±5 ns - -40 °C to 125 °C operating ambient temperature - · High common-mode transient immunity - eSOP package with 9.5 mm creepage and clearance ### **Advanced Protection / Safety Features** - Undervoltage lock-out protection for primary and secondary-side (UVLO) and fault feedback - Short-circuit protection using V<sub>CESAT</sub> monitoring and fault feedback Advanced Soft Shut Down (ASSD) #### **Full Safety and Regulatory Compliance** - 100% production partial discharge test - 100% production HIPOT compliance testing at 6 kV RMS 1 s - Reinforced insulation meets VDE 0884-10 #### **Green Package** Halogen free and RoHS compliant #### **Applications** - General purpose and servo drives - · UPS, solar, welding inverters and power supplies ### **Description** The SID11x2K is a single channel IGBT and MOSFET driver in an eSOP package. Reinforced galvanic isolation is provided by Power Integrations' innovative solid insulator FluxLink technology. The up to 8 A peak output drive current enables the product to drive devices up to 450 A (typical) without requiring any additional active components. For gate drive requirements that exceed the stand-alone capability of the SID1182K's, an external amplifier (booster) may be added. Stable positive and negative voltages for gate control are provided by one unipolar isolated voltage source. Additional features such as short-circuit protection (DESAT) with Advanced Soft Shut Down (ASSD), undervoltage lock-out (UVLO) for primary-side and secondary-side and rail-to-rail output with temperature and process compensated output impedance guarantee safe operation even in harsh conditions. Controller (PWM and fault) signals are compatible with 5 V CMOS logic, which may also be adjusted to 15 V levels by using external resistor divider. | Product Portfolio | | |----------------------|---------------------------| | Product <sup>1</sup> | Peak Output Drive Current | | SID1112K | 1.0 A | | STD1132K | 25Δ | SID1152K 5.0 A 8.0 A SID1182K Table 1. SCALE-iDriver Portfolio. 1. Package: eSOP-R16B. Figure 2. eSOP-R16B Package. Figure 1. Typical Application Schematic. Figure 3. Functional Block Diagram. #### **Pin Functional Description** #### VCC Pin (Pin 1): This pin is the primary-side supply voltage connection. ### GND Pin (Pin 3-6): This pin is the connection for the primary-side ground potential. All primary-side voltages refer to the pin. ### IN Pin (Pin 7): This pin is the input for the logic command signal. #### **SO Pin (Pin 8):** This pin is the output for the logic fault signal (open drain). #### NC Pin (Pin 9): This pin must be un-connected. Minimum PCB pad size for soldering is required. #### VEE Pin (Pin 10): Common (IGBT emitter/MOSFET source) output supply voltage. #### VCE Pin (Pin 11): This pin is the desaturation monitoring voltage input connection. #### VGXX Pin (Pin 12): This pin is the bootstrap and charge pump supply voltage source. #### GH Pin (Pin 13): This pin is the driver output – sourcing current (turn-on) connection. #### VISO Pin (Pin 14): This pin is the input for the secondary-side positive supply voltage. #### COM Pin (Pin 15): This pin provides the secondary-side reference potential. #### GL Pin (Pin 16): This pin is the driver output – sinking current (turn-off). Figure 4. Pin Configuration. ### **SCALE-iDriver Functional Description** The single channel SCALE-iDriver<sup>TM</sup> family is designed to drive IGBTs and MOSFETs or other semiconductor power switches with a blocking voltage of up to 1200 V and provide reinforced isolation between micro-controller and the power semiconductor switch. The logic input (PWM) command signals applied via the IN pin and the primary supply voltage supplied via the VCC pin are both reference to the GND pin. The working status of the power semiconductor switch and SCALE-iDriver is monitored via the SO pin. PMW command signals are transferred from the primary (IN) to secondary-side via FluxLink isolation technology. The GH pin supplies a positive gate voltage and charges the semiconductor gate during the turn-on process. The GL pin supplies the negative voltage and discharges the gate during the turn-off process. Short-circuit protection is implemented using a desaturation detection technique monitored via the VCE pin. After the SCALE-iDriver detects a short-circuit, the semiconductor turn-off process is implemented using an Advanced Soft Shut Down (ASSD) technique. #### **Power Supplies** The SID11x2K requires two power supplies. One is the primary-side ( $V_{\text{VCC}}$ ) which powers the primary-side logic and communication with the secondary (insulated) side. One supply voltage is required for the secondary-side, $V_{\text{TOT}}$ is applied between the VISO pin and the COM pin. $V_{\text{TOT}}$ needs to be insulated from the primary-side and must provide at least the same insulation capabilities as the SCALE-iDriver. $V_{\text{TOT}}$ must have a low capacitive coupling to the primary or any other secondary-side. The positive gate-emitter voltage is provided by $V_{\text{VISO}}$ which is internally generated and stabilized to 15 V (typically) with respect to VEE. The negative gate-emitter voltage is provided by $V_{\text{VEE}}$ with respect to COM. Due to the limited current sourcing capabilities of the VEE pin, any additional load needs to be applied between the VISO and COM pins. No additional load between VISO and VEE pins or between VEE and COM pins is allowed. #### Input and Fault Logic (Primary-Side) The input (IN) and output (SO) logic is designed to work directly with micro-controllers using 5 V CMOS logic. If the physical distance between the controller and the SCALE-iDriver is large or if a different logic level is required the resistive divider in Figure 5, or Schmitt-trigger ICs (Figures 13 and 14) can be used. Both solutions adjust the logic level as necessary and will also improve the driver's noise immunity. Gate driver commands are transferred from the IN pin to the GH and GL pins with a propagation delay $t_{_{P(LH)}}$ and $t_{_{P(HL)}}.$ The SO pin current is defined as $I_{\text{SO}}\text{;}$ voltage during low status is defined as $V_{\text{SO(FAULT)}}\text{.}$ #### **Output (Secondary-Side)** The gate of the power semiconductor switch to be driven can be connected to the SCALE-iDriver output via pins GH and GL, using two different resistor values. Turn-on gate resistor $R_{\text{GON}}$ needs to be Figure 5. Increased Threshold Voltages $V_{IN+LT}$ and $V_{IN+HT}$ . For $R_1=3.3~{\rm k}\Omega$ and $R_2=1~{\rm k}\Omega$ the IN Logic Level is 15 V. connected to the GH pin and turn-off gate resistor $R_{\text{GOFF}}$ to the GL pin. If both gate resistors have the same value, the GL and GH pins can be connected together. Note: The SCALE-iDriver data sheet defines the $R_{\text{GH}}$ and $R_{\text{GL}}$ values as total resistances connected to the respective pins GH and GL. Note that most power semiconductor data sheets specify an internal gate resistor $R_{\text{GINT}}$ which is already integrated into the power semiconductor switch. In Addition to $R_{\text{GINT}}$ external resistor devices $R_{\text{GON}}$ and $R_{\text{GOFF}}$ are specified to setup the gate current levels to the application requirements. Consequently, $R_{\text{GH}}$ is the sum of $R_{\text{GON}}$ and $R_{\text{GINT}}$ , as shown in Figures 9 and 10. Careful consideration should be given to the power dissipation and peak current associated with the external gate resistors. The GH pin output current source ( $I_{\rm GH}$ ) of SID1182K is capable of handling up to 7.3 A during turn-on, and the GL pin output current source ( $I_{\rm GL}$ ) is able to sink up to 8.0 A during turn-off. The SCALE-iDriver's internal resistances are described as $R_{\rm GHI}$ and $R_{\rm GLI}$ respectively. If the gate resistors for SCALE-iDriver family attempt to draw a higher peak current, the peak current will be internally limited to a safe value, see Figures 6 and 7. Figure 8 shows the peak current Figure 6. Turn-On Peak Output Current (Source) vs. Ambient Temperature. Conditions: $V_{CC}=5$ V, $V_{TOT}=25$ V, $f_{s}=20$ kHz, Duty Cycle = 50%. Turn-Off Peak Output Current (Sink) vs. Ambient Temperature. Figure 7. Conditions: $V_{VCC} = 5 \text{ V}$ , $V_{TOT} = 25 \text{ V}$ , $f_s = 20 \text{ kHz}$ , Duty Cycle = 50% that can be achieved for a given supply voltage for same gate resistor values, load capacitance and layout design. #### **Short-Circuit Protection** The SCALE-iDriver uses the semiconductor desaturation effect to detect short-circuits and protects the device against damage by employing an Advanced Soft Shut Down (ASSD) technique. Desaturation can be detected using two different circuits, either with diode sense circuitry $\rm D_{\rm VCE}$ (Figure 10) or with resistors $\rm R_{\rm VCEX}$ (Figure 9). With the help of a well stabilized $V_{VISO}$ and a Schottky diode ( $D_{STO}$ ) connected between semiconductor gate and VISO pin the short-circuit current value can be limited to a safe value. During the off-state, the VCE pin is internally connected to the COM pin and $C_{\text{RFS}}$ is discharged (red curve in Figure 11 represents the potential of the VCE pin). When the power semiconductor switch receives a turn-on command, the collector-emitter voltage (V<sub>CE</sub>) decreases from the off-state level same as the DC-link voltage to a normally much lower on-state level (see blue curve in Figure 11) and $\rm C_{RES}$ begins to be charged up to the $\rm V_{CE}$ saturation level (V\_{CE\,SAT}). $\rm \ C_{RES}$ charging time depends on the resistance of $R_{\text{VCEX}}$ (Figure 9), DC-link voltage and $C_{RES}$ and $R_{VCE}$ value. The $V_{CE}$ voltage during on-state is continuously observed and compared with a reference voltage, $V_{DES}$ . The $V_{DES}$ level is optimized for IGBT applications. As soon as $V_{CE} > V_{DES}$ (red circle in Figure 11), the driver turns off the power semiconductor switch with a controlled collector current slope, limiting the $V_{CF}$ overvoltage excursions to below the maximum collector-emitter voltage ( $V_{CFS}$ ). Turn-on commands during this time and during $t_{SO}$ are ignored, and the SO pin is connected to GND. The response time $t_{_{RES}}$ is the $C_{_{RES}}$ charging time and describes the delay between $V_{_{CE}}$ asserting and the voltage on the VCE pin rising (see Figure 11). Response time should be long enough to avoid false tripping during semiconductor turn-on and is adjustable via R<sub>pes</sub> and $C_{RES}$ (Figure 10) or $R_{VCE}$ and $C_{RES}$ (Figure 9) values. It should not be longer than the period allowed by the semiconductor manufacturer. #### Safe Power-Up and Power-Down During driver power-up and power-down, several unintended input / output states may occur. In order to avoid these effects, it is recommended that the IN pin is kept at logic low during power-up Turn-On and Turn-Off Peak Output Current vs. Secondary-Side Total Figure 8. Supply Voltage ( $V_{\text{TOT}}$ ). Conditions: $V_{VCC}=5$ V, $T_{J}=25$ °C, $R_{GH}=4$ $\Omega$ , $R_{GL}=3.4$ $\Omega$ , $C_{LOAD}=100$ nF, $f_{S}=1$ kHz, Duty Cycle = 50%. Short-Circuit Protection using a Resistor Chain R<sub>VCEV</sub>\* and power-down. Any supply voltage related to VCC, VISO, VEE and VGXX pins should be stabilized using ceramic capacitors C<sub>1</sub>, C<sub>S1X</sub>, C<sub>S2X</sub>, C<sub>GXX</sub> respectively as shown in Figures 13 and 14. After supply voltages reach their nominal values, the driver will begin to function after a time delay t<sub>START</sub>, #### **Short-Pulse Operation** If command signals applied to the IN pin are shorter than the minimum specified by $t_{\text{GF(MIN)}}$ , then SCALE-iDriver output signals, GH and GL pins, will extend to value $t_{\text{GE(MIN)}}$ . The duration of pulses longer than t<sub>GE(MIN)</sub> will not be changed. Figure 10. Short-Circuit Protection Using Rectifier Diode D<sub>vcr</sub>. Figure 11. Short-Circuit Protection Using Resistors Chain $R_{VCFX}$ #### **Advanced Soft Shut Down (ASSD)** This function is activated after a short-circuit is detected. It protects the power semiconductor switch against destruction by ending the turn-on state and limiting the current slope in order to keep momentary $V_{\text{CE}}$ overvoltages below $V_{\text{CES}}.$ This function is particularly suited to IGBT applications. Figure 12 shows how the ASSD function operates. The $V_{\text{CE}}$ desaturation is visible during time period P1 (yellow line). During this time, the gate-emitter voltage (green line) is kept very stable. Collector current (pink line) is also well stabilized and limited to a safe value. At the end of period P1, $V_{GE}$ is reduced during $t_{FSSD1}$ . Due to collector current decrease a small $V_{CE}$ overvoltage is seen. During $t_{FSSD1}$ $V_{GE}$ is further reduced and the gate of the power semiconductor switch is further discharged. During $t_{FSSD2}$ additional small $V_{CE}$ overvoltage events may occur. Once $V_{GE}$ drops below the gate threshold of the IGBT, the collector current has decayed almost to zero and the remaining gate charge is removed – ending the short-circuit event. The whole short-circuit current detection and safe switch-off is lower than 10 $\mu$ s (8 $\mu$ s in this example). Figure 12. Advanced Soft Shut Down Function. ### **Application Examples and Components Selection** Figures 13 and 14 show the schematic and typical components used for a SCALE-iDriver design. In both cases the primary-side supply voltage (V $_{\rm VCC}$ ) is connected between VCC and GND pins and supported through a supply bypass ceramic capacitor C $_{\rm I}$ (4.7 $\mu F$ typically). If the command signal voltage level is higher than the rated IN pin voltage (in this case 15 V) a resistive voltage divider should be used. Additional capacitor C $_{\rm F}$ and Schmitt trigger IC $_{\rm I}$ can be used to provide input signal filtering. The SO output has 5 V logic and the R $_{\rm SO}$ is selected so that it does not exceed absolute maximum rated I $_{\rm SO}$ current. The secondary-side isolated power supply ( $V_{TOT}$ ) is connected between VISO and COM. The positive voltage rail ( $V_{VISO}$ ) is supported through 4.7 $\mu$ F ceramic capacitors $C_{S21}$ and $C_{S22}$ connected in parallel. The negative voltage rail ( $V_{VEE}$ ) is similarly supported through capacitors $C_{\text{S11}}$ and $C_{\text{S12}}.$ The gate charge will vary according to the type of power semiconductor switch that is being driven. Typically, $C_{\text{S11}}$ + $C_{\text{S12}}$ should be at least 3 $\mu\text{F}$ multiplied by the total gate charge of the power semiconductor switch (Q<sub>GATE</sub>) divided by 1 $\mu\text{C}.$ A 10 nF capacitor $C_{\text{GXX}}$ is connected between the GH and VGXX pins. The gate of the power semiconductor switch is connected through resistor $R_{\mbox{\scriptsize GON}}$ to the GH pin and by $R_{\mbox{\scriptsize GOFF}}$ to the GL pin. If the value of $R_{\mbox{\scriptsize GON}}$ is the same as $R_{\mbox{\scriptsize GOFF}}$ the GH pin can be connected to the GL pin and a common gate resistor can be connected to the gate. In each case, proper consideration needs to be given to the power dissipation and temperature performance of the gate resistors. To ensure gate voltage stabilization and collector current limitation during a short-circuit, the gate is connected to the VISO pin through a Schottky diode $D_{\text{STO}}$ (for example PMEG4010). Figure 13. SCALE-iDriver Application Example Using a Resistor Network for Desaturation Detection. Figure 14. SCALE-iDriver Application Example Using Diodes for Desaturation Detection. To avoid parasitic power-switch-conduction during system power-on, the gate is connected to COM through 6.8 k $\Omega$ resistor. Figure 13 shows how switch desaturation can be measured using resistors $R_{\text{VCE2}}-R_{\text{VCE11}}.$ In this example all the resistors have a value of $100~\text{k}\Omega$ and 1206 size. The total resistance is $1~\text{M}\Omega.$ The resistors should be chosen to limit current to between 0.6 mA to 0.8 mA at maximum DC-link voltage. The sum of $R_{\text{VCE2}}-R_{\text{VCE11}}$ should be approximately $1~\text{M}\Omega$ for 1200~V semiconductors and $500~\text{k}\Omega$ for 600~V semiconductors. In each case the resistor string must provide sufficient creepage and clearance distances between collector of the semiconductor and SCALE-iDriver. The low leakage diode $D_{\text{CL}}$ keeps the short-circuit duration constant over a wide DC-link voltage range. Figure 14 illustrates how diodes $D_{\text{VCE1}}$ and $D_{\text{VCE2}}$ may be used to measure switch desaturation. For insulation, two diodes in SMD packages are used (STTH212U for example). $R_{\text{RES}}$ connected to VISO guarantees current flow through the diodes when the semiconductor is in the on-state. When the switch desaturates, $C_{\text{RES}}$ starts to be charged through $R_{\text{RES}}$ . In this configuration the response time is controlled by $R_{\text{RES}}$ and $C_{\text{RES}}$ . In this application example $C_{\text{RES}} = 33~\text{pF}$ and $R_{\text{RES}} = 62~\text{k}\Omega$ ; if desaturation is too sensitive or the short-circuit duration too long, both $C_{\text{RES}}$ and $R_{\text{RES}}$ can be adjusted. Figure 15 shows the recommended PCB layout and corresponds to the schematic in Figure 13. The PCB is a two layer design. It is important to ensure that PCB traces do not cover the area below the desaturation resistors or diodes $D_{\text{VCE1}}$ and $D_{\text{VCE2}}$ . This is a critical design requirement to avoid coupling capacitance with the SCALE-iDriver's VCE pin and isolation issues within the PCB. Gate resistors are located physically close to the power semiconductor switch. As these components can get hot, it is recommended that they are placed away from the SCALE-iDriver. ### Power Dissipation and IC Junction Temperature Estimation First calculation in designing the power semiconductor switch gate driver stage is to calculate the required gate power - $P_{DRV}$ . The power is calculated based on equation 1: $$P_{DRV} = Q_{GATE} \times f_S \times V_{TOT} \tag{1}$$ where, $Q_{\mbox{\tiny GATE}}$ – Controlled power semiconductor switch gate charge (derived for the particular gate potential range defined by $V_{\mbox{\tiny TOT}}$ ). See semiconductor manufacturer data sheet. $f_{\rm S}$ – Switching frequency which is same as applied to the IN pin of SCALE-iDriver. V<sub>TOT</sub> – SCALE-iDriver secondary-side supply voltage. In addition to $P_{DRW}$ $P_p$ (primary-side IC power dissipation) and $P_{SNL}$ (secondary-side IC power dissipation without capacitive load) must be considered. Both are ambient temperature and switching frequency dependent (see typical performance characteristics). $$P_{P} = V_{VCC} \times I_{VCC}$$ $$P_{SNL} = V_{TOT} \times I_{VISO}$$ (2) (3) $$P_{SNL} = V_{TOT} imes I_{VISO}$$ (3) During IC operation, the $P_{\tiny DRV}$ power is shared between turn-on ( $R_{\tiny GH}$ ), turn-off ( $R_{\tiny GL}$ ) external gate resistors and internal driver resistances $R_{\tiny GHI}$ and $R_{\tiny GLI}$ . For junction temperature estimation purposes, the dissipated power under load ( $P_{\tiny OL}$ ) inside the IC can be calculated accordingly to equation 4: $$P_{OL} = 0.5 \times Q_{GATE} \times f_S \times V_{TOT} \times \left(\frac{R_{GHI}}{R_{GHI} + R_{GH}} + \frac{R_{GHL}}{R_{GHL} + R_{GL}}\right) \tag{4}$$ $R_{_{GH}}$ and $R_{_{GL}}$ represent sum of external ( $R_{_{GON'}}$ $R_{_{GOFF}}$ ) and power semiconductor internal gate resistance ( $R_{_{GINT}}$ ): $$R_{GH} = R_{GON} + R_{GINT}$$ $R_{GL} = R_{GOFF} + R_{GINT}$ Total IC power dissipation ( $P_{\mbox{\scriptsize DIS}}$ ) is estimated as sum of equations 2, 3 and 4: $$P_{DIS} = P_P + P_{SNL} + P_{OL}$$ (5) The operating junction temperature $(T_j)$ for given ambient temperature $(T_A)$ can be estimated according to equation 6: $$T_{J} = \theta_{JA} \times P_{DIS} + T_{A} \tag{6}$$ #### **Example** An example is given below, $$f_{\rm S}=$$ 20 kHz, T<sub>A</sub> = 85 °C, V<sub>TOT</sub> = 25 V, V<sub>VCC</sub> = 5 V. Q<sub>GATE</sub> = 2.5 $\mu C$ (the gate charge value here should correspond to selected V<sub>TOT</sub>), R<sub>GINT</sub> = 2.5 $\Omega$ , R<sub>GON</sub> = R<sub>GOFF</sub> = 1.8 $\Omega$ . $P_{_{DRV}}=2.5~\mu C\times 20~kHz\times 25~V=1.25~W,$ according to equation 1. $P_{_{P}}=5~V\times 13.5~mA=67~mW,$ according to equation 2 (see Figure 18). $P_{_{SNI}}=25~V\times 7.5~mA=185~mW,$ according to equation 3 (see Figure 20). The dissipated power under load is: $$\begin{split} \mathrm{P_{0L}} &= 0.5 \times 2.5 \, \mu \mathrm{C} \times 20 \, \mathrm{kHz} \times 25 \, \mathrm{V} \times \\ &\left( \frac{1.45 \, \Omega}{1.45 \, \Omega + 4.3 \, \Omega} + \frac{1.2 \, \Omega}{1.2 \, \Omega + 4.3 \, \Omega} \right) \cong \, 0.3 \, W, \end{split}$$ according to equation 4. $R_{_{GHI}}$ = 1.45 $\Omega$ as maximum data sheet value. $R_{\text{GHL}}^{^{\prime\prime}}$ = 1.2 $\Omega$ as maximum data sheet value. $R_{GH}^{GH} = R_{GL} = 1.8 \Omega + 2.5 \Omega = 4.3 \Omega.$ $P_{DIS}$ = 67 mW + 185 mW + 300 mW = 552 mW according to equation 5. $T_1$ = 67 °C/W × 552 mW + 85 °C = 122 °C according to equation 6. Estimated junction temperature for this design would be approximately 122 °C and is lower than the recommended maximum value. As the gate charge is not adjusted to selected $\rm V_{TOT}$ and internal IC resistor values are maximum values, it is understood that the example represents worst-case conditions. Table 2 describes the recommended capacitor and resistor characteristics and layout requirements to achieve optimum performances of SCALE-iDriver. | Pin | Return to Pin | Recommended<br>Value | Symbol | Notes | |------|---------------|----------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VCC | GND | 4.7 μF | C <sub>1</sub> | VCC blocking capacitor needs to be placed close to IC.<br>Enlarged loop could result in inadequate VCC supply voltage during operation. | | VISO | VEE | 4.7 μF | C <sub>S21</sub> /C <sub>S22</sub> | 25V X7R type is recommended. Example part number could be Murata 25 V part #GRM31CR71E475KA88. This capacitor needs to be close to IC pins. | | VEE | СОМ | 4.7 μF | C <sub>S11</sub> /C <sub>S12</sub> | 25 V X7R type is recommended. Example part number could be Murata 25 V part #GRM31CR71E-475KA88. This capacitor needs to be close to IC pins. | | VGXX | GH | 10 nF | C <sub>GXX</sub> | To avoid mis-operation, this pin should not be connected to anything else. This capacitor needs to be as close to IC pins as possible. 25 V X7R type is recommended. Example part number could be Yageo 25 V part#CC0603KRX7R9BB103. | | VCE | СОМ | 33 pF | C <sub>RES</sub> | Select $C_{\rm RES}$ to achieve needed desaturation protection response time. 50 V COG/NPO is recommended. A value of 33 pF is initially recommended. Example part number could be KEMET 50 V part C0603C330J5GACTU. Any net and any other layer should provide sufficient distance to components $C_{\rm RES}$ in order to avoid parasitic effects (capacitance) | | VCE | | | R <sub>VCE</sub> , D <sub>VCE</sub> , C <sub>RES</sub> , R <sub>RES</sub> , D <sub>CL</sub> | Select $R_{\text{VCE}}$ or $R_{\text{RES}}$ for the proper operation of the short-circuit protection. Any net and any other layer should provide sufficient distance to components $R_{\text{VCE'}}$ $D_{\text{VCE'}}$ $R_{\text{RES'}}$ and $D_{\text{CL}}$ in order to avoid parasitic effects. | Table 2. PCB Layout and Component Guidelines. Figure 15a. Top View of Recommended PCB Layout. Corresponds to Schematic Shown in Figure 13. Figure 15b. Bottom View of Recommended PCB Layout. Corresponds to Schematic Shown in Figure 13. | Parameter | Symbol | Conditions | Min | Max | Units | |------------------------------------------|-------------------|----------------------------------------------------------------------------|------|------------------------|-------| | Absolute Maximum Ratings <sup>1</sup> | • | | | | | | Primary-Side Supply Voltage <sup>2</sup> | V <sub>vcc</sub> | VCC to GND | -0.5 | 6.5 | V | | Secondary-Side Total Supply Voltage | V <sub>TOT</sub> | VISO to COM | -0.5 | 30 | V | | Secondary-Side Positive Supply Voltage | V <sub>VISO</sub> | VISO to VEE | -0.5 | 17.5 | V | | Secondary-Side Negative Supply Voltage | V <sub>VEE</sub> | VEE to COM | -0.5 | 15 | V | | Logic Input Voltage (command signal) | V <sub>IN</sub> | IN to GND | -0.5 | V <sub>vcc</sub> + 0.5 | V | | Logic Output Voltage (fault signal) | V <sub>so</sub> | SO to GND | -0.5 | V <sub>vcc</sub> + 0.5 | V | | Logic Output Current (fault signal) | I <sub>so</sub> | Positive Current Flowing into the Pin | | 10 | mA | | VCE Pin Voltage | V <sub>VCE</sub> | VCE - COM | -0.5 | V <sub>TOT</sub> + 0.5 | V | | Switching Frequency | f <sub>s</sub> | | | 250 | kHz | | Storage Temperature | T <sub>s</sub> | | -65 | 150 | °C | | Operating Junction Temperature | T <sub>J</sub> | | -40 | 150³ | °C | | Operating Ambient Temperature | T <sub>A</sub> | | -40 | 125 | °C | | Operating Case Temperature | T <sub>c</sub> | | -40 | 125 | °C | | Input Power Dissipation⁴ | P <sub>P</sub> | V = 5 V. V = 28 V. | | 188 | ma\A/ | | Output Power Dissipation <sup>4</sup> | P <sub>s</sub> | $V_{VCC} = 5 \text{ V, } V_{TOT} = 28 \text{ V,}$<br>$T_A = 25 \text{ °C}$ | | 1602 | mW | | Total IC Power Dissipation <sup>4</sup> | P <sub>DJS</sub> | f <sub>s</sub> = 250 kHz | | 1790 | mW | #### NOTES: - 1. Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. - 2. Defined as peak voltage measured directly on VCC pin. - 3. Transmission of command signals could be affected by PCB layout parasitic inductances at junction temperatures higher than recommended. - 4. Input Power Dissipation refers to equation 2. Output Power Dissipation is secondary-side IC power dissipation without capacitive load $(P_{SNL'})$ equation 3 and dissipated power under load $(P_{OL'})$ equation 4. Total IC power dissipation is sum of $P_P$ and $P_S$ . #### **Thermal Resistance** Thermal Resistance: eSOP-R16B Package: Notes: - 1. 2 oz. (610 g/m²) copper clad. Measured with layout shown in Figure 15. - 2. The case temperature is measured at the plastic surface at the top of the package. | Parameter | Conditions | Rating | Units | |--------------------------------|--------------------------------------------------------------------------------------------------|--------|-------| | Ratings for UL1577 | | | | | Primary-Side<br>Current Rating | Current at Pin 1 (VCC)<br>T <sub>A</sub> = 125 °C | 34 | mA | | Primary-Side<br>Power Rating | T <sub>A</sub> = 25 °C | 180 | mW | | | Current at Pin 14 (VISO)<br>T <sub>A</sub> = 125 °C | 27 | mA | | Secondary-Side | Peak Current at Pin 13 (GH) / 16 (GL), T <sub>A</sub> = 125 °C<br>Frequency = 250 kHz (SID1182K) | 6.1 | | | Current Rating | Peak Current at Pin 13 (GH) / 16 (GL), T <sub>A</sub> = 125 °C<br>Frequency = 250 kHz (SID1152K) | 4 | A | | | Peak Current at Pin 13 (GH) / 16 (GL), T <sub>A</sub> = 125 °C<br>Frequency = 250 kHz (SID1132K) | 2 | | | Secondary-Side<br>Power Rating | T <sub>A</sub> = 25 °C | 800 | mW | | Parameter | Symbol | Conditions $T_{j} = -40 \text{ °C to } +125 \text{ °C}$ See Note 1 (Unless Otherwise Specified) | Min | Тур | Max | Units | |---------------------------------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------|------|-------|------|-------| | Recommended Operation | Conditions | | | | | | | Primary-Side<br>Supply Voltage | V <sub>vcc</sub> | VCC - GND | 4.75 | | 5.25 | V | | Secondary-Side<br>Total Supply Voltage | V <sub>TOT</sub> | VISO – COM | 22 | | 28 | V | | Logic Low Input Voltage | V <sub>IL</sub> | | | | 0.5 | V | | Logic High<br>Input Voltage | V <sub>IH</sub> | | 3.3 | | | V | | Switching Frequency | f <sub>s</sub> | | 0 | | 75 | kHz | | Operating IC Junction<br>Temperature | T, | | -40 | | 125 | °C | | <b>Electrical Characteristics</b> | | | | | 1 | | | Logic Low Input<br>Threshold Voltage | V <sub>IN+LT</sub> | f <sub>s</sub> = 0 Hz | 0.6 | 1.25 | 1.8 | V | | Logic High Input<br>Threshold Voltage | $V_{_{\mathrm{IN+HT}}}$ | f <sub>s</sub> = 0 Hz | 1.7 | 2.2 | 3.05 | V | | Logic Input<br>Voltage Hysteresis | V <sub>IN+HS</sub> | $f_s = 0 \text{ Hz}$<br>See Note 12 | 0.1 | | | V | | | | V <sub>IN</sub> = 5 V | 56 | 113 | 165 | | | Input Bias Current | $\mathbf{I}_{\text{IN}}$ | V <sub>IN</sub> > 3 V<br>See Note 12 | | 106 | | μА | | | | $V_{IN} = 0 V$ | 4 | 11 | 17 | | | Supply Current | _ | V <sub>IN</sub> = 5 V | | 16 | 23 | | | (Primary-Side) | I <sub>vcc</sub> | f <sub>s</sub> = 20 kHz | | 14.5 | 20 | - mA | | | | f <sub>s</sub> = 75 kHz | | 16.3 | 23 | | | | | $V_{IN} = 0 V$ | | 6 | 8 | | | Supply Current | _ | V <sub>IN</sub> = 5 V | | 7 | 9 | | | (Secondary-Side) | $I_{VISO}$ | f <sub>s</sub> = 20 kHz | | 7.4 | 10 | mA | | | | f <sub>s</sub> = 75 kHz | | 10.3 | 14 | | | Power Supply | | Clear Fault | | 4.28 | 4.65 | | | Monitoring Threshold | UVLO <sub>VCC</sub> | Set Fault | 3.85 | 4.12 | | V | | (Primary-Side) | | Hysteresis, See Notes 3, 4, 12 | 0.02 | | | | | Power Supply | | Clear Fault | | 12.85 | 13.5 | | | Monitoring Threshold (Secondary-Side, | UVLO <sub>VISO</sub> | Set Fault, Note 3 | 11.7 | 12.35 | | V | | Positive Rail V <sub>viso</sub> ) | | Hysteresis, See Note 12 | 0.3 | | | | | Power Supply Monitor-<br>ing Blanking Time, V <sub>VISO</sub> | UVLO <sub>VISO(BL)</sub> | Voltage Drop 13.5 V to 11.5 V<br>See Note 12 | 0.5 | | | μS | | Power Supply | | Clear Fault, V <sub>TOT</sub> = 20 V | | 5.15 | 5.5 | | | Monitoring Threshold (Secondary-Side, | UVLO <sub>VEE</sub> | Set Fault, V <sub>TOT</sub> = 20 V | 4.67 | 4.93 | | V | | Negative Rail V <sub>VEE</sub> ) | | Hysteresis, See Note 12 | 0.1 | | | | | Parameter | Symbol | T <sub>1</sub> = -40 °C | <b>litions</b><br>C to +125 °C<br>Otherwise Specified) | Min | Тур | Max | Units | |---------------------------------------------------------|-------------------------|--------------------------|--------------------------------------------------------|------|-------|-------|-------| | <b>Electrical Characteristics</b> | (cont.) | | | | | | | | Power Supply Monitoring Blanking Time, $V_{\text{VEE}}$ | UVLO <sub>VEE(BL)</sub> | | 5.5 V to 4.5 V<br>Note 12 | 0.5 | | | μS | | Secondary-Side<br>Positive Supply Voltage<br>Regulation | V <sub>VISO(HS)</sub> | | <sub>тот</sub> ≤ 30 V,<br>≤ 1.5 mA | 14.4 | 15.07 | 15.75 | V | | | | V <sub>TOT</sub> = 15 V, | V <sub>VEE</sub> set to 0 V | 0.1 | | | | | VEE Source Capability | I <sub>VEE(SO)</sub> | | / <sub>VEE</sub> set to 7.5 V<br>Note 13 | 1.85 | 3.3 | 4.5 | mA | | VEE Sink Capability | I <sub>vee(SI)</sub> | | <sub>VEE</sub> set to 12.5 V<br>Note 13 | 1.74 | 3.1 | 4.5 | mA | | DESAT Detection Level | V <sub>DES</sub> | VCE-VEE | , V <sub>IN</sub> = 5 V | 7.2 | 7.8 | 8.3 | V | | DESAT Sink Current | I <sub>DES</sub> | V <sub>VCE</sub> = 10 | V, V <sub>IN</sub> = 0 V | 15 | 28 | 50 | mA | | DESAT Bias Current | I <sub>DES(BS)</sub> | $V_{VCE} - V_{VEE} = 4$ | 4.5 V, V <sub>IN</sub> = 5 V | -0.5 | | 3 | μА | | VCE Pin Capacitance | C <sub>VCE</sub> | Between VCE and C | OM pins, See Note 12 | | 12.5 | | pF | | Turn-On | | T <sub>J</sub> = 25 °C | , See Note 5 | 180 | 253 | 340 | no | | Propagation Delay | t <sub>P(LH)</sub> | T <sub>1</sub> = 125 °C | C, See Note 5 | 210 | 278 | 364 | ns | | Turn-Off | | T <sub>J</sub> = 25 °C | 200 | 262 | 330 | no | | | Propagation Delay | t <sub>P(HL)</sub> | T <sub>J</sub> = 125 °C | 211 | 287 | 359 | ns | | | Minimum Turn-On and<br>Off Pulses | t <sub>GE(MIN)</sub> | See N | Note 12 | | | 650 | ns | | | | No C <sub>G</sub> , S | ee Note 7 | | 22 | 45 | | | | | | SID1112K<br>See Note 12 | | | 1125 | | | | | C <sub>G</sub> = 10 nF, | SID1132K<br>See Note 12 | | | 450 | | | | | See Note 7 | SID1152K<br>See Note 12 | | | 225 | | | Output Rise Time | t <sub>R</sub> | | SID1182K | 55 | 90 | 150 | ns | | | | | SID1112K<br>See Note 12 | | | N/A | | | | | C <sub>G</sub> = 47 nF, | SID1132K<br>See Note 12 | | | 1950 | | | | | See Note 7 | SID1152K<br>See Note 12 | | | 975 | | | | | | SID1182K | 300 | 465 | 650 | | | Parameter | Symbol | Condi<br>T <sub>J</sub> = -40 °C<br>See Note 1 (Unless 0 | to +125 °C | Min | Тур | Max | Units | | |--------------------------------------|--------------------|-------------------------------------------------------------|------------------------------------|------------------------------------|----------|------|-------|--| | <b>Electrical Characteristics</b> | (cont.) | | | | _ | _ | _ | | | | | No C <sub>G</sub> , Se | e Note 8 | | 18 | 45 | | | | | | | SID1112K<br>See Note 12 | | | 1125 | | | | | | C <sub>G</sub> = 10 nF | SID1132K<br>See Note 12 | | | 450 | | | | | | See Note 8 | SID1152K<br>See Note 12 | | | 225 | | | | Output Fall Time | t <sub>F</sub> | | SID1182K | 40 | 81 | 150 | ns | | | | | | SID1112K<br>See Note 12 | | | N/A | | | | | | C <sub>G</sub> = 47 nF<br>See Note 8 | SID1132K<br>See Note 12 | | | 1950 | | | | | | See Note 8 | SID1152K<br>See Note 12 | | | 975 | | | | | | | SID1182K | 300 | 460 | 650 | | | | ACCD Date of Change | t <sub>FSSD1</sub> | VGE change from 14.5 | V to 14 V, See Note 12 | | 60 | | | | | ASSD Rate of Change | t <sub>FSSD2</sub> | VGE change from 14.5 | V to 2.5 V, See Note 12 | 950 | 1828 | 2800 | ns | | | <b>Propagation Delay Jitter</b> | | See No | ote 12 | | ±5 | | ns | | | Fault Signalization<br>Delay Time | t <sub>FAULT</sub> | See No | ote 10 | | 190 | 750 | ns | | | SO Fault<br>Signalization time | t <sub>so</sub> | | | 6.8 | 10 | 13.4 | μS | | | Power-On<br>Start-Up Time | t <sub>start</sub> | See No | ote 11 | | | 10 | ms | | | | | | SID1112K<br>See Note 12 | 0.48 | | | | | | | | $V_{GH} \ge V_{TOT} - 8.8 \text{ V}$ $C_G = 470 \text{ nF}$ | SID1132K<br>See Note 12 | 1.2 | | | | | | | | See Note 13 | SID1152K<br>See Note 12 | 2.4 | | | | | | Gate Sourcing<br>Peak Current GH Pin | $\mathbf{I}_{GH}$ | | SID1182K | 3.6 | 4.6 | 5.5 | Α | | | | | $R_{c} = 0$ , $C_{c} = 47 \text{ nF}$ | SID1112K | | 0.96 | | | | | | | | $R_{G} = 0, C_{G} = 47 \text{ nF}$ | $R_{c} = 0, C_{c} = 47 \text{ nF}$ | SID1132K | | 2.4 | | | | | See Notes 2, 12, 13 | SID1152K | | 4.8 | | | | | | | | SID1182K | | 7.3 | | | | | Parameter | Symbol | Condi $T_{J} = -40 ^{\circ}\text{C}$ See Note 1 (Unless C | to +125 °C | Min | Тур | Max | Units | |-----------------------------------------|------------------------|------------------------------------------------------------|----------------------------------|------------------------|------|------|-------| | Electrical Characteristics | s (cont.) | | | | | 1 | 1 | | | | | SID1112K<br>See Note 12 | 0.52 | | | | | | | $V_{GL} \le 7.5 \text{ V}$ $C_{G} = 470 \text{ nF}$ | SID1132K<br>See Note 12 | 1.3 | | | | | Cata Ciphina Bash | | V <sub>GL</sub> is Referenced<br>to COM | SID1152K<br>See Note 12 | 2.6 | | | | | Gate Sinking Peak<br>Current GL Pin | $\mathbf{I}_{GL}$ | | SID1182K | 4 | 4.8 | 5.5 | Α | | | | | SID1112K | | 1.04 | | | | | | R <sub>2</sub> = 0, C <sub>2</sub> = 47 nF | SID1132K | | 2.6 | | | | | | $R_G = 0$ , $C_G = 47 \text{ nF}$<br>See Notes 2, 12 | SID1152K | | 5.2 | | | | | | | SID1182K | | 7.8 | | | | | | | SID1112K<br>See Note 12 | | | 12 | Ω | | Turn-On Internal | $R_{GHI}$ | I(GH) = -250 mA | SID1132K<br>See Note 12 | | | 4.8 | | | Gate Resistance | Gili | V <sub>IN</sub> = 5 V | SID1152K<br>See Note 12 | | | 2.4 | | | | | | SID1182K | | 0.76 | 1.2 | | | | | | SID1112K<br>See Note 12 | | | 10 | | | Turn-Off Internal | R <sub>GLI</sub> | I(GL) = 250 mA | SID1132K<br>See Note 12 | | | 4 | Ω | | Gate Resistance | GLI | $V_{IN} = 0 V$ | SID1152K<br>See Note 12 | | | 2 | | | | | | SID1182K | | 0.68 | 1.1 | | | | | I(GH) = 2 mA<br>$V_{IN} = 5 \text{ V, See Note } 13$ | SID1112K<br>See Note 12 | | | | | | Turn-On Gate | ., | I(GH) = 6.6 mA<br>V <sub>IN</sub> = 5 V, See Note 13 | SID1132K<br>See Note 12 | | | | ., | | Output Voltage | $V_{GH(ON)}$ | I(GH) = 10 mA<br>V <sub>IN</sub> = 5 V, See Note 13 | SID1152K<br>See Note 12 | V <sub>TOT</sub> -0.04 | | | V | | | | I(GH) = 20 mA<br>V <sub>IN</sub> = 5 V, See Note 13 | SID1182K | | | | | | | | $I(GL) = -2 \text{ mA}$ $V_{IN} = 0 \text{ V}$ | SID1112K<br>See Note 12 | | | | | | Turn-Off Gate | | I(GL) = -6.6 mA<br>V <sub>IN</sub> = 0 V | SID1132K<br>See Note 12 | | | 0.01 | | | Output Voltage<br>(Referred to COM Pin) | V <sub>GL(OFF)</sub> | I(GL) = -10 mA<br>V <sub>IN</sub> = 0 V | SID1152K<br>See Note 12 | | | 0.04 | V | | | | $I(GL) = -20 \text{ mA}$ $V_{IN} = 0 \text{ V}$ | SID1182K | | | | | | SO Output Voltage | V <sub>SO(FAULT)</sub> | Fault Condition, I <sub>so</sub> = | 3.4 mA, V <sub>vcc</sub> ≥ 3.9 V | | 210 | 450 | mV | | _ | | Conditions | | | | | |----------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|------|-------------------| | Parameter | Symbol | $T_{j} = -40$ °C to +125 °C<br>See Note 1 (Unless Otherwise Specified) | Min | Тур | Max | Units | | Package Characteristics | (See Notes 12 | , 14) | | | | | | Distance Through the<br>Insulation | DTI | Minimum Internal Gap (Internal Clearance) | 0.4 | | | mm | | Minimum Air Gap<br>(Clearance) | L1 (IO1) | Shortest Terminal-to-Terminal Distance<br>Through Air | 9.5 | | | mm | | Minimum External<br>Tracking (Creepage) | L2 (IO2) | Shortest Terminal-to-Terminal Distance<br>Across the Package Surface | 9.5 | | | mm | | Tracking Resistance<br>(Comparative Tracking<br>Index) | СТІ | DIN EN 60112 (VDE 0303-11): 2010-05<br>EN / IEC 60112:2003 + A1:2009 | 600 | | | | | Isolation Resistance, | | V <sub>IO</sub> = 500 V, T <sub>J</sub> = 25 °C | 1012 | | | | | Input to Output<br>See Note 16 | R <sub>IO</sub> | $V_{IO} = 500 \text{ V}, 100 \text{ °C} \leq T_{J} \leq T_{C(MAX)}$ | 1011 | | | Ω | | Isolation Capacitance,<br>Input to Output<br>See Note 16 | C <sub>IO</sub> | | | 1 | | pF | | Package Insulation Chara | acteristics | | | | | | | Maximum Working<br>Isolation Voltage | V <sub>IOWM</sub> | | | | 1000 | V <sub>RMS</sub> | | Maximum Repetitive<br>Peak Isolation Voltage | V <sub>IORM</sub> | | | | 1414 | V <sub>PEAK</sub> | | | | Method A, After Environmental Tests<br>Subgroup 1, $V_{PR} = 1.6 \times V_{IORM}$ , $t = 10 \text{ s}$<br>(qualification) Partial Discharge < 5 pC | | | 2263 | | | Input to Output<br>Test Voltage | V <sub>PD</sub> | Method A, After Input/Output Safety Test Subgroup 2/3, $V_{PR} = 1.2 \times V_{IORM}$ , $t = 10 \text{ s}$ , (qualification) Partial Discharge < 5 pC | | | 1697 | V <sub>PEAK</sub> | | | | Method B1, 100% Production Test, $V_{PR} = 1.875 \times V_{IORM}, t = 1 \text{ s}$ Partial Discharge $< 5 \text{ pC}$ | | | 2652 | | | Maximum Transient<br>Isolation Voltage | V <sub>IOTM</sub> | $V_{TEST} = V_{IOTM}$ , $t = 60 \text{ s (qualification)}$ , $t = 1 \text{ s (100\% production)}$ | | | 8000 | V <sub>PEAK</sub> | | Maximum Surge<br>Isolation Voltage | V <sub>IOSM</sub> | Test Method Per IEC 60065, 1.2/50 $\mu$ s Waveform, V <sub>TEST</sub> = 1.6 x V <sub>IOSM</sub> = 12800 V (qualification) | | | 8000 | V <sub>PEAK</sub> | | Insulation Resistance | R <sub>s</sub> | $V_{IO}$ = 500 V at $T_{S}$ | | | >109 | Ω | | Maximum Case<br>Temperature | T <sub>s</sub> | | | | 150 | °C | | Safety Total<br>Dissipated Power | P <sub>s</sub> | T <sub>A</sub> = 25 °C | | | 1.79 | W | | Pollution Degree | | | | 2 | | | | Climatic Classification | | | | 40/125/21 | | | | Withstanding<br>Isolation Voltage | V <sub>ISO</sub> | $V_{\text{TEST}} = V_{\text{ISO}}$ , $t = 60 \text{ s}$ (qualification),<br>$V_{\text{TEST}} = 1.2 \times V_{\text{ISO}} = 6000 \text{ V}_{\text{RMS}}$ , $t = 1 \text{ s}$<br>(100% production) | | 5000 | | V <sub>RMS</sub> | Figure 16. Thermal Derating Curve Showing Dependence of Limited Dissipated Power on Case Temperature (DIN V VDE V 0884-10). Continuous device operating is allowed until $T_1$ and/or $T_C$ of 125 °C are reached. Thermal stress beyond those values but below thermal derating curve may lead to permanent functional product damage. Operating beyond thermal SR derating curve may affect product reliability. #### NOTES: - 1. $V_{\text{VCC}} = 5 \text{ V}$ , $V_{\text{TOT}} = 25 \text{ V}$ ; GH and GL pins are shorted together. $R_{\text{G}} = 4 \Omega$ , No $C_{\text{G}}$ ; VCC pin is connected to the SO pin through a 2 k $\Omega$ resistor. The VGXX pin is connected to the GH pin through a 10 nF capacitor. Typical values are defined at $T_{\text{A}} = 25 \,^{\circ}\text{C}$ ; $f_{\text{S}} = 20 \,\text{kHz}$ , Duty Cycle = 50%. Positive currents are assumed to be flowing into pins. - 2. Pulse width $\leq 10~\mu s$ , duty cycle $\leq 1\%$ . The maximum value is controlled by the ASIC to a safe level. There is no need to limit the current by the application. The internal peak power is safely controlled for $R_s \geq 0$ and power semiconductor module input gate capacitance $C_{res} \leq 47~n F$ . - 3. During very slow $V_{\text{VCC}}$ power-up and power-down related to $V_{\text{TOT}}$ , $V_{\text{VCC}}$ and $V_{\text{VEE}}$ respectively, several SO fault pulses may be generated. - SO pin connected to GND as long as V<sub>VCC</sub> stays below minimum value. No signal transferred from primary to secondary-side. - 5. $V_{IN}$ potential changes from 0 V to 5 V within 10 ns. Delay is measured from 50% voltage increase on IN pin to 10% voltage increase on GH pin. - 6. $V_{IN}$ potential changes from 5 V to 0 V within 10 ns. Delay is measured from 50% voltage decrease on IN pin to 10% voltage decrease on GL pin. - 7. Measured from 10% to 90% of $V_{GF}$ ( $C_G$ simulates semiconductor gate capacitance). The $V_{GF}$ is measured across $C_G$ . - 8. Measured from 90% to 10% of $V_{GE}$ ( $C_{G}$ simulates semiconductor gate capacitance). The $V_{GE}$ is measured across $C_{G}$ . - 9. ASSD function limits G-E voltage of controlled semiconductor in specified time. Conditions: $C_G = 10$ nF, $V_{TOT} = V_{VISO} = 15$ V, $V_{VEE} = 0$ V (VEE shorted to COM). - 10. The amount of time needed to transfer fault event (UVLO or DESAT) from secondary-side to SO pin. - 11. The amount of time after primary and secondary-side supply voltages (V<sub>VCC</sub> and V<sub>TOT</sub>) reach minimal required level for driver proper operation. No signal is transferred from primary to secondary-side during that time, and no fault condition will be transferred from the secondary-side to the primary-side. - 12. Guaranteed by design. - 13. Positive current is flowing out of the pin. - 14. Safety distances are application dependent and the creepage and clearance requirements should follow specific equipment isolation standards of an application. Board design should ensure that the soldering pads of an IC maintain required safety relevant distances. - 15. Measured accordingly to IEC 61000-4-8 ( $f_s = 50$ Hz, and 60 Hz) and IEC 61000-4-9. - 16. All pins on each side of the barrier tied together creating a two-terminal device. PI-7917-050416 140 IN = 0 V DC IN = 5 V DC $f_S = 20 \text{ kHz}$ $f_S = 75 \text{ kHz}$ 80 100 120 60 ### **Typical Performance Characteristics** Figure 17. Input Bias Current vs. Ambient Temperature. Conditions: $V_{VCC} = 5 \text{ V}$ , $V_{IN} = 5 \text{ V}$ , $V_{TOT} = 25 \text{ V}$ . 20 19 18 17 Figure 18. Supply Current Primary-Side $I_{\text{VCC}}$ vs. Ambient Temperature. Conditions: $V_{\text{VCC}} = 5$ V, $V_{\text{TOT}} = 25$ V, No-Load. 20 40 Figure 19. Supply Current Primary-Side $I_{_{VCC}}$ vs. Switching Frequency. Conditions: $V_{_{VCC}}=5$ V, $V_{_{TOT}}=25$ V, $T_{_{J}}=25$ °C, 0 Hz $_{S}$ $_{S}$ $_{S}$ $_{S}$ $_{S}$ $_{S}$ $_{S}$ Figure 20. Supply Current Secondary-Side $I_{\rm VISO}$ vs. Ambient Temperature. Conditions: $V_{\rm VCC}=5$ V, $V_{\rm TOT}=25$ V, No-Load. Figure 21. Supply Current Secondary-Side $I_{\rm VISO}$ vs. Ambient Temperature. Conditions: $V_{\rm VCC}$ = 5 V, $V_{\rm TOT}$ = 25 V, No-Load. Figure 22. Propagation Delay Time vs. Ambient Temperature. Conditions: $V_{VCC} = 5 \text{ V}$ , $V_{TOT} = 25 \text{ V}$ , $f_S = 20 \text{ kHz}$ , $C_{LOAD} = 2.2 \text{ nF}$ . ### **Typical Performance Characteristics** 4.5 PI-7921-040116 Primary-Side Power Supply Monitoring UVLO<sub>VCC</sub> (V) 4.0 3.5 Clear Fault 3.0 Set Fault 2.5 2.0 1.5 1.0 0.5 0.0 -40 -20 20 40 60 80 100 120 -60 140 Ambient Temperature (°C) Figure 23. SO Fault Signalization Time vs. Ambient Temperature. Conditions: $V_{_{VCC}} = 5$ V, $V_{_{TOT}} = 25$ V, $R_{_{SO}} = 4.7$ k $\Omega$ . Figure 24. Power Supply Monitoring $UVLO_{VCC}$ vs. Ambient Temperature. Conditions: $V_{TOT} = 25 \text{ V}$ . Figure 25. Power Supply Monitoring Hysteresis UVLO $_{\rm vcc}$ vs. Ambient Temperature. Conditions: V $_{\rm ror}$ = 25 V. Figure 26. Power Supply Monitoring Positive Rail UVLO\_{\_{\!\!VISO}} vs. Ambient Temperature. Conditions: $V_{_{\!\!VCC}}$ = 5 V. Figure 27 Power Supply Monitoring Positive Rail Hysteresis UVLO $_{ m VISO}$ vs. Ambient Temperature. Conditions: $V_{ m VCC}$ = 5 V. Figure 28. Power Supply Monitoring Negative Rail UVLO\_{\_{VEE}} vs. Ambient Temperature. Conditions: $V_{_{VCC}} = 5 \ V$ . ### **Typical Performance Characteristics** Figure 29. Power Supply Monitoring Negative Rail Hysteresis UVLO\_{\_{\!\it VEE}} vs. Ambient Temperature. Conditions: $V_{_{\!\it VCC}}=5$ V. Figure 31. VEE Source Capability $I_{\text{VEE(SO)}}$ vs. Ambient Temperature and $V_{\text{VISO}}$ . Conditions: $V_{\text{VCC}} = 5 \text{ V}$ , $f_{\text{S}} = 20 \text{ kHz}$ , Duty Cycle = 50%. Figure 30. Desaturation Detection Level $V_{DES}$ vs. Ambient Temperature. Conditions: $V_{VCC} = 5 \text{ V}$ . Figure 32. VEE Sink Capability $I_{\rm VEE(SI)}$ vs. Ambient Temperature and $V_{\rm VISO}$ Conditions: $V_{\rm VCC}=5$ V, $f_{\rm S}=20$ kHz, Duty Cycle = 50%. #### **MSL Table** | Part Number | MSL Rating | |-------------|------------| | SID11x2K | 3 | ### **ESD and Latch-Up Table** | Test | Conditions | Results | |--------------------------|--------------|------------------------------------------------------| | Latch-up at 125 °C | JESD78D | $> \pm 100$ mA or $> 1.5 \times V_{MAX}$ on all pins | | Human Body Model ESD | JESD22-A114F | > ±2000 V on all pins | | Charged Device Model ESD | JESD22-C101 | > ±500 V on all pins | | Machine Model ESD | JESD22-A115C | > ±200 V on all pins | ### IEC 60664-1 Rating Table | Parameter | Conditions | Specifications | | |-----------------------------|---------------------------------------------|----------------|--| | Basic Isolation Group | Material Group | I | | | Installation Classification | Rated mains voltage ≤ 150 V <sub>RMS</sub> | I - IV | | | | Rated mains voltage ≤ 300 V <sub>RMS</sub> | I - IV | | | | Rated mains voltage ≤ 600 V <sub>RMS</sub> | I - IV | | | | Rated mains voltage ≤ 1000 V <sub>RMS</sub> | I - III | | ### **Electrical Characteristics (EMI) Table** | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |--------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------|-----|----------|------------|-------| | Common-Mode<br>Transient Immunity,<br>Logic High | СМн | Typical values measured according to Figures 33, 34. Maximum values are design values assuming trapezoid waveforms | | -35 / 50 | -100 / 100 | kV/μs | | Common-Mode<br>Transient Immunity,<br>Logic Low | CM <sub>L</sub> | Typical values measured according to Figures 33, 34. Maximum values are design values assuming trapezoid waveforms | | -35 / 50 | -100 / 100 | kV/μs | | Variable Magnetic Field<br>Immunity | H <sub>HPEAK</sub> | See Note 15 | | 1000 | | A/m | | | H <sub>LPEAK</sub> | See Note 15 | | 1000 | | | Figure 34. Applied Common Mode Pulses for Generating Positive dv/dt. ### **Regulatory Information Table** | VDE | UL | CSA | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------| | Certified to DIN V VDE V 0884-10<br>(VDE V 0884-10): 2006-12 | UR recognized under UL1577 Component<br>Recognition Program | UR recognized to CSA Component Acceptance<br>Notice 5A | | Reinforced insulation for Max. Transient Isolation voltage 8 kV <sub>PEAK</sub> , Max. Surge Isolation voltage 8 kV <sub>PEAK</sub> , Max. Repetitive Peak Isolation voltage 1414 V <sub>PEAK</sub> | Single protection, 5000 V <sub>RMS</sub> dielectric voltage withstand | Single protection, 5000 $V_{\text{RMS}}$ dielectric voltage withstand | | File No. 40044363 | File E358471 | File E358471 | ### **Part Ordering Information** | Revision | Notes | Date | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | A | Code S. Initial Release. | 05/16 | | В | Updated Figure 1. | 06/16 | | С | Updated Figures 1, 3, 9, 10, 13 and 14. | 08/16 | | D | Code A. Updated Figure 3, reversed order of Figures 9 and 10, and made text corrections to pages 4, 6 and 7. Updated $I_{\text{VCC}}$ , $I_{\text{VISO}}$ , $t_{\text{R}}$ , $t_{\text{F}}$ , $t_{\text{FSD1}}$ , $I_{\text{GH}}$ , $I_{\text{GL}}$ , $V_{\text{SO(FAULT)}}$ , $I_{\text{DES(BS)}}$ parameters. Moved Electrical Characteristics (EMI) parameter section to page 20 and updated Figure 20. | 10/16 | | E | Made updates to Abs Max Ratings table, added $T_{C}$ and changed $T_{AMB}$ to $T_{A}$ under Conditions on page 10. Deleted Typ value from UVLO <sub>VISO(BL)</sub> on page 11, made changes in Conditions column for $I_{VEE(SD)}$ , $I_{VEE(SD)}$ , $I_{RAT}$ , and $I_{F}$ on page 12, corrected Max and Units value for $I_{START}$ and $I_{GH(ON)}$ value changes under Conditions on page 13, removed Typ value for DTI, corrected Condition value for $I_{TO}$ and moved Typ values to Max column under Package Insulation Characteristic parameter on page 14. Moved Typ value to Max column for $I_{S}$ on page 15, added Note 16 and updated Note 1, updated Figure 16 and changed $I_{TO}$ on page 16, minor aesthetic updates to Figures 17, 19 20, 23, corrected vertical axis label on Figure 29, updated vertical axis values in Figure 31, updated ESD and Latch-Up table and fixed capitalization in row 2, column 1 of Regulatory Information table. | 12/16 | | F | Added Min value to $I_{\text{vcc}}$ parameter on page 11. Added SID1112K part number to family. | 11/17 | | G | Updated with UL approval information for VDE column in Regulatory Information table on page 22. | 05/18 | | Н | Added Notes under Conditions column for $V_{IN+HS'}$ UVLO $_{VCC'}$ UVLO $_{VISO}$ and UVLO $_{VEE}$ parameters. | 09/19 | #### For the latest updates, visit our website: www.power.com Power Integrations reserves the right to make changes to its products at any time to improve reliability or manufacturability. Power Integrations does not assume any liability arising from the use of any device or circuit described herein. POWER INTEGRATIONS MAKES NO WARRANTY HEREIN AND SPECIFICALLY DISCLAIMS ALL WARRANTIES INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF THIRD PARTY RIGHTS. #### **Patent Information** The products and applications illustrated herein (including transformer construction and circuits external to the products) may be covered by one or more U.S. and foreign patents, or potentially by pending U.S. and foreign patent applications assigned to Power Integrations. A complete list of Power Integrations patents may be found at www.power.com. Power Integrations grants its customers a license under certain patent rights as set forth at www.power.com/ip.htm. #### Life Support Policy POWER INTEGRATIONS PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF POWER INTEGRATIONS. As used herein: - 1. A Life support device or system is one which, (i) is intended for surgical implant into the body, or (ii) supports or sustains life, and (iii) whose failure to perform, when properly used in accordance with instructions for use, can be reasonably expected to result in significant injury or death to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. Power Integrations, the Power Integrations logo, CAPZero, ChiPhy, CHY, DPA-Switch, EcoSmart, E-Shield, eSIP, eSOP, HiperPLC, HiperPFS, HiperTFS, InnoSwitch, Innovation in Power Conversion, InSOP, LinkSwitch, LinkZero, LYTSwitch, SENZero, TinySwitch, TOPSwitch, PI, PI Expert, PowiGaN, SCALE-1, SCALE-2, SCALE-3 and SCALE-iDriver, are trademarks of Power Integrations, Inc. Other trademarks are property of their respective companies. ©2019, Power Integrations, Inc. #### **Power Integrations Worldwide Sales Support Locations** #### **World Headquarters** 5245 Hellyer Avenue San Jose, CA 95138, USA Main: +1-408-414-9200 Customer Service: Worldwide: +1-65-635-64480 Americas: +1-408-414-9621 e-mail: usasales@power.com #### China (Shanghai) Rm 2410, Charity Plaza, No. 88 North Caoxi Road Shanghai, PRC 200030 Phone: +86-21-6354-6323 e-mail: chinasales@power.com #### China (Shenzhen) 17/F, Hivac Building, No. 2, Keji Nan Bangalore-560052 India 8th Road, Nanshan District, Shenzhen, China, 518057 Phone: +86-755-8672-8689 e-mail: chinasales@power.com **Germany** (AC-DC/LED Sales) Einsteinring 24 85609 Dornach/Aschheim Germany Tel: +49-89-5527-39100 e-mail: eurosales@power.com **Germany** (Gate Driver Sales) HellwegForum 1 59469 Ense Germany Tel: +49-2938-64-39990 e-mail: igbt-driver.sales@power.com #### India #1, 14th Main Road Vasanthanagar Phone: +91-80-4113-8020 e-mail: indiasales@power.com #### Italy Via Milanese 20, 3rd. Fl. 20099 Sesto San Giovanni (MI) Italy Phone: +39-024-550-8701 e-mail: eurosales@power.com Yusen Shin-Yokohama 1-chome Bldg. Taiwan 1-7-9, Shin-Yokohama, Kohoku-ku Yokohama-shi, Kanagawa 222-0033 Japan Phone: +81-45-471-1021 e-mail: japansales@power.com #### Korea RM 602, 6FL Korea City Air Terminal B/D, 159-6 Samsung-Dong, Kangnam-Gu, Seoul, 135-728, Korea Phone: +82-2-2016-6610 e-mail: koreasales@power.com #### **Singapore** 51 Newton Road #19-01/05 Goldhill Plaza Singapore, 308900 Phone: +65-6358-2160 e-mail: singaporesales@power.com 5F, No. 318, Nei Hu Rd., Sec. 1 Nei Hu Dist. Taipei 11493, Taiwan R.O.C. Phone: +886-2-2659-4570 e-mail: taiwansales@power.com #### UK Building 5, Suite 21 The Westbrook Centre Milton Road Cambridge CB4 1YG Phone: +44 (0) 7823-557484 e-mail: eurosales@power.com