# Ultrafast SiGe Voltage Comparators ### **Data Sheet** # ADCMP580/ADCMP581/ADCMP582 ### **FEATURES** 180 ps propagation delay 25 ps overdrive and slew rate dispersion 8 GHz equivalent input rise time bandwidth 100 ps minimum pulse width 37 ps typical output rise/fall 10 ps deterministic jitter (DJ) 200 fs random jitter (RJ) -2 V to +3 V input range with +5 V/-5 V supplies On-chip terminations at both input pins Resistor-programmable hysteresis Differential latch control Power supply rejection > 70 dB ### **APPLICATIONS** Automatic test equipment (ATE) High speed instrumentation Pulse spectroscopy Medical imaging and diagnostics High speed line receivers Threshold detection Peak and zero-crossing detectors High speed trigger circuitry Clock and data signal restoration ### **GENERAL DESCRIPTION** The ADCMP580/ADCMP581/ADCMP582 are ultrafast voltage comparators fabricated on the Analog Devices, Inc. proprietary XFCB3 Silicon Germanium (SiGe) bipolar process. The ADCMP580 features CML output drivers, the ADCMP581 features reduced swing ECL (negative ECL) output drivers, and the ADCMP582 features reduced swing PECL (positive ECL) output drivers. All three comparators offer 180 ps propagation delay and 100 ps minimum pulse width for 10 Gbps operation with 200 fs random jitter (RJ). Overdrive and slew rate dispersion are typically less than 15 ps. The $\pm 5$ V power supplies enable a wide -2 V to +3 V input range with logic levels referenced to the CML/NECL/PECL outputs. The inputs have $50~\Omega$ on-chip termination resistors with the optional capability to be left open (on an individual pin basis) for applications requiring high impedance input. ### FUNCTIONAL BLOCK DIAGRAM The CML output stage is designed to directly drive 400 mV into 50 $\Omega$ transmission lines terminated to ground. The NECL output stages are designed to directly drive 400 mV into 50 $\Omega$ terminated to -2 V. The PECL output stages are designed to directly drive 400 mV into 50 $\Omega$ terminated to $V_{\rm CCO}-2$ V. High speed latch and programmable hysteresis are also provided. The differential latch input controls are also 50 $\Omega$ terminated to an independent $V_{\rm TT}$ pin to interface to either CML or ECL or to PECL logic. The ADCMP580/ADCMP581/ADCMP582 are available in a 16-lead LFCSP. # **Data Sheet** # **TABLE OF CONTENTS** | Features | |-------------------------------------------------------------------------| | Applications1 | | Functional Block Diagram | | General Description1 | | Revision History | | Specifications | | Timing Information | | Absolute Maximum Ratings | | Thermal Considerations | | ESD Caution6 | | Pin Configurations and Function Descriptions | | Typical Performance Characteristics | | Typical Application Circuits11 | | | | | | REVISION HISTORY | | REVISION HISTORY 4/16—Rev. A to Rev. B | | | | <b>4/16—Rev. A to Rev. B</b> Deleted Figure 4; Renumbered Sequentially | | 4/16—Rev. A to Rev. B | | 4/16—Rev. A to Rev. B Deleted Figure 4; Renumbered Sequentially | | 4/16—Rev. A to Rev. B Deleted Figure 4; Renumbered Sequentially | | 4/16—Rev. A to Rev. B Deleted Figure 4; Renumbered Sequentially | | 4/16—Rev. A to Rev. BDeleted Figure 4; Renumbered Sequentially | | 4/16—Rev. A to Rev. B Deleted Figure 4; Renumbered Sequentially | | 4/16—Rev. A to Rev. B Deleted Figure 4; Renumbered Sequentially | | 4/16—Rev. A to Rev. B Deleted Figure 4; Renumbered Sequentially | | 4/16—Rev. A to Rev. B Deleted Figure 4; Renumbered Sequentially | | 4/16—Rev. A to Rev. B Deleted Figure 4; Renumbered Sequentially | | 4/16—Rev. A to Rev. B Deleted Figure 4; Renumbered Sequentially | | Applications Information | 12 | |---------------------------------------------|----| | Power/Ground Layout and Bypassing | 12 | | ADCMP580/ADCMP581/ADCMP582 Family of Output | | | Stages | 12 | | Using/Disabling the Latch Feature | 12 | | Optimizing High Speed Performance | 13 | | Comparator Propagation Delay Dispersion | 13 | | Comparator Hysteresis | 14 | | Minimum Input Slew Rate Requirement | 14 | | Outline Dimensions | 15 | | Ordering Guide | 15 | 7/05—Revision 0: Initial Version # **SPECIFICATIONS** $V_{\text{CCI}}$ = 5.0 V; $V_{\text{EE}}$ = -5.0 V; $V_{\text{CCO}}$ = 3.3 V; $T_{\text{A}}$ = 25°C, unless otherwise noted. Table 1. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |------------------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------|------------------------|-------| | DC INPUT CHARACTERISTICS | | | | | | | | Input Voltage Range | $V_P, V_N$ | | -2.0 | | +3.0 | V | | Input Differential Range | | | -2.0 | | +2.0 | V | | Input Offset Voltage | Vos | | -10.0 | ±4 | +10.0 | mV | | Offset Voltage Temperature Coefficient | $\Delta V_{OS}/d_T$ | | | 10 | | μV/°C | | Input Bias Current | $I_P$ , $I_N$ | Open termination | | 15 | 30.0 | μΑ | | Input Bias Current Temperature Coefficient | $\Delta I_B/d_T$ | | | 50 | | nA/°C | | Input Offset Current | | | | +2 | ±5.0 | μΑ | | Input Resistance | | | | 47 to 53 | | Ω | | Input Resistance, Differential Mode | | Open termination | | 50 | | kΩ | | Input Resistance, Common Mode | | Open termination | | 500 | | kΩ | | Active Gain | Av | | | 48 | | dB | | Common-Mode Rejection Ratio | CMRR | $V_{CM} = -2.0 \text{ V to } +3.0 \text{ V}$ | | 60 | | dB | | Hysteresis | | R <sub>HYS</sub> = ∞ | | 1 | | mV | | LATCH ENABLE CHARACTERISTICS | | | | | | 1 | | Latch Enable Input Impedance | Z <sub>IN</sub> | Each pin, V <sub>TT</sub> at ac ground | | 47 to 53 | | Ω | | Latch-to-Output Delay | t <sub>PLOH</sub> , t <sub>PLOL</sub> | V <sub>OD</sub> = 200 mV | | 175 | | ps | | Latch Minimum Pulse Width | t <sub>PL</sub> | V <sub>OD</sub> = 200 mV | | 100 | | ps | | ADCMP580 (CML) | 1.2 | | | | | " | | Latch Enable Input Range | | | -0.8 | | 0 | V | | Latch Enable Input Differential | | | 0.2 | 0.4 | 0.5 | V | | Latch Setup Time | t <sub>s</sub> | V <sub>OD</sub> = 200 mV | "- | 95 | 0.0 | ps | | Latch Hold Time | t <sub>H</sub> | V <sub>OD</sub> = 200 mV | | -90 | | ps | | ADCMP581 (NECL) | | 100 200 | | ,,, | | ٦ | | Latch Enable Input Range | | | -1.8 | | +0.8 | V | | Latch Enable Input Differential | | | 0.2 | 0.4 | 0.5 | V | | Latch Setup Time | t <sub>s</sub> | V <sub>OD</sub> = 200 mV | "- | 70 | 0.0 | ps | | Latch Hold Time | t <sub>H</sub> | $V_{OD} = 200 \text{ mV}$ | | -65 | | ps | | ADCMP582 (PECL) | | 100 200 | | 00 | | ٦ | | Latch Enable Input Range | | | V <sub>cco</sub> – 1.8 | | V <sub>cco</sub> – 0.8 | V | | Latch Enable Input Differential | | | 0.2 | 0.4 | 0.5 | v | | Latch Setup Time | t <sub>s</sub> | V <sub>OD</sub> = 200 mV | 0.2 | 30 | 0.5 | ps | | Latch Hold Time | t <sub>H</sub> | $V_{OD} = 200 \text{ mV}$ | | -25 | | ps | | DC OUTPUT CHARACTERISTICS | Vn | V0D = 230 IIIV | | 23 | | P3 | | ADCMP580 (CML) | | | | | | | | Output Impedance | Z <sub>out</sub> | | | 50 | | Ω | | Output Impedance Output Voltage High Level | V <sub>OH</sub> | 50 Ω to GND | -0.10 | 0 | +0.03 | V | | Output Voltage Low Level | V <sub>OL</sub> | 50 Ω to GND | -0.10 | -0.40 | -0.35 | V | | Output Voltage Differential | VOL | 50 Ω to GND | 340 | 395 | 450 | mV | | ADCMP581 (NECL) | | 30 12 to GIVD | 340 | 373 | 430 | 1111 | | Output Voltage High Level | V <sub>OH</sub> | 50 Ω to -2 V, T <sub>A</sub> = 125°C | -0.99 | -0.87 | -0.75 | V | | Output Voltage High Level | V <sub>OH</sub> | $50 \Omega \text{ to } -2 \text{ V}, T_A = 125 \text{ C}$<br>$50 \Omega \text{ to } -2 \text{ V}, T_A = 25 \text{ °C}$ | -1.06 | -0.94 | -0.73<br>-0.82 | v | | Output Voltage High Level | V <sub>OH</sub> | $50 \Omega \text{ to } -2 \text{ V}, T_A = 25 \text{ C}$<br>$50 \Omega \text{ to } -2 \text{ V}, T_A = -55 \text{ °C}$ | -1.11 | -0.9 <del>1</del> | -0.87 | V | | Output Voltage Low Level | VOH | $50 \Omega \text{ to } -2 \text{ V}, T_A = -35 \text{ C}$<br>$50 \Omega \text{ to } -2 \text{ V}, T_A = 125 \text{ °C}$ | -1.11<br>-1.43 | -0.99<br>-1.26 | -0.87<br>-1.13 | V | | Output Voltage Low Level Output Voltage Low Level | VOL | $50 \Omega$ to $-2 V$ , $T_A = 125 C$<br>$50 \Omega$ to $-2 V$ , $T_A = 25 °C$ | -1.43<br>-1.50 | -1.20<br>-1.33 | -1.13<br>-1.20 | V | | Output Voltage Low Level | Vol | $50 \Omega \text{ to } -2 \text{ V}, T_A = 25 \text{ C}$<br>$50 \Omega \text{ to } -2 \text{ V}, T_A = -55 \text{ °C}$ | -1.55 | -1.38 | -1.25 | V | | Output Voltage Low Level Output Voltage Differential | V OL | $50 \Omega$ to $-2.0 \text{ V}$ | 340 | 395 | 450 | mV | | Parameter | Symbol | <b>Test Conditions/Comments</b> | Min | Тур | Max | Unit | |----------------------------------------------------------------|---------------------------------|--------------------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|------| | ADCMP582 (PECL) | | V <sub>CCO</sub> = 3.3 V | | | | | | Output Voltage High Level | V <sub>OH</sub> | $50 \Omega$ to V <sub>CCO</sub> $- 2 V$ , T <sub>A</sub> $= 125$ °C | V <sub>cco</sub> – 0.99 | $V_{\text{CCO}} - 0.87$ | $V_{\text{CCO}} - 0.75$ | V | | Output Voltage High Level | V <sub>OH</sub> | $50 \Omega$ to V <sub>CCO</sub> $- 2 V$ , T <sub>A</sub> $= 25$ °C | Vcco - 1.06 | $V_{CCO} - 0.94$ | $V_{CCO} - 0.82$ | V | | Output Voltage High Level | V <sub>OH</sub> | $50 \Omega$ to V <sub>CCO</sub> $- 2 V$ , T <sub>A</sub> $= -55$ °C | Vcco - 1.11 | $V_{\text{CCO}} - 0.99$ | $V_{\text{CCO}} - 0.87$ | V | | Output Voltage Low Level | V <sub>OL</sub> | $50 \Omega$ to V <sub>CCO</sub> $- 2 V$ , T <sub>A</sub> $= 125 °$ C | V <sub>CCO</sub> – 1.43 | Vcco – 1.26 | Vcco – 1.13 | ٧ | | Output Voltage Low Level | V <sub>OL</sub> | $50 \Omega$ to V <sub>CCO</sub> $- 2 V$ , T <sub>A</sub> $= 25$ °C | V <sub>cco</sub> – 1.50 | Vcco – 1.33 | V <sub>CCO</sub> – 1.20 | V | | Output Voltage Low Level | V <sub>OL</sub> | $50 \Omega$ to V <sub>CCO</sub> $- 2 V$ , T <sub>A</sub> $= -55$ °C | V <sub>cco</sub> – 1.55 | V <sub>cco</sub> – 1.35 | V <sub>cco</sub> – 1.25 | V | | Output Voltage Differential | | 50 Ω to V <sub>CCO</sub> – 2.0 V | 340 | 395 | 450 | mV | | AC PERFORMANCE | | | | | | | | Propagation Delay | <b>t</b> PD | V <sub>OD</sub> = 500 mV | | 180 | | ps | | Propagation Delay Temperature Coefficient | $\Delta t_{PD}/d_T$ | | | 0.25 | | ps/° | | Propagation Delay Skew—Rising Transition to Falling Transition | | V <sub>OD</sub> = 500 mV, 5 V/ns | | 10 | | ps | | Overdrive Dispersion | | 50 mV < V <sub>OD</sub> < 1.0 V | | 10 | | ps | | • | | 10 mV < V <sub>OD</sub> < 200 mV | | 15 | | ps | | Slew Rate Dispersion | | 2 V/ns to 10 V/ns | | 15 | | ps | | Pulse Width Dispersion | | 100 ps to 5 ns | | 15 | | ps | | Duty Cycle Dispersion 5% to 95% | | 1.0 V/ns, 15 MHz, V <sub>CM</sub> = 0.0 V | | 10 | | ps | | Common-Mode Dispersion | | $V_{OD} = 0.2 \text{ V}, -2 \text{ V} < V_{CM} < 3 \text{ V}$ | | 5 | | ps/\ | | Equivalent Input Bandwidth <sup>1</sup> | BW <sub>EQ</sub> | 0.0 V to 400 mV input,<br>$t_R = t_F = 25 \text{ ps}, 20/80$ | | 8 | | GHz | | Toggle Rate | | >50% output swing | | 12.5 | | Gbp | | Deterministic Jitter | DJ | V <sub>OD</sub> = 500 mV, 5 V/ns,<br>PRBS <sup>31</sup> – 1 NRZ, 5 Gbps | | 15 | | ps | | Deterministic Jitter | DJ | V <sub>OD</sub> = 200 mV, 5 V/ns,<br>PRBS <sup>31</sup> – 1 NRZ, 10 Gbps | | 25 | | ps | | RMS Random Jitter | RJ | V <sub>OD</sub> = 200 mV, 5 V/ns, 1.25 GHz | | 0.2 | | ps | | Minimum Pulse Width | PW <sub>MIN</sub> | $\Delta t_{PD} < 5 \text{ ps}$ | | 100 | | ps | | Minimum Pulse Width | PW <sub>MIN</sub> | $\Delta t_{PD} < 10 \text{ ps}$ | | 80 | | ps . | | Rise/Fall Time | t <sub>R</sub> , t <sub>F</sub> | 20/80 | | 37 | | ps | | POWER SUPPLY | | | | | | | | Positive Supply Voltage | V <sub>CCI</sub> | | +4.5 | +5.0 | +5.5 | V | | Negative Supply Voltage | $V_{EE}$ | | -5.5 | -5.0 | -4.5 | V | | ADCMP580 (CML) | | | | | | | | Positive Supply Current | I <sub>vccı</sub> | $V_{CCI} = 5.0 \text{ V}, 50 \Omega \text{ to GND}$ | | 6 | 8 | mA | | Negative Supply Current | I <sub>VEE</sub> | $V_{EE} = -5.0 \text{ V}$ , 50 $\Omega$ to GND | -50 | -40 | -34 | mA | | Power Dissipation | P <sub>D</sub> | 50 Ω to GND | | 230 | 260 | mW | | ADCMP581 (NECL) | | | | | | | | Positive Supply Current | I <sub>vccı</sub> | $V_{CCI} = 5.0 \text{ V}, 50 \Omega \text{ to } -2 \text{ V}$ | | 6 | 8 | mA | | Negative Supply Current | I <sub>VEE</sub> | $V_{EE} = -5.0 \text{ V}, 50 \Omega \text{ to } -2 \text{ V}$ | -35 | -25 | -19 | mA | | Power Dissipation | P <sub>D</sub> | 50 Ω to -2 V | | 155 | 200 | mW | | ADCMP582 (PECL) | | | | | | | | Logic Supply Voltage | Vcco | | +2.5 | +3.3 | +5.0 | V | | Input Supply Current | Ivcci | $V_{CCI} = 5.0 \text{ V}, 50 \Omega \text{ to } V_{CCO} - 2 \text{ V}$ | | 6 | 8 | mA | | Output Supply Current | lvcco | $V_{\text{cco}} = 5.0 \text{ V}, 50 \Omega \text{ to } V_{\text{cco}} = 2 \text{ V}$ | | 44 | 55 | mA | | Negative Supply Current | I <sub>VEE</sub> | $V_{EE} = -5.0 \text{ V}, 50 \Omega \text{ to } V_{CCO} - 2 \text{ V}$ | -35 | -25 | <b>−19</b> | mA | | Power Dissipation | P <sub>D</sub> | 50 Ω to V <sub>CCO</sub> – 2 V | | 310 | 350 | mW | | Power Supply Rejection (V <sub>CCI</sub> ) | PSR <sub>VCCI</sub> | $V_{CCI} = 5.0 \text{ V} + 5\%$ | | -75 | * | dB | | Power Supply Rejection (VEE) | PSR <sub>VEE</sub> | $V_{EE} = -5.0 \text{ V} + 5\%$ | | -60 | | dB | | Power Supply Rejection (Vcco) | PSRvcco | $V_{CCO} = 3.3 \text{ V} + 5\% \text{ (ADCMP582)}$ | | -75 | | dB | <sup>&</sup>lt;sup>1</sup> Equivalent input bandwidth assumes a simple first-order input response and is calculated with the following formula: $BW_{EQ} = 0.22/(tr_{COMP}^2 - tr_N^2)$ , where $tr_N$ is the 20/80 transition time of a quasi-Gaussian input edge applied to the comparator input and $tr_{COMP}$ is the effective transition time digitized by the comparator. ### TIMING INFORMATION Figure 2 shows the ADCMP580/ADCMP581/ADCMP582 compare and latch timing relationships. Table 2 provides the definitions of the terms shown in Figure 2. Figure 2. Comparator Timing Diagram **Table 2. Timing Descriptions** | Symbol | Symbol Description | Timing Description | | | |--------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | <b>t</b> <sub>PDH</sub> | Input-to-Output High Delay | Propagation delay measured from the time the input signal crosses the reference (± the input offset voltage) to the 50% point of an output low-to-high transition. | | | | <b>t</b> <sub>PDL</sub> | Input-to-Output Low Delay | Propagation delay measured from the time the input signal crosses the reference (± the input offset voltage) to the 50% point of an output high-to-low transition. | | | | <b>t</b> <sub>PLOH</sub> | Latch Enable-to-Output High Delay | Propagation delay measured from the 50% point of the latch enable signal low-to-high transition to the 50% point of an output low-to-high transition. | | | | <b>t</b> <sub>PLOL</sub> | Latch Enable-to-Output Low Delay | Propagation delay measured from the 50% point of the latch enable signal low-to-high transition to the 50% point of an output high-to-low transition. | | | | t <sub>H</sub> | Minimum Hold Time | Minimum time after the negative transition of the latch enable signal that the input signal must remain unchanged to be acquired and held at the outputs. | | | | <b>t</b> <sub>PL</sub> | Minimum Latch Enable Pulse Width | Minimum time that the latch enable signal must be high to acquire an input signal change. | | | | ts | Minimum Setup Time | Minimum time before the negative transition of the latch enable signal that an input signal change must be present to be acquired and held at the outputs. | | | | <b>t</b> <sub>R</sub> | Output Rise Time | Amount of time required to transition from a low to a high output as measured at the 20% and 80% points. | | | | t <sub>F</sub> | Output Fall Time | Amount of time required to transition from a high to a low output as measured at the 20% and 80% points. | | | | $V_N$ | Normal Input Voltage | Difference between the input voltages $V_P$ and $V_N$ for output true. | | | | $V_{\text{OD}}$ | Voltage Overdrive | Difference between the input voltages $V_P$ and $V_N$ for output false. | | | ### **ABSOLUTE MAXIMUM RATINGS** Table 3. | Parameter | Rating | |--------------------------------------------|------------------| | SUPPLY VOLTAGES | | | Positive Supply Voltage (Vccı to GND) | -0.5 V to +6.0 V | | Negative Supply Voltage ( $V_{EE}$ to GND) | -6.0 V to +0.5 V | | Logic Supply Voltage (Vcco to GND) | -0.5 V to +6.0 V | | INPUT VOLTAGES | | | Input Voltage | -3.0 V to +4.0 V | | Differential Input Voltage | -2 V to +2 V | | Input Voltage, Latch Enable | -2.5 V to +5.5 V | | HYSTERESIS CONTROL PIN | | | Applied Voltage (HYS to $V_{EE}$ ) | -5.5 V to +0.5 V | | Maximum Input/Output Current | 1 mA | | OUTPUT CURRENT | | | ADCMP580 (CML) | −25 mA | | ADCMP581 (NECL) | -40 mA | | ADCMP582 (PECL) | -40 mA | | TEMPERATURE | | | Operating Temperature Range, Ambient | -40°C to +125°C | | Operating Temperature, Junction | 125°C | | Storage Temperature Range | −65°C to +150°C | Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. ### THERMAL CONSIDERATIONS The ADCMP580/ADCMP581/ADCMP582 16-lead LFCSP option has a junction-to-ambient thermal resistance ( $\theta_{JA}$ ) of 70°C/W in still air. ### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. # PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS NOTES 1. THE METALLIC BACK SURFACE OF THE PACKAGE IS NOT ELECTRICALLY CONNECTED TO ANY PART OF THE CIRCUIT. IT CAN BE LEFT FLOATING FOR OPTIMAL ELECTRICAL ISOLATION BETWEEN THE PACKAGE HANDLE AND THE SUBSTRATE OF THE DIE. IT CAN ALSO BE SOLDERED TO THE APPLICATION BOARD IF IMPROVED THERMAL AND/OR MECHANICAL STABILITY IS DESIRED. Figure 3. ADCMP580/ADCMP581 Pin Configuration Table 4. ADCMP580/ADCMP581 Pin Function Descriptions | Pin No. | Mnemonic | Description | | | | | | |---------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 1 | V <sub>TP</sub> | Termination Resistor Return Pin for V <sub>P</sub> Input. | | | | | | | 2 | $V_P$ | Noninverting Analog Input. | | | | | | | 3 | $V_N$ | Inverting Analog Input. | | | | | | | 4 | $V_{TN}$ | Termination Resistor Return Pin for V <sub>N</sub> Input. | | | | | | | 5, 16 | V <sub>CCI</sub> | ositive Supply Voltage | | | | | | | 6 | <u>LE</u> | Latch Enable Input Pin, Inverting Side. In compare mode ( $\overline{\text{LE}} = \text{low}$ ), the output tracks changes at the input of the comparator. In latch mode ( $\overline{\text{LE}} = \text{high}$ ), the output reflects the input state just prior to the comparator being placed into latch mode. $\overline{\text{LE}}$ must be driven in complement with LE. | | | | | | | 7 | LE | Latch Enable Input Pin, Noninverting Side. In compare mode (LE = high), the output tracks changes at the input of the comparator. In latch mode (LE = low), the output reflects the input state just prior to the comparator being placed into latch mode. LE must be driven in complement with $\overline{\text{LE}}$ . | | | | | | | 8 | V <sub>TT</sub> | Termination Return Pin for the LE/LE Input Pins. For the ADCMP580 (CML output stage), this pin must be connected to ground. For the ADCMP581 (ECL output stage), connect this pin to the –2 V termination potential. | | | | | | | 9, 12 | GND | Digital Ground Pin/Positive Logic Power Supply Terminal. This pin must be connected to the GND pin. | | | | | | | 10 | Q | Inverting Output. $\overline{Q}$ is logic low if the analog voltage at the noninverting input, $V_P$ , is greater than the analog voltage at the inverting input, $V_N$ , provided that the comparator is in compare mode. See the LE/LE descriptions (Pin 6 to Pin 7) for more information. | | | | | | | 11 | Q | Noninverting Output. Q is logic high if the analog voltage at the noninverting input, $V_P$ , is greater than the analog voltage at the inverting input, $V_N$ , provided that the comparator is in compare mode. See the LE/LE descriptions (Pin 6 to Pin 7) for more information. | | | | | | | 13 | $V_{EE}$ | Negative Power Supply. | | | | | | | 14 | HYS | Hysteresis Control. Leave this pin disconnected for zero hysteresis. Connect this pin to the $V_{EE}$ supply with a suitably sized resistor to add the desired amount of hysteresis. Refer to Figure 8 for proper sizing of the HYS hysteresis control resistor. | | | | | | | 15 | GND | Analog Ground. | | | | | | | | EPAD | Exposed Pad. The metallic back surface of the package is not electrically connected to any part of the circuit. It can be left floating for optimal electrical isolation between the package handle and the substrate of the die. It can also be soldered to the application board if improved thermal and/or mechanical stability is desired. | | | | | | NOTES 1. THE METALLIC BACK SURFACE OF THE PACKAGE IS NOT ELECTRICALLY CONNECTED TO ANY PART OF THE CIRCUIT. IT CAN BE LEFT FLOATING FOR OPTIMAL ELECTRICAL ISOLATION BETWEEN THE PACKAGE HANDLE AND THE SUBSTRATE OF THE DIE. IT CANALSO BE SOLDERED TO THE APPLICATION BOARD IF IMPROVED THERMAL AND/OR MECHANICAL STABILITY IS DESIRED. Figure 4. ADCMP582 Pin Configuration **Table 5. ADCMP582 Pin Function Descriptions** | Pin No. | Mnemonic | Description | | | | | | |---------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 1 | V <sub>TP</sub> | Termination Resistor Return Pin for V <sub>P</sub> Input. | | | | | | | 2 | $V_P$ | Noninverting Analog Input. | | | | | | | 3 | $V_N$ | Inverting Analog Input. | | | | | | | 4 | $V_{TN}$ | Termination Resistor Return Pin for V <sub>N</sub> Input. | | | | | | | 5, 16 | V <sub>CCI</sub> | ositive Supply Voltage. | | | | | | | 6 | <u>LE</u> | Latch Enable Input Pin, Inverting Side. In compare mode ( $\overline{\text{LE}}$ = low), the output tracks changes at the input of the comparator. In latch mode ( $\overline{\text{LE}}$ = high), the output reflects the input state just prior to the comparator being placed into latch mode. $\overline{\text{LE}}$ must be driven in complement with LE. | | | | | | | 7 | LE | Latch Enable Input Pin, Noninverting Side. In compare mode (LE = high), the output tracks changes at the input of the comparator. In latch mode (LE = low), the output reflects the input state just prior to the comparator being placed into latch mode. LE must be driven in complement with $\overline{\text{LE}}$ . | | | | | | | 8 | V <sub>TT</sub> | Termination Return Pin for the LE/ $\overline{\text{LE}}$ Input Pins. For the ADCMP582 (PECL output stage), connect this pin to the $V_{CCO}$ –2 V termination potential. | | | | | | | 9, 12 | V <sub>cco</sub> | Digital Ground Pin/Positive Logic Power Supply Terminal. This pin must be connected to the positive logic power Vcco supply. | | | | | | | 10 | Q | Inverting Output. $\overline{Q}$ is logic low if the analog voltage at the noninverting input, $V_P$ , is greater than the analog voltage at the inverting input, $V_N$ , provided that the comparator is in compare mode. See the LE/ $\overline{\text{LE}}$ descriptions (Pin 6 to Pin 7) for more information. | | | | | | | 11 | Q | Noninverting Output. Q is logic high if the analog voltage at the noninverting input, V <sub>P</sub> , is greater than the analog voltage at the inverting input, V <sub>N</sub> , provided that the comparator is in compare mode. See the LE/LE descriptions (Pin 6 to Pin 7) for more information. | | | | | | | 13 | VEE | Negative Power Supply. | | | | | | | 14 | HYS | Hysteresis Control. Leave this pin disconnected for zero hysteresis. Connect this pin to the V <sub>EE</sub> supply with a suitably sized resistor to add the desired amount of hysteresis. Refer to Figure 8 for proper sizing of the HYS hysteresis control resistor. | | | | | | | 15 | GND | Analog Ground. | | | | | | | | EPAD | Exposed Pad. The metallic back surface of the package is not electrically connected to any part of the circuit. It can be left floating for optimal electrical isolation between the package handle and the substrate of the die. It can also be soldered to the application board if improved thermal and/or mechanical stability is desired. | | | | | | ### TYPICAL PERFORMANCE CHARACTERISTICS $V_{\text{CCI}} = 5.0 \text{ V}$ , $V_{\text{EE}} = -5.0 \text{ V}$ , $V_{\text{CCO}} = 3.3 \text{ V}$ , $T_{\text{A}} = 25^{\circ}\text{C}$ , unless otherwise noted. Figure 5. Bias Current vs. Common-Mode Voltage Figure 6. ADCMP581 Output Voltage vs. Temperature Figure 7. Hysteresis vs. –IHYST Figure 8. Hysteresis vs. R<sub>HYS</sub> Control Resistor Figure 9. ADCMP582 Output Voltage vs. Temperature Figure 10. A Typical Vos vs. Common-Mode Voltage Figure 11. ADCMP580 Propagation Delay Error vs. Common-Mode Voltage Figure 12. ADCMP580 Eye Diagram at 7.5 Gbps Figure 13. Dispersion vs. Overdrive Figure 14. ADCMP581 $t_R/t_F$ vs. Temperature Figure 15. ADCMP582 Eye Diagram at 2.5 Gbps ### TYPICAL APPLICATION CIRCUITS Figure 16. Zero-Crossing Detector with CML Outputs on the ADCMP580 Figure 17. LVDS to a 50 $\Omega$ Back-Terminated (RS) ECL Receiver on the ADCMP581 Figure 18. Adding Hysteresis Using the HYS Control on the ADCMP580 Figure 19. Comparator with -2 to +3 V Input Range on the ADCMP580 Figure 20. Disabling the Latch Feature on the ADCMP580 Figure 21. Disabling the Latch Feature on the ADCMP581 Figure 22. Disabling the Latch Feature on the ADCMP582 # APPLICATIONS INFORMATION POWER/GROUND LAYOUT AND BYPASSING The ADCMP580/ADCMP581/ADCMP582 family of comparators is designed for very high speed applications. Consequently, high speed design techniques must be used to achieve the specified performance. It is critically important to use low impedance supply planes, particularly for the negative supply ( $V_{\rm EE}$ ), the output supply plane ( $V_{\rm CCO}$ ), and the ground plane (GND). Individual supply planes are recommended as part of a multilayer board. Providing the lowest inductance return path for the switching currents ensures the best possible performance in the target application. It is also important to adequately bypass the input and output supplies. A 1 $\mu F$ electrolytic bypass capacitor must be placed within several inches of each power supply pin to ground. In addition, multiple high quality 0.1 $\mu F$ bypass capacitors must be placed as close as possible to each of the $V_{EE},\,V_{\rm CCI},\,$ and $V_{\rm CCO}$ supply pins and must be connected to the GND plane with redundant vias. High frequency bypass capacitors must be carefully selected for minimum inductance and ESR. Parasitic layout inductance must be strictly avoided to maximize the effectiveness of the bypass at high frequencies. # ADCMP580/ADCMP581/ADCMP582 FAMILY OF OUTPUT STAGES Specified propagation delay dispersion performance is achieved by using proper transmission line terminations. The outputs of the ADCMP580 family comparators are designed to directly drive 400 mV into 50 $\Omega$ cable or microstrip/stripline transmission lines terminated with 50 $\Omega$ referenced to the proper return. The CML output stage for the ADCMP580 is shown in the simplified schematic diagram in Figure 23. Each output is backterminated with 50 $\Omega$ for best transmission line matching. The outputs of the ADCMP581/ADCMP582 are illustrated in Figure 24; they must be terminated to −2 V for ECL outputs of ADCMP581 and V<sub>CCO</sub> – 2 V for PECL outputs of ADCMP582. As an alternative, Thevenin equivalent termination networks can also be used. If these high speed signals must be routed more than a centimeter, either microstrip or stripline techniques are required to ensure proper transition times and to prevent excessive output ringing and pulse width-dependent propagation delay dispersion. Figure 23. Simplified Schematic Diagram of the ADCMP580 CML Output Stage Figure 24. Simplified Schematic Diagram of the ADCMP581/ADCMP582 ECL/PECL Output Stage ### **USING/DISABLING THE LATCH FEATURE** The latch inputs (LE/ $\overline{\text{LE}}$ ) are active low for latch mode and are internally terminated with 50 $\Omega$ resistors to the V<sub>TT</sub> pin. When using the ADCMP580, V<sub>TT</sub> must be connected to ground. When using the ADCMP581, V<sub>TT</sub> must be connected to –2 V. When using the ADCMP582, V<sub>TT</sub> must be connected externally to V<sub>CCO</sub> – 2 V, preferably with its own low inductance plane. When using the $\overline{LE}$ pin to $V_{EE}$ with an external pull-down resistor and by leaving the LE pin to ground. To prevent excessive power dissipation, the resistor must be $1~k\Omega$ for the ADCMP580. When using the ADCMP581 comparators, the latch can be disabled by connecting the $\overline{LE}$ pin to $V_{EE}$ with an external 750 $\Omega$ resistor and leaving the LE pin connected to -2~V. The idea is to create an approximate 0.5 V offset using the internal resistor as half of the voltage divider. Connect the $V_{TT}$ pin as recommended. ### **OPTIMIZING HIGH SPEED PERFORMANCE** As with any high speed comparator, proper design and layout techniques are essential to obtaining the specified performance. Stray capacitance, inductance, inductive power, and ground impedances or other layout issues can severely limit performance and can cause oscillation. Discontinuities along input and output transmission lines can also severely limit the specified pulse width dispersion performance. For applications in a 50 $\Omega$ environment, input and output matching have a significant impact on data-dependent (or deterministic) jitter (DJ) and pulse width dispersion performance. The ADCMP580/ADCMP581/ADCMP582 family of comparators provides internal 50 $\Omega$ termination resistors for both V<sub>P</sub> and V<sub>N</sub> inputs. The return side for each termination is pinned out separately with the $V_{TP}$ and $V_{TN}$ pins, respectively. If a 50 $\Omega$ termination is desired at one or both of the $V_P/V_N$ inputs, the $V_{TP}$ and $V_{TN}$ pins can be connected (or disconnected) to (from) the desired termination potential as appropriate. The termination potential must be carefully bypassed using ceramic capacitors as discussed previously to prevent undesired aberrations on the input signal due to parasitic inductance in the termination return path. If a 50 $\Omega$ termination is not desired, either one or both of the $V_{\text{TP}}/V_{\text{TN}}$ termination pins can be left disconnected. In this case, the open pins must be left floating with no external pull downs or bypassing capacitors. For applications that require high speed operation but do not have on-chip 50 $\Omega$ termination resistors, some reflections must be expected, because the comparator inputs can no longer provide matched impedance to the input trace leading up to the device. It then becomes important to back-match the drive source impedance to the input transmission path leading to the input to minimize multiple reflections. For applications in which the comparator is less than 1 cm from the driving signal source, the source impedance must be minimized. High source impedance in combination with parasitic input capacitance of the comparator could cause undesirable degradation in bandwidth at the input, thus degrading the overall response. It is therefore recommended that the drive source impedance be no more than 50 $\Omega$ for best high speed performance. ### COMPARATOR PROPAGATION DELAY DISPERSION The ADCMP580/ADCMP581/ADCMP582 family of comparators has been specifically designed to reduce propagation delay dispersion over a wide input overdrive range of 5 mV to 500 mV. Propagation delay dispersion is a change in propagation delays that results from a change in the degree of overdrive or slew rate (how far or how fast the input signal exceeds the switching threshold). The overall result is a higher degree of timing accuracy. Propagation delay dispersion is a specification that becomes important in critical timing applications, such as data communications, automatic test and measurement, instrumentation, and event-driven applications, such as pulse spectroscopy, nuclear instrumentation, and medical imaging. Dispersion is defined as the variation in the overall propagation delay as the input overdrive conditions are changed (see Figure 25 and Figure 26). For the ADCMP580/ADCMP581/ADCMP582 family of comparators, dispersion is typically <25 ps, because the overdrive varies from 5 mV to 500 mV, and the input slew rate varies from 1 V/ns to 10 V/ns. This specification applies for both positive and negative signals because the ADCMP580/ADCMP581/ADCMP582 family of comparators has almost equal delays for positive- and negative-going inputs. Figure 26. Propagation Delay—Slew Rate Dispersion Q/Q OUTPUT DISPERSION ### **COMPARATOR HYSTERESIS** Adding hysteresis to a comparator is often desirable in a noisy environment or when the differential inputs are very small or slow moving. The transfer function for a comparator with hysteresis is shown in Figure 27. If the input voltage approaches the threshold from the negative direction, the comparator switches from a low to a high when the input crosses $+V_H/2$ . The new switching threshold becomes $-V_H/2$ . The comparator remains in the high state until the threshold $-V_H/2$ is crossed from the positive direction. In this manner, noise centered on 0 V input does not cause the comparator to switch states unless it exceeds the region bounded by $\pm V_H/2$ . The customary technique for introducing hysteresis into a comparator uses positive feedback from the output back to the input. A limitation of this approach is that the amount of hysteresis varies with the output logic levels, resulting in hysteresis that is not symmetric about the threshold. The external feedback network can also introduce significant parasitics that reduce high speed performance and can even reduce overall stability in some cases. Figure 27. Comparator Hysteresis Transfer Function The ADCMP580/ADCMP581/ADCMP582 family of comparators offers a programmable hysteresis feature that can significantly improve the accuracy and stability of the desired hysteresis. By connecting an external pull-down resistor from the HYS pin to $V_{\rm EE}$ , a variable amount of hysteresis can be applied. Leaving the HYS pin disconnected disables the feature, and hysteresis is then less than 1 mV, as specified. The maximum range of hysteresis that can be applied by using this method is approximately $\pm 70$ mV. Figure 28 illustrates the amount of applied hysteresis as a function of the external resistor value. The advantage of applying hysteresis in this manner is improved accuracy, stability, and reduced component count. An external bypass capacitor is not required on the HYS pin, and it would likely degrade the jitter performance of the device. The hysteresis pin can also be driven by a current source. It is biased approximately 400 mV above $V_{EE}$ and has an internal series resistance of approximately 600 $\Omega$ . Figure 28. Comparator Hysteresis vs. R<sub>HYS</sub> Control Resistor ### MINIMUM INPUT SLEW RATE REQUIREMENT As with many high speed comparators, a minimum slew rate requirement must be met to ensure that the device does not oscillate as the input signal crosses the threshold. This oscillation is due in part to the high input bandwidth of the comparator and the feedback parasitics inherent in the package. A minimum slew rate of 50 V/ $\mu$ s must ensure clean output transitions from the ADCMP580/ADCMP581/ADCMP582 family of comparators. The slew rate may be too slow for other reasons. The extremely high bandwidth of these devices means that broadband noise can be a significant factor when input slew rates are low. There is $120~\mu V$ of thermal noise generated over the bandwidth of the comparator by the two $50~\Omega$ terminations at room temperature. With a slew rate of only $50~V/\mu s$ , the inputs are inside this noise band for over 2 ps, rendering the comparator's jitter performance of 200 fs irrelevant. Raising the slew rate of the input signal and/or reducing the bandwidth over which that resistance is seen at the input can greatly reduce jitter. Devices are not characterized this way but simply bypassing a reference input close to the package can reduce jitter 30% in low slew rate applications. # **OUTLINE DIMENSIONS** Figure 29. 16-Lead Lead Frame Chip Scale Package [LFCSP] 3 mm × 3 mm Body and 0.75 mm Package Height (CP-16-21) Dimensions shown in millimeters ### **ORDERING GUIDE** | Model <sup>1</sup> | Temperature Range | Package Description | Package Option | Branding | |--------------------|-------------------|-----------------------------------------------|----------------|----------| | ADCMP580BCPZ-WP | −40°C to +125°C | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-21 | G12 | | ADCMP580BCPZ-R2 | −40°C to +125°C | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-21 | G12 | | ADCMP580BCPZ-RL7 | -40°C to +125°C | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-21 | G12 | | ADCMP581BCPZ-WP | −40°C to +125°C | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-21 | G11 | | ADCMP581BCPZ-R2 | -40°C to +125°C | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-21 | G11 | | ADCMP581BCPZ-RL7 | −40°C to +125°C | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-21 | G11 | | ADCMP582BCPZ-WP | -40°C to +125°C | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-21 | G10 | | ADCMP582BCPZ-R2 | −40°C to +125°C | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-21 | G10 | | ADCMP582BCPZ-RL7 | −40°C to +125°C | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-21 | G10 | | EVAL-ADCMP580BCPZ | | Evaluation Board | | | | EVAL-ADCMP581BCPZ | | Evaluation Board | | | | EVAL-ADCMP582BCPZ | | Evaluation Board | | | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part. **Data Sheet** **NOTES**