## **General Description** The MAX14826 transceiver is suitable for IO-Link® devices and 24V binary sensors. All specified IO-Link data rates are supported. In IO-Link applications, the transceiver acts as the physical layer interface to a microcontroller running the data-link layer protocol. Additional 24V digital inputs and outputs are provided. Two internal linear regulators generate common sensor and actuator power requirements: 5V and 3.3V. On-board C/Q and DO drivers are independently-configurable for push-pull, high-side (PNP), or low-side (NPN) operation. The device detects the IO-Link C/Q wake-up condition and generates a wake-up signal on the active-low WU/THSD output. The MAX14826 includes a selectable parallel or SPI interface for configuration and monitoring of the drivers. Extensive alarm conditions are detected and communicated through the interrupt outputs and the SPI interface. The device features reverse-polarity, short-circuit, and thermal protection. All power lines are monitored for undervoltage conditions. The C/Q and DO drivers are specified for sinking/sourcing 200mA. The MAX14826 is available in a 4mm x 4mm, 24-pin TQFN package, and is specified over the extended -40°C to +105°C temperature range. ## **Applications** - IO-Link Sensors - IO-Link Actuators - Industrial Sensors and Actuators #### **Benefits and Features** - IO-Link Specification v.1.0 and v.1.1 Physical Layer Compliant - High Configurability and Integration Reduce SKU's - · Push-Pull, High-Side, or Low-Side Outputs - Supports COM1, COM2, and COM3 Data Rates - · SPI or Pin-Driven Control and Monitoring - 2.5V to 5V Logic Interface Levels - · C/Q and DO Drivers Can Be Connected in Parallel - Auxiliary 24V, 200mA Digital Output (DO) - Auxiliary 24V Digital Input (DI) - Integrated 5V and 3.3V Linear Regulators - Driver Currents Specified for 200mA, 100mA and 50mA - 1µF C/Q and DO Load Drive Capability - Integrated Protection Enables Robust Solutions - Extensive Fault-Monitoring and Reporting - Reverse-Polarity and Short-Circuit Protection on All 24V Inputs/Outputs - Reverse-Polarity Protected 24V Supply Output - -40°C to +105°C Operating Temperature Range - Backwards Pin-and Software-Compatible to MAX14821 - Space-Saving 4mm x 4mm TQFN Package Ordering Information appears at end of data sheet. ## **Typical Application Circuit** IO-Link is a registered trademark of Profibus User Organization (PNO). # **Functional Diagram** ## **Absolute Maximum Ratings** | (All voltages referenced to GND, unless otherwise noted.) | Logic Outputs | |--------------------------------------------------------------------------|---------------------------------------------| | V <sub>CC</sub> 40V to +40V | RX, WU/THSD, LI, SDO/DOOC, | | $V_P$ ( $I_{VP}$ < 50mA)the higher of -0.3V and ( $V_{CC}$ - 1V) to +40V | IRQ/CQOC0.3V to (V <sub>1</sub> + 0.3V) | | LDOIN0.3V to +40V | UV0.3V to +6V | | V <sub>5</sub> 0.3V to the lesser of (V <sub>LDOIN</sub> + 0.3V) and +6V | Continuous Current Into Any Logic Pin ±50mA | | LDO33 | Continuous Power Dissipation | | V <sub>L</sub> 0.3V to +6V | TQFN (derate 27.8mW/°C above +70°C)2222mW | | DI40V to +40V | Operating Temperature Range40°C to +105°C | | C/Q, DOMIN: the higher of -40V and (V <sub>CC</sub> - 40V) | Maximum Junction Temperature+150°C | | MAX: the lesser of +40V and (V <sub>CC</sub> + 40V) | Storage Temperature Range65°C to +150°C | | Logic Inputs | Lead Temperature (soldering, 10s)+300°C | | TX, TXEN, LO, CS/PNP, SDI/DOPP, | Soldering Temperature (reflow)+260°C | | SCLK/CQPP0.3V to (V <sub>L</sub> + 0.3V) | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **Package Thermal Characteristics (Note 1)** **TOFN** $\label{eq:continuous} \mbox{Junction-to-Ambient Thermal Resistance } (\theta_{\mbox{\scriptsize JC}}).....3^{\circ}\mbox{C/W} \qquad \qquad \mbox{Junction-to-Case Thermal Resistance } (\theta_{\mbox{\scriptsize JC}}).....3^{\circ}\mbox{C/W}$ Note 1: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to www.maximintegrated.com/thermal-tutorial. #### **DC Electrical Characteristics** $(V_{CC}$ = 18V to 36V, $V_L$ = 2.3V to 5.5V, $V_{GND}$ = 0V; all logic inputs at $V_L$ or GND; $T_A$ = -40°C to +105°C, unless otherwise noted. Typical values are at $V_{CC}$ = 24V, $V_L$ = 3.3V, and $T_A$ = +25°C, unless otherwise noted.) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | | TYP | MAX | UNITS | |--------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------|------|------|------|-------| | V <sub>CC</sub> Supply Voltage | V <sub>CC</sub> | For driver operation | 9 | | 36 | V | | V <sub>CC</sub> Supply Current | I <sub>CC</sub> | $V_{CC}$ = 24V, C/Q as input, no load on $V_5$ or LDO33, LDOIN not connected to $V_P$ , $V_{LDOIN}$ = 24V | | 1.2 | 2.5 | mA | | V <sub>CC</sub> Undervoltage Lockout<br>Threshold | V <sub>CCUVLO</sub> | V <sub>CC</sub> falling | 6 | 7.4 | 8.4 | V | | V <sub>CC</sub> Undervoltage Lockout<br>Threshold Hysteresis | V <sub>CCUVLO_HYST</sub> | | | 200 | | mV | | V <sub>5</sub> Supply Current | l <sub>5_IN</sub> | LDOIN shorted to $V_5$ , external 5V applied to $V_5$ , no switching, LDO33 disabled | | 3 | | mA | | V <sub>5</sub> Undervoltage Lockout<br>Threshold | V <sub>5UVLO</sub> | V <sub>5</sub> falling | | 2.4 | | V | | V <sub>L</sub> Logic-Level Supply Voltage | V <sub>L</sub> | | 2.3 | | 5.5 | V | | V. Logic Loyel Supply Current | | All logic inputs at V <sub>L</sub> | | | 5 | μA | | V <sub>L</sub> Logic-Level Supply Current | l <sub>L</sub> | All logic inputs at GND | | | 100 | μA | | V <sub>L</sub> Undervoltage Threshold | V <sub>LUVLO</sub> | V <sub>L</sub> falling | 0.65 | 0.95 | 1.30 | V | DC Electrical Characteristics (continued) ( $V_{CC}$ = 18V to 36V, $V_{L}$ = 2.3V to 5.5V, $V_{GND}$ = 0V; all logic inputs at $V_{L}$ or GND; $T_{A}$ = -40°C to +105°C, unless otherwise noted. Typical values are at $V_{CC}$ = 24V, $V_{L}$ = 3.3V, and $T_{A}$ = +25°C, unless otherwise noted.) (Note 2) | PARAMETER | | CONI | MIN | TYP | MAX | UNITS | | |-----------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------------------|---------------------------|-------|----| | 5V LDO (V <sub>5</sub> ) | | • | | | | | , | | LDOIN Input Voltage Range | $V_{LDOIN}$ | | | 7 | | 36 | V | | LDOIN Supply Current | I <sub>LDOIN</sub> | V <sub>LDOIN</sub> = 24V, C/Q<br>input, no load on V | is configured as an 5 or LDO33 | | 2.5 | 5 | mA | | V <sub>5</sub> Output Voltage Range | V <sub>5</sub> | No load on V <sub>5</sub> , 7V | 4.75 | 5.00 | 5.25 | V | | | Power Supply Rejection Ratio | V <sub>5PSRR</sub> | f <sub>LDOIN</sub> = 100Hz | | 60 | 88 | | dB | | | | 1mA < I <sub>LOAD</sub> < 10r<br>0.1μF bypass capa | | | 0.8 | | | | V <sub>5</sub> Load Regulation | | 1mA < I <sub>LOAD</sub> < 30mA, V <sub>LDOIN</sub> = 7V,<br>0.1μF bypass capacitor on V <sub>5</sub> , $10\Omega$ –1μF compensation network added to V <sub>5</sub> | | | 0.8 | | % | | 3.3V LDO (LDO33) | | • | | | | | • | | LDO33 Output Voltage | V <sub>LDO33</sub> | No load on LDO33 | | 3.1 | 3.3 | 3.5 | V | | LDO33 Undervoltage Lockout<br>Threshold | V <sub>LDO33UVLO</sub> | V <sub>LDO33</sub> falling | | 2.4 | | V | | | LDO33 Load Regulation | DO33 Load Regulation 1mA < I <sub>LOAD</sub> < 20mA, V <sub>LDOIN</sub> = 7V | | | | 0.25 | | % | | 24V INTERFACE | | | | | | | | | | | | I <sub>C/Q</sub> = -200mA | V <sub>CC</sub> – 1.9 | V <sub>CC</sub> –<br>1.4 | | | | C/Q Driver Output Voltage High | V <sub>OH_C/Q</sub> | C/Q high-side<br>enabled,<br>9V ≤ V <sub>CC</sub> ≤ 36V | I <sub>C/Q</sub> = -100mA | V <sub>CC</sub> – | V <sub>CC</sub> – 1 | | V | | | | | I <sub>C/Q</sub> = -50mA | V <sub>CC</sub> – | V <sub>CC</sub> –<br>0.83 | | | | | | C/Q low-side | $I_{C/Q} = +200 \text{mA}$ | | 1.55 | 2 | | | C/Q Driver Output Voltage Low | $V_{OL\_C/Q}$ | enabled, | $I_{C/Q} = +100 \text{mA}$ | | 1.2 | 1.7 V | | | | | 9V ≤ V <sub>CC</sub> ≤ 36V | I <sub>C/Q</sub> = +50mA | | 0.98 | 1.3 | | | C/Q Driver Source Current<br>Limit | I <sub>OH_C/Q</sub> | C/Q high-side enab<br>$V_{C/Q} < (V_{CC} - 5V)$ , | | +280 | +350 | +420 | mA | | C/Q Driver Sink Current Limit | I <sub>OL_C/Q</sub> | C/Q low-side enabl<br>9V ≤ V <sub>CC</sub> ≤ 36V | C/Q low-side enabled, V <sub>C/Q</sub> > 5V, | | -350 | -280 | mA | | | | | I <sub>DO</sub> = -200mA | V <sub>CC</sub> – 2.1 | V <sub>CC</sub><br>- 1.5 | | | | DO Driver Output Voltage High | V <sub>OH_DO</sub> | DO high-side<br>enabled,<br>$9V \le V_{CC} \le 36V$ | I <sub>DO</sub> = -100mA | V <sub>CC</sub> –<br>1.45 | 1.1 | | V | | | | | I <sub>DO</sub> = -50mA | V <sub>CC</sub> – 1.15 | 0.87 | | | Maxim Integrated | 4 www.maximintegrated.com DC Electrical Characteristics (continued) ( $V_{CC}$ = 18V to 36V, $V_{L}$ = 2.3V to 5.5V, $V_{GND}$ = 0V; all logic inputs at $V_{L}$ or GND; $T_{A}$ = -40°C to +105°C, unless otherwise noted. Typical values are at $V_{CC}$ = 24V, $V_{L}$ = 3.3V, and $T_{A}$ = +25°C, unless otherwise noted.) (Note 2) | PARAMETER | | CONE | DITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------|----------------------|-----------------------------------------------------------------|----------------------------------------------|-------------------------|------|-------------------------|-------| | | | DO low-side | I <sub>DO</sub> = +200mA | | 1.6 | 2.3 | | | DO Driver Output Voltage Low | V <sub>OL DO</sub> | enabled, | I <sub>DO</sub> = +100mA | | 1.24 | 1.75 | V | | | _ | 9V ≤ V <sub>CC</sub> ≤ 36V | I <sub>DO</sub> = +50mA | | 1.04 | 1.4 | | | DO Source Current Limit | I <sub>OH_DO</sub> | DO high-side enable | ed, V <sub>DO</sub> < (V <sub>CC</sub> - 5V) | -470 | -340 | -263 | mA | | DO Sink Current Limit | I <sub>OL_DO</sub> | DO low-side enable | d, V <sub>DO</sub> > 5V | 270 | 360 | 480 | mA | | C/Q, DI Input Voltage Range | V <sub>IN</sub> | For valid RX, LI | | -1.0 | | V <sub>CC</sub> + 1.0 | V | | C/Q Input Threshold High | V <sub>IH_C/Q</sub> | C/Q driver disabled | | 10.5 | | 13 | V | | C/Q Input Threshold Low | V <sub>IL_C/Q</sub> | C/Q driver disabled | | 8.0 | | 11.5 | V | | C/Q Input Hysteresis | V <sub>HYS_C/Q</sub> | C/Q driver disabled | | 1.0 | 1.6 | | V | | DI Input Threshold High | V <sub>IH_DI</sub> | | | 6.8 | | 8 | V | | DI Input Threshold Low | V <sub>IL_DI</sub> | | | 5.2 | | 6.4 | V | | DI Input Hysteresis | V <sub>HYS_DI</sub> | | | 1 | 1.6 | | V | | C/Q Weak Pulldown Current | I <sub>PDC/Q</sub> | C/Q driver disabled | $V_{C/Q} = (V_{CC} - 1V)$ | | 48 | 100 | μA | | DO Leakage Current | I <sub>PDDO</sub> | DO driver disabled,<br>V <sub>DO</sub> = (V <sub>CC</sub> - 1V) | V <sub>CC</sub> = 36V, | -1 | | +1 | μA | | DI Weak Pulldown Current | I <sub>PDDI</sub> | $V_{CC} = 36V, V_{DI} = (V_{CC} + V_{DI})$ | / <sub>CC</sub> - 1V) | | | 102 | μA | | C/Q Input Capacitance | C <sub>C/Q</sub> | C/Q driver disabled | | | 40 | | pF | | DO Input Capacitance | C <sub>DO</sub> | DO driver disabled | | | 40 | | pF | | DI Input Capacitance | C <sub>DI</sub> | | | | 20 | | pF | | LOGIC INPUTS (TX, TXEN, LO | , CS/PNP, SDI/D | OPP, SCLK/CQPP, SP | PI/PAR, DODIS) | | | | | | Logic-Input Voltage Low | V <sub>IL</sub> | | | 0.3 x<br>V <sub>L</sub> | | | V | | Logic-Input Voltage High | V <sub>IH</sub> | | | | | 0.7 x<br>V <sub>L</sub> | V | | Logic-Input Leakage Current<br>High | ILEAK_H | Logic input = V <sub>L</sub> | | -2 | | +2 | μA | | Logic-Input Leakage Current<br>Low | I <sub>LEAK_</sub> L | TX, TXEN, LO, CS/PNP, SDI/DOPP, SCLK/CQPP, Logic input = GND | | -2 | | +2 | μA | | SPI/ PAR Pull-Up Resistance | R <sub>PUSPI</sub> | | | | 100 | | kΩ | | Logic-Input Capacitance | C <sub>IN</sub> | | | | 5 | | pF | | | | | | | | | | Maxim Integrated | 5 www.maximintegrated.com DC Electrical Characteristics (continued) ( $V_{CC}$ = 18V to 36V, $V_{L}$ = 2.3V to 5.5V, $V_{GND}$ = 0V; all logic inputs at $V_{L}$ or GND; $T_{A}$ = -40°C to +105°C, unless otherwise noted. Typical values are at $V_{CC}$ = 24V, $V_{L}$ = 3.3V, and $T_{A}$ = +25°C, unless otherwise noted.) (Note 2) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | | |-----------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------|------|-------|----| | LOGIC OUTPUTS (RX, WU/TH | SD, LI, UV, SDO/D | OOC, IRQ/CQOC) | | | | | | Logic-Output Voltage Low | V <sub>OL</sub> | I <sub>OUT</sub> = -5mA | | | 0.4 | V | | Logic-Output Voltage High | V <sub>OHRX</sub> ,<br>V <sub>OHWU</sub> , V <sub>OHLI</sub> ,<br>V <sub>OHSDO</sub> ,<br>V <sub>OHIRQ</sub> , | I <sub>OUT</sub> = 5mA (Note 3) | V <sub>L</sub> -<br>0.6 | | | V | | SDO/DOOC Leakage Current | I <sub>LK_SDO</sub> | SDO/DOOC disabled,<br>SDO/DOOC = GND or V <sub>L</sub> | -2 | | +2 | μA | | SDO/DOOC Output Voltage<br>HIgh | V <sub>SDO_DOOC</sub> | SPI/PAR = GND; I <sub>OUT</sub> = 5mA | V <sub>L</sub> - 0.6V | | | V | | THERMAL SHUTDOWN | | | | | | | | Thermal Warning Threshold | | Die temperature rising, OTemp bit is set | | +127 | | °C | | Thermal Warning Threshold<br>Hysteresis | | Die temperature falling, OTemp bit is cleared | | +23 | | °C | | Thermal-Shutdown Threshold | | Die temperature rising | | +165 | | °C | | Thermal-Shutdown Hysteresis | | | | 20 | | °C | ## **AC Electrical Characteristics** ( $V_{CC}$ = 18V to 36V, $V_L$ = 2.3V to 5.5V, $V_{GND}$ = 0V; all logic inputs at $V_L$ or GND; $T_A$ = -40°C to +105°C, unless otherwise noted. Typical values are at $V_{CC}$ = 24V, $V_L$ = 3.3V, and $T_A$ = +25°C, unless otherwise noted.) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------|--------------------|---------------------------------------------------------------|------|-------|-------|-------| | DRIVER (C/Q, DO) | • | | • | | | | | Driver Low-to-High Propagation Delay | t <sub>PDLH</sub> | Push-pull or high-side (PNP) configuration, Figure 1 | | 0.5 | 2 | μs | | Driver High-to-Low Propagation Delay | t <sub>PDHL</sub> | Push-pull or low-side (NPN) configuration, Figure 1 | | 0.5 | 2 | μs | | Driver Skew | tskew | ItpDLH - tpDHL | | 0.1 | 2 | μs | | Driver Rise Time | t <sub>RISE</sub> | Push-pull or high-side (PNP) configuration, Figure 1 | | 0.4 | 1 | μs | | Driver Fall Time | t <sub>FALL</sub> | Push-pull or low-side (NPN) configuration, Figure 1 | | 0.4 | 1 | μs | | Driver Enable Time High | t <sub>ENH</sub> | Push-pull or high-side (PNP) configuration, Figure 3 | | 0.3 | 1 | μs | | Driver Enable Time Low | t <sub>ENL</sub> | Push-pull or low-side (NPN) configuration, Figure 2 | | 0.3 | 1 | μs | | Driver Disable Time High | t <sub>DISH</sub> | Push-pull or high-side (PNP) configuration, Figure 2 (Note 4) | | 1.6 | 3 | μs | | Driver Disable Time Low | t <sub>DISL</sub> | Push-pull or low-side (NPN) configuration, Figure 3 (Note 4) | | 0.1 | 3 | μs | | RECEIVER (C/Q, DI) (Figure 4) | | | | | | | | Receiver Low-to-High | 4 | RxFilter = 1 (Note 5), Figure 4 | | 0.2 | 2 | | | Propagation Delay | t <sub>PRLH</sub> | RxFilter = 0, Figure 4 | | 0.4 | 2 | μs | | Receiver High-to-Low | <b>+</b> | RxFilter = 1 (Note 5), Figure 4 | | 0.3 | 2 | 110 | | Propagation Delay | t <sub>PRHL</sub> | RxFilter = 0, Figure 4 | | 0.5 | 2 | μs | | WAKE-UP DETECTION (Figure 5 | 5) | | | | | | | Wake-Up Input Minimum Pulse<br>Width | twumin | | 30 | 40 | 50 | μs | | Wake-Up Input Maximum Pulse Width | t <sub>WUMAX</sub> | | 120 | 140 | 160 | μs | | WU/THSD Output Low Time | t <sub>WUL</sub> | Valid wake-up condition on C/Q | 120 | 200 | 260 | μs | | Short-Circuit Detection | • | | • | | | | | Short-Circuit Blanking Time | tshblk | | 0.17 | 0.214 | 0.252 | ms | | Short-Circuit Auto-Retry Time | tSHAR | | 11 | 12.9 | 14.6 | ms | ## **AC Electrical Characteristics (continued)** $(V_{CC}$ = 18V to 36V, $V_L$ = 2.3V to 5.5V, $V_{GND}$ = 0V; all logic inputs at $V_L$ or GND; $T_A$ = -40°C to +105°C, unless otherwise noted. Typical values are at $V_{CC}$ = 24V, $V_L$ = 3.3V, and $T_A$ = +25°C, unless otherwise noted.) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | | | | | |-----------------------------------------------------------------------|--------------------|------------|-------|-----|-----|-------|--|--|--|--|--| | SPI TIMING (CS/PNP, SCLK/CQPP, SDI/DOPP, SDO/DOOC) (Figure 6) | | | | | | | | | | | | | SCLK/CQPP Clock Period | t <sub>CH+CL</sub> | | 83.3 | | | ns | | | | | | | SCLK/CQPP Pulse-Width High | t <sub>CH</sub> | | 41.65 | | | ns | | | | | | | SCLK/CQPP Pulse-Width Low | $t_{CL}$ | | 41.65 | | | ns | | | | | | | CS/PNP Fall to SCLK/CQPP Rise Time | tcss | | 20 | | | ns | | | | | | | SCLK/CQPP Rise to $\overline{\text{CS}}/\text{PNP}$<br>Rise Hold Time | tсsн | | 20 | | | ns | | | | | | | SDI/DOPP Hold Time | t <sub>DH</sub> | | 10 | | | ns | | | | | | | SDI/DOPP Setup Time | t <sub>DS</sub> | | 10 | | | ns | | | | | | | Output Data Propagation Delay | t <sub>DO</sub> | | | | 36 | ns | | | | | | | SDO/DOOC Rise and Fall Times | t <sub>FT</sub> | | | | 20 | ns | | | | | | | Minimum CS/PNP Pulse | t <sub>CSW</sub> | | 76.8 | | | ns | | | | | | Note 2: All devices are 100% production tested at $T_A = +25$ °C. Limits over the operating temperature range are guaranteed by Note 3: UV is an open-drain output. Connect UV to a voltage less than 5.5V through an external pullup resistor. Note 4: Disable time measurements are load-dependent. Note 5: RxFilter is on by default in parallel mode (SPI/PAR is low). Figure 1. C/Q and LO Driver Propagation Delays and Rise/Fall Times Figure 2. C/Q Driver Enable Low and Disable High Timing with External Pullup Resistor Figure 3. C/Q Driver Enable High and Disable Low Timing Figure 4. C/Q and DI Receiver Propagation Delays Figure 5. Wake-Up Detection Timing Figure 6. SPI Timing Diagram ## **Typical Operating Characteristics** $(V_{CC} = 24V, LDOIN = V_P, V_L = LDO33, C/Q$ and DO in push-pull configuration, $T_A = +25$ °C, unless otherwise noted.) ## **Typical Operating Characteristics (continued)** $(V_{CC} = 24V, LDOIN = V_P, V_L = LDO33, C/Q$ and DO in push-pull configuration, $T_A = +25$ °C, unless otherwise noted.) ## **Typical Operating Characteristics (continued)** $(V_{CC} = 24V, LDOIN = V_P, V_L = LDO33, C/Q$ and DO in push-pull configuration, $T_A = +25$ °C, unless otherwise noted.) # **Pin Configuration** ## **Pin Description** | PIN | NAME | FUNCTION | |-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | LDOIN | 5V Linear Regulator Input. Bypass LDOIN to GND with a $1\mu F$ ceramic capacitor. LDOIN can be powered from $V_P$ or from an external source in the 7V to 36V range. If using $V_P$ to power the LDO, connect LDOIN to $V_P$ through a $10\Omega$ resistor. | | 2 | V <sub>5</sub> | 5V Power-Supply Input and 5V Linear Regulator Output. Bypass $V_5$ to GND with a $0.1\mu F$ ceramic capacitor for 10mA load capability. Add the recommended compensation network to increase the source capability to 30mA. See the 5V and 3.3V Linear Regulators section for more information. | | 3 | LDO33 | 3.3V Linear Regulator Output. Bypass LDO33 to GND with a 1µF ceramic capacitor. | | 4 | ĪRQ/CQOC | Interrupt Request Output C/Q Overcurrent Indicator. In SPI mode, $\overline{\text{IRQ/CQOC}}$ is a standard active-low interrupt request output activated by the bits in the Status register. In parallel mode, $\overline{\text{IRQ/CQOC}}$ pulses low when an overcurrent condition occurs on C/Q. $\overline{\text{IRQ/CQOC}}$ is a push-pull output referenced to V <sub>L</sub> . | | 5 | SCLK/CQPP | SPI Clock Input C/Q Mode Select Input. In SPI mode, SCLK/CQPP is the SPI clock input. In parallel mode, SCLK/CQPP sets the configuration of the C/Q driver. | | 6 | CS/PNP | Active-Low SPI Chip-Select Input C/Q and DO Mode Select Input. In SPI mode, $\overline{\text{CS}}/\text{PNP}$ is the SPI chip-select input.In parallel mode, $\overline{\text{CS}}/\text{PNP}$ set the configuration for the C/Q and DO drivers. | | 7 | SDO/DOOC | SPI Serial-Data Output/DO Overcurrent Indicator. In SPI mode, SDO/DOOC the SPI serial-data output. In parallel mode, SDO/DOOC pulses low when an overcurrent condition occurs on DO. | | 8 | SDI/DOPP | SPI Serial-Data Input/ DO Mode Select Input. In SPI mode, SDI/DOPP is the SPI serial data input. In parallel mode, SDI/DOPP sets the configuration of the DO driver. | | 9 | VL | Logic-Level Supply Input. $V_L$ defines the logic levels on all the logic inputs and outputs. Bypass $V_L$ to GND with a $0.1\mu F$ ceramic capacitor. | # **Pin Description (continued)** | PIN | NAME | FUNCTION | |-----|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | SPI/PAR | SPI-Mode/Parallel-Mode Select Input. Drive SPI/ PAR high to enable SPI functionality. Drive SPI/PAR low to enable parallel-mode operation. | | 11 | DODIS | DO Disable Input. Drive DODIS low to enable the DO output. Drive DODIS high to disable the DO output. DO is high-impedance when DODIS is high. | | 12 | TX | Transmit Communication Input. The logic on the C/Q output is the inverse logic level of the signals on the TX input. | | 13 | TXEN | Transmitter Enable. Drive TXEN high to enable the C/Q transmitter. TXEN is referenced to V <sub>L</sub> . | | 14 | RX | Receiver Output. RX is the inverse logic level of C/Q. RX is always high when the RxDis bit in the CQConfig register is set to 1. | | 15 | WU/THSD | Wake-up Output/Active-Low Thermal-Shutdown Indicator. In SPI mode, \overline{WU/THSD} is the wake-up output. In this mode, \overline{WU/THSD} pulses low for 190\mus (typ) when a valid wake-up pulse is detected on the C/Q line. In parallel mode, \overline{WU/THSD} is the thermal-shutdown indicator and asserts low during thermal shutdown. \overline{WU/THSD} is a push-pull output referenced to V <sub>L</sub> . | | 16 | LO | Logic Input of the DO Output. LO is the logic input that drives DO. LO is referenced to V <sub>L</sub> . | | 17 | LI | Logic Output of the 24V DI Logic Input. LI is the inverse logic of DI. LI is referenced to $V_{\rm L}$ . | | 18 | UV | Open-Drain Undervoltage Indicator Output. In case of an undervoltage, the UV open-drain transistor is off. | | 19 | DI | 24V Logic-Level Digital Input | | 20 | GND | Ground | | 21 | C/Q | SIO/IO-Link Data Input/Output. Drive TXEN high to enable the C/Q driver. The logic on the C/Q output is the inverse logic level of the signals on the TX input. RX is the logic inverse of C/Q. The C/Q driver output level can be set by the TX input or programmed by the Q bit. The level on C/Q can be read by the RX ouput or the $\overline{\mathbb{Q}}$ Lvl bit. | | 22 | DO | 24V Logic-Level Digital Output. DO is the inverse logic level of the LO input and can be digitally-controlled through the DIOConfig register. | | 23 | V <sub>CC</sub> | Power-Supply Input. Bypass V <sub>CC</sub> to GND with a 1µF ceramic capacitor. | | 24 | V <sub>P</sub> | Protected 24V Supply Output. V <sub>P</sub> is one diode drop below V <sub>CC</sub> . V <sub>P</sub> is reverse-polarity-protected and can be used as a 24V protected supply to the sensor or actuator electronics. | | _ | EP | Exposed Pad. Connect EP to GND. | ### **Detailed Description** The MAX14826 is a sensor/actuator transceiver designed for IO-Link® device applications supporting all the specified IO-Link data rates. In IO-Link applications, the devices act as the physical layer interface to a microcontroller running the data-link layer protocol. The device contains an additional 24V digital input and an additional 24V digital output. Two internal linear regulators generate common sensor and actuator power requirements: 5V and 3.3V. The device detects IO-Link wake-up conditions on the C/Q line and generates a wake-up signal on the $\overline{WU}$ / THSD output. The C/Q and DO drivers are independentlyconfigurable to any one of three driver output types: pushpull, high-side (PNP), or low-side (NPN). This device is configured and monitored through a pinselectable parallel or SPI™ interface. Extensive alarms are available through SPI. #### 24V Interface The device features an IO-transceiver interface capable of operating with voltages up to 36V. This is the 24V interface and includes the C/Q input/output, the logic-level digital output (DO), and the logic-level digital input (DI). #### **Configurable Drivers** The device features selectable push-pull, high-side (PNP), or low-side (NPN) switching drivers at C/Q and DO. #### **Parallel Mode** In parallel mode, the C/Q and DO drivers are independently-configurable using the CQPP/SCLK, DOPP/SDI, and PNP/CS inputs. Set CQPP/SCLK high to select pushpull operation on the C/Q driver. Set DOPP/SDI high to select the push-pull operation on the DO driver. The PNP/CS input selects NPN or PNP operation for drivers configured for open-drain operation. Set PNP/CS high for PNP operation. Set PNP/CS low for NPN operation. See Table 1. **Table 1. Parallel Mode Select Truth Table** | CQPP/SCLK | DOPP/SDI | PNP/CS | C/Q<br>MODE | DO MODE | |-----------|----------|-----------------|-------------|-----------| | Low | Low | Low Low NPN | | NPN | | Low | Low | High | PNP | PNP | | High | Low | ow Low Push-pul | | NPN | | High | Low | High | Push-pull | PNP | | Low | High | Low | NPN | Push-pull | | Low | High | High | PNP | Push-pull | | High | High | х | Push-pull | Push-pull | X = Don't care IO-Link is a registered trademark of Profibus User Organization (PNO). SPI is a trademark of Motorola. Inc. #### **SPI Mode** In SPI mode, write to the CQConfig and DIOConfig registers to configure the C/Q and DO drivers. Set the C/Q N/P and C/Q PP bits in the CQConfig register to select the driver mode for the C/Q driver. When configured as a push-pull output, C/Q switches between VP and ground. Set the C/Q PP bit to 1 to select pushpull operation at C/Q. Set the C/Q\_PP bit to 0 to configure the C/Q output for open-drain operation. The C/Q\_N/P bit selects NPN or PNP operation when C/Q is configured as an open-drain output. Set the DoN/P and DoPP bits in the DIOConfig register to select the driver mode for the DO output. When configured as a push-pull output, DO switches between V<sub>CC</sub> and ground. Set the DoPP bit to 1 for push-pull operation. The DoN/P bit selects NPN or PNP operation when DO is configured as an open-drain output. Set the DoPP bit to 0 to select high-side or low-side operation at DO. #### C/Q Driver and Receiver The C/Q driver can be enabled/disabled in either parallelinput mode or SPI mode. The device's C/Q driver is specified for 200mA to drive large capacitive loads of up to 1µF and dynamic impedances like incandescent lamps. The maximum load current for C/Q is limited to 480mA. The C/Q receiver is always on. In SPI mode, the RX output through the RxDis bit in the CQConfig register. Set the RxDis bit to 1 to set the RX output high. Set the RxDis bit to 0 for normal receive operation. The C/Q receiver has an analog lowpass filter to reduce high-frequency noise present on the line. #### C/Q Fault Detection The device registers a C/QFault condition under either of two conditions: - 1) When it detects a short-circuit for longer than 214µs (typ). A short condition exists when the C/Q driver's load current exceeds the 350mA (typ) current limit. - 2) When it detects a voltage level error at the C/Q output. A voltage level error occurs when the C/Q driver is configured for open-drain operation (NPN or PNP), the driver is turned off, and the C/Q voltage is not pulled to exceed the C/Q receiver's threshold levels (< 8V or > 13V) by the external supply. When a C/QFault error occurs, the C/QFault and C/QFaultInt bits are set, IRQ/CQOC asserts, and the driver is turned off after the start of the fault condition. When a short-circuit event occurs on C/Q, the driver enters autoretry mode. In autoretry mode, the device periodically checks whether the short is still present and attempts to correct the driver output. Autoretry attempts last for 214µs (typ) and occur every 12.9ms (typ). #### **DO Fault Detection** The device registers a DoFault event when a short-circuit is present at the DO output for 214µs (typ). A short condition exists when the load current on the DO driver exceeds the 300mA (typ) DO current limit. When a short-circuit condition is detected, the DO driver enters autoretry mode. In autoretry mode the device periodically checks whether the error is still present. Autoretry attempts last for 214µs (typ) and occur every 12.9ms (typ). When a DoFault error is detected, SDO/DOOC asserts (parallel mode) or the DoFault and DoFaultInt bits are set, IRQ/CQOC asserts. The driver is turned off 214µs (typ) after the start of the DO faults. #### **Reverse-Polarity Protection** The device is protected against reverse-polarity connections on $V_{CC}$ , C/Q, DO, DI, and GND. Any combination of these pins can be connected to DC voltages up to 40V (max). A short to 40V results in a current flow of less than $500\mu A$ . Ensure that the maximum voltage between any of these pins does not exceed 40V. ## 5V and 3.3V Linear Regulators The MAX14826 includes two internal regulators to generate 5V ( $V_5$ ) and 3.3V (LDO33). $V_5$ is specified for a total of 10mA load current, including the load from LDO33, when bypassed with a 0.1µF capacitor to ground. Add the compensation network shown in $\underline{\text{Figure 7}}$ to draw up to 30mA of total external load current from V<sub>5</sub>. LDO33 is specified up to 20mA. The input of V<sub>5</sub> (LDOIN) can be powered from V<sub>P</sub>, the protected 24V supply output, or by another voltage in the 7V to 36V range. If the external circuits powered by the linear regulators require an input bypass capacitance greater than 100nF for 5V, or 1µF for 3.3V, a compensation network must be added on the LDO output. In this situation, connect a capacitor equal to the value required by the external circuit to the LDO output and a $10\Omega$ series resistor between the output and its load (see Figure 8). The capacitors (C5 and C33) in the figure represent the capacitance required by the external circuits. For simplicity, Figure 8 does not show the required protection diodes. The 5V LDO can be disabled by connecting LDOIN to $V_5$ . When the internal 5V LDO is not used, however, $V_5$ becomes the supply input for the internal analog and digital functions and must be supplied externally for normal operation. Apply an external voltage of 4.75V to 5.25V to $V_5$ when the LDO is disabled. Figure 7. V<sub>5</sub> Compensation Network Figure 8. Larger Bypass Capacitance for Powering External Circuits In SPI mode, use the LDO33Dis bit in the Mode register to disable the 3.3V LDO. See the Mode Register [R1, R0] = [1, 1] section for more information. LDO33 cannot be disabled in parallel mode. V<sub>5</sub> and LDO33 are not protected against short-circuits. #### Power-Up The C/Q and DO driver outputs and the UV output are high impedance when $V_{CC}$ , $V_5$ , $V_L$ , and/or LDO33 voltages are below their respective undervoltage thresholds during power-up. UV goes low and the drivers are enabled when all these voltages exceed their respective undervoltage lockout thresholds. The drivers are automatically disabled if $V_{CC}$ , $V_5$ , or $V_L$ falls below its threshold. #### **Undervoltage Detection** The device monitors $V_{CC}$ , $V_5$ , $V_L$ , and optionally LDO33 for undervoltage conditions. The C/Q and DO drivers, as well as UV, are high-impedance when any monitored voltage falls below its UVLO threshold. $V_{CC},\,V_5,$ and $V_L$ undervoltage detection cannot be disabled. When $V_{CC}$ falls below the $V_{CCUVLO}$ threshold, UV asserts high, and $\overline{IRQ/CQOC}$ asserts low. In SPI mode, the UV24 and UV24Int bits are also set. The SPI register contents are unchanged while $V_5$ is present, regardless of the state of $V_{CC}$ and LDO33. The SPI interface is not accessible and $\overline{IRQ/CQOC}$ is not available when UV is asserted due to a $V_5$ or $V_L$ undervoltage event. In SPI mode, the internal 3.3V LDO regulator voltage (V<sub>LDO33</sub>) falls below the LDO33 undervoltage lockout threshold, the UV33Int bit in the Status register is set and $\overline{\text{IRQ/CQOC}}$ asserts. UV asserts if the UV33En bit in the Mode register is set to 1. The UV output deasserts once the undervoltage condition is removed; however, bits in the Status register and the IRQ/CQOC output are not cleared until the Status register has been read if using SPI functionality. ### Wake-Up Detection (SPI Mode Only) The device detects an IO-Link wake-up condition on the C/Q line in push-pull, high-side (PNP), or low-side (NPN) operation modes. A wake-up condition is detected when the C/Q output is shorted for $80\mu s$ (typ). $\overline{WU/THSD}$ pulses low for $190\mu s$ (typ) when the device detects a wake-up pulse on C/Q (Figure 5). In SPI mode, set the WuIntEn bit in the Mode register to set the WuInt bit in the Status register and generate an interrupt on $\overline{\text{IRQ/CQOC}}$ when a wake-up pulse is detected. WuInt is set and $\overline{\text{IRQ/CQOC}}$ asserts immediately after C/Q is released when WuIntEn = 1. The wake-up dectection function is not available in parallel mode. For IO-Link applications, monitor the CQOC/IRQ output with a microcontroller to detect the short-circuit on a C/Q driver during a wake-up event. # **Short-Circuit Detect Outputs** (Parallel Mode only) The MAX14826 features independent overcurrent interrupt outputs for the C/Q and DO drivers. When an overcurrent condition occurs on C/Q, IRQ/CQOC pulses low. (Figure 9) Similarly, when an overcurrent condition occurs on DO, SDO/DOOC pulses low. IRQ/CQOC and/or SDO/DOOC will also pulse low when driving capacitive and lamp loads. The drivers must deliver maximum current to these loads/lamps as they are being charged up or turned on. Figure 9. Short-Circuit Detect Output Note that a short negative pulse on $\overline{IRQ/CQOC}$ and/or SDO/DOOC will occur at each driver switching event, even when no loads are driven. #### Thermal Protection and Considerations The internal LDOs and drivers can generate more power than the package for the devices can safely dissipate. Ensure that the driver LDO loading is less than the package can dissipate. Total power dissipation for the device is calculated using the following equation: $$P_{TOTAL} = P_{C/Q} + P_{DO} + P_5 + P_{LDO33} + P_Q + P_{CLCQ} + P_{CLDI}$$ where $P_{C/Q}$ is the power generated in the C/Q driver, $P_{DO}$ is the power dissipated by the DO driver, $P_5$ and $P_{LDO33}$ are the power generated by the LDOs, $P_Q$ is the quiescent power generated by the devices. Ensure that the total power dissipation is less than the limits listed in the *Absolute Maximum Ratings* section. Use the following to calculate the power dissipation (in mW) due to the C/Q driver: $$P_{C/Q} = [I_{C/Q}(max)] \times [0.5 + 7 \times I_{C/Q}(max)]$$ Calculate the internal power dissipation of the DO driver using the following equation: $$P_{DO} = [I_{DO}(max)] \times [0.5 + 7 \times I_{DO}(max)]$$ Calculate the power dissipation in the 5V LDO, V<sub>5</sub>, using the following equation: $$P_5 = (V_{1 \text{ DOIN}} - V_5) \times I_5$$ where I5 includes the ILDO33 current sourced from LDO33. Calculate the power dissipated in the 3.3V LDO, LDO33, using the following equation: $$P_{LDO33} = 1.7V \times I_{LDO33}$$ Calculate the quiescent power dissipation in the device using the following equation: $$P_Q = I_{CC}(max) \times V_{CC}(max)$$ #### **Thermal Shutdown** All regulators and the C/Q and DO output drivers are automatically switched off when the internal die temperature exceeds the +165°C (typ) thermal shutdown threshold. The WU/THSD output asserts low during thermal shutdown and SPI communication is not available. Regulators are automatically switched on and $\overline{WU/THSD}$ deaaserts when the internal die temperature falls below the thermal shutdown threshold plus hysteresis. The internal registers return to their default state when the V<sub>5</sub> regulator is switched on. #### **Overtemperature Warning (SPI Mode only)** In SPI mode, bits in the Status and Mode registers are set when the temperature of the device exceeds +127°C (typ). The OTempInt bit in the Status register is set and $\overline{IRQ/CQOC}$ asserts when the OTemp bit in the mode register is set. Read the Status register to clear the OTempInt bit and $\overline{IRQ/CQOC}$ . The OTemp bit is cleared when the die temperature falls to +104°C. The device continues to operate normally unless the die temperature reaches the +165°C thermal shutdown threshold, when the device enters thermal shutdown. ## **Register Functionality** The devices have four 8-bit-wide registers for configuration and monitoring (Table 2). **Table 2. Register Summary** | REGISTER | R1 | R0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----------|----|----|----------|------------|---------|----------|-------------|---------|---------|----------| | Status | 0 | 0 | WuInt | DoFaultInt | DiLvl | QLvI | C/QFaultInt | UV33Int | UV24Int | OTempInt | | CQConfig | 0 | 1 | RxFilter | _ | C/Q_N/P | C/Q_PP | C/QDEn | Q | RxDis | _ | | DIOConfig | 1 | 0 | Dolnv | DoAv | DoN/P | DoPP | DoEn | DoBit | LiDis | _ | | Mode | 1 | 1 | RST | WuIntEn | DoFault | C/QFault | UV24 | OTemp | UV33En | LDO33Dis | R1/R0 = Register address. — = Register not used. ## **Status Register [R1, R0] = [0,0]** | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----------------------------------------|-------|------------|-------|------|-------------|---------|---------|----------| | Bit Name | WuInt | DoFaultInt | DiLvl | QLvl | C/QFaultInt | UV33Int | UV24Int | OTempInt | | Read/Write | R | R | R | R | R | R | R | R | | POR State | 0 | 0 | Х | Х | 0 | 0 | 0 | 0 | | Reset Upon Read | Yes | Yes | No | No | Yes | Yes | Yes | Yes | | Parallel Pin Configuration (SPI is Low) | Х | х | Х | х | Х | Х | х | Х | X = Unknown. These bits are dependent on the DI logic and C/Q inputs. The Status register reflects the logic levels of C/Q and DI and shows the source of interrupts that cause an IRQ/CQOC hardware interrupt. The IRQ/CQOC interrupt is asserted when an alarm condition (OTemp, UV33Int, UV24, C/QFault, DoFault, WuInt) is detected. All bits in the Status register are read-only. The interrupt bits return to the default state after the Status register is read. If a C/Q or DO fault condition persists, the associated interrupt bits are immediately set after the Status register is read. | BIT | NAME | DESCRIPTION | |-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D7 | Wulnt | Wake-Up Interrupt Request. Wulnt is set when an IO-Link wake-up request pulse is detected on C/Q and the WulntEn bit in the Mode register is set. IRQ/CQOC asserts when Wulnt is set to 1. Read the Status register to clear the Wulnt bit and deassert IRQ/CQOC. | | D6 | DoFaultInt | <b>DO Fault Interrupt.</b> DoFaultInt interrupt bit and DoFault bit (in the Mode register) are set when a fault condition occurs on the DO driver output. The device registers a fault condition when a short-circuit or voltage <u>fault</u> is <u>detected</u> on DO (see the DO Fault Detection section for more information). <u>IRQ/CQOC</u> asserts when DoFaultInt is 1. Read the Status register to clear the DoFaultInt bit and deassert <u>IRQ/CQOC</u> . | | D5 | DiLvl | <b>DI Logic Level.</b> The DiLvI bit mirrors the current logic level at the DI input. It is the inverse of the LI output and is always active regardless of the state of the LiDis bit (Table 2). DiLvI does not affect $\overline{IRQ/CQOC}$ . DiLvI is not changed when the Status register is read. | | BIT | NAME | DESCRIPTION | |-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | NAME | DESCRIPTION | | D4 | QLvI | <b>C/Q Logic Level.</b> The $\overline{\mathbb{Q}}Lvl$ bit is the inverse of the logic level at C/Q. $\overline{\mathbb{Q}}Lvl$ is 1 when the C/Q input level is low (< 8V) and is 0 when the C/Q logic level is high (> 13V) (Table 3). $\overline{\mathbb{Q}}Lvl$ remains active when the C/Q receiver output, RX is disabled (RxDis = 1). $\overline{\mathbb{Q}}Lvl$ does not affect $\overline{IRQ/CQOC}$ . $\overline{\mathbb{Q}}Lvl$ is not changed when the Status register is read. | | D3 | C/QFaultInt | <b>C/Q Fault Interrupt.</b> The C/QFaultInt interrupt bit and C/QFault bit (in the Mode register) are set when a short-circuit or voltage fault occurs on the C/Q driver output (see the C/Q Fault Detection section for more information). IRQ/CQOC asserts when C/QFault is 1. Read the Status register to clear the C/QFaultInt bit and deassert IRQ/CQOC. | | D2 | UV33Int | Internal 3.3V LDO (LDO33) Undervoltage Warning. Both the UV33Int interrupt bit and the UV33En bit (in the Mode register) are set when $V_{LDO33}$ falls below the 2.4V LDO33 undervoltage threshold. If UV33En is set in the Mode register, $\overline{IRQ/CQOC}$ asserts low when the UV33Int bit is 1. Read the Status register to clear the UV33Int bit and deassert $\overline{IRQ/CQOC}$ . Set the UV33En bit to 1 in the Mode register to enable undervoltage monitoring for UV33Int. When enabled, UV asserts high when the UV33Int bit is 1. UV deasserts when $V_{LDO33}$ rises above the LDO33 undervoltage threshold. | | D1 | UV24Int | $V_{CC}$ Undervoltage Interrupt. The UV24Int interrupt bit and the UV24 bit (in the Mode register) are set when the $V_{CC}$ voltage falls below the 7.4V undervoltage threshold. IRQ/CQOC asserts low when the UV24Int bit is 1. Read the Status register to clear the UV24Int bit and deassert $\overline{IRQ/CQOC}$ . $V_{CC}$ undervoltage detection cannot be disabled. | | D0 | OTempInt | Overtemperature Warning. The OTempInt interrupt bit and the OTemp bit (in the Mode register) are set when a high-temperature condition is detected by the devices. OTemp is set when the temperature of the die exceeds +127°C (typ). OTempInt is set and IRQ/CQOC asserts when the OTemp bit is 1. The OTempInt bit is cleared and IRQ/CQOC deasserts when the Status register is read. Once cleared, OTempInt is not reset if the die temperature remains above the thermal warning threshold and does not fall below +104°C. | Table 3. DiLvI and LI Output | V <sub>DI</sub> (V) | DiLvl BIT | LI OUTPUT | |---------------------|-----------|-----------| | < 5.2 | 0 | High | | > 8 | 1 | Low | Table 4. QLvI and RX Output | V <sub>C/Q</sub> (V) | QLvl BIT | RX OUTPUT | |----------------------|----------|-----------| | < 8 | 1 | High | | >13 | 0 | Low | ## CQConfig Register [R1, R0] = [0,1] | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---------------------------------------------------|----------|----|-------------------------------------|-------------------------------------|--------|-----|-------|----| | Bit Name | RxFilter | _ | C/Q_N/P | C/Q_PP | C/QDEn | Q | RxDis | _ | | Read/Write | R/W | _ | R/W | R/W | R/W | R/W | R/W | _ | | POR State | 0 | | 0 | 0 | 0 | 0 | 0 | _ | | Parallel Pin<br>Configuration<br>(SPI/PAR is low) | 0 | _ | CQPP and<br>PNP pins<br>define mode | CQPP and<br>PNP pins<br>define mode | 0 | 0 | 0 | _ | <sup>— =</sup> Register not used. Use the CQConfig register to control the C/Q receiver and driver parameters. All bits in the CQConfig register are set to 0 at power-up. | ВІТ | NAME | DESCRIPTION | |-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D7 | RxFilter | C/Q and DI Receiver Filter Control. The C/Q and DI receivers have analog lowpass filters to reduce high-frequency noise on the receiver inputs. Set the RxFilter bit to 0 to set the filter corner frequency to 500kHz. Set the RxFilter bit to 1 to set the filter corner frequency to 1MHz (this setting is used for high-speed COM3 operation). Noise filters on C/Q and DI are controlled simultaneously by the RxFilter bit. | | D6 | _ | This bit is not used. | | D5 | C/Q_N/P | <b>C/Q Driver NPN/PNP Mode.</b> The C/Q_N/P bit selects between low-side (NPN) and high-side (PNP) modes when the C/Q driver is configured as an open-drain output (C/Q_PP = 0). Set C/Q_N/P to 1 to configure the driver for low-side (NPN) operation. Set C/Q_N/P to 0 for high-side (PNP) operation. | | D4 | C/Q_PP | <b>C/Q Driver Push-Pull Operation.</b> Set C/Q_PP to 1 to enable push-pull operation on the C/Q driver. The C/Q output is open-drain when C/Q_PP is 0. | | D3 | C/QDEn | <b>C/Q Driver Enable/Disable.</b> Set the C/QDEn bit to 1 to enable the C/Q driver. Set C/QDEn to 0 for hardware (TXEN) control. See Table 4. | | | | <b>C/Q Driver Output Logic.</b> The Q bit can be used to program the C/Q output driver through software. The C/Q driver must be enabled and TX must be high to control the C/Q driver through the Q bit (Figure 9). C/Q has the same logic polarity as the Q bit. | | D2 | Q | Set the Q bit to 0 to control the C/Q driver with TX. | | | | The C/Q driver output state depends on the C/Q_PP and C/Q_N/P bits as shown in Table 5. Note that Table 5 assumes that the C/Q driver is enabled $(TXEN = V_L \text{ or } C/QDEn = 1)$ . | | D1 | RxDis | <b>C/Q Receiver Enable/Disable.</b> Set the RxDis bit to 1 to disable the C/Q receiver. The RX output is high when RxDis is 1. | | D0 | _ | This bit is not used. | X = Unknown. **Table 5. C/QDEn and TXEN C/Q Driver Control** | C/QDEn | TXEN | C/Q DRIVER | |--------|------|------------| | 0 | Low | Disabled | | 1 | Low | Enabled | | X | High | Enabled | X = Don't care. Figure 10. Equivalent C/Q Logic Table 6. C/Q Driver Output State | TX<br>(SEE NOTE) | Q | C/Q_PP | C/Q_N/P | C/Q CONFIGURATION | C/Q STATE | |------------------|---|--------|---------|-------------------|----------------------------| | High | 1 | 0 | 0 | PNP, open-drain | On, C/Q is high | | High | 0 | 0 | 0 | PNP, open-drain | Off, C/Q is high-impedance | | High | 1 | 0 | 1 | NPN, open-drain | Off, C/Q is high-impedance | | High | 0 | 0 | 1 | NPN, open-drain | On, C/Q is low | | High | 1 | 1 | Х | Push-pull | High | | High | 0 | 1 | Х | Push-pull | Low | **Note:** $TX = V_L$ . X = Don't care. ## DIOConfig Register [R1, R0] = [1,0] | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---------------------------------------------------|-------|------|-------------------------------------|-------------------------------------|------|-------|-------|----| | Bit Name | Dolnv | DoAv | DoN/P | DoPP | DoEn | DoBit | LiDis | _ | | Read/Write | R/W R | | POR State | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Parallel Pin<br>Configuration<br>(SPI/PAR is low) | 0 | 0 | DOPP and<br>PNP pins<br>define mode | DOPP and<br>PNP pins<br>define mode | 0 | 0 | 0 | × | <sup>— =</sup> Register not used. Use the DIOConfig register to control the DI and DO interfaces. All bits in the DIOConfig register are set to 0 at power-up. | BIT | NAME | DESCRIPTION | |-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D7 | Dolnv | <b>DO Output Polarity.</b> Set the Dolnv bit to 1 to invert the logic of the DO output. This bit also works in conjunction with the DoAv (Table 6). DO tracks the TX input with the opposite polarity when both the DoAv and Dolnv bits are set. | | D6 | DoAv | <b>DO Antivalent Operation.</b> Set the DoAv bit to 1 to enable antivalent output operation on DO. DO tracks the TX input (and the Q bit) when DoAv is 1 (Table 6). | | | | The LO input and the DoBit are ignored when the DoAv bit is 1. | | D5 | DoN/P | <b>DO Driver NPN/PNP Operation.</b> The DoN/P bit selects between low-side (NPN) and high-side (PNP) modes when the DO driver is configured as an open-drain output (DoPP = 0). Set DoN/P to 1 to configure the driver for low-side (NPN) operation. Set DoN/P to 0 for high-side (PNP) operation. | | D4 | DoPP | <b>DO Driver Push-Pull Operation.</b> Set the DoPP bit to 1 to configure the DO driver output for push-pull operation. DO is an open-drain output when DoPP is 0. | | D3 | DoEn | <b>DO Driver Enable/Disable.</b> Set the DoEn bit to 1 to enable the DO driver. The DO driver is high-impedance with a weak pulldown when DoEn is 0. | | D2 | DoBit | <b>DO Driver Output Logic.</b> The DoBit bit can be used to program the DO output driver through software. Drive LO high to activate DoBit programming (Figure 10). The DO output state is given in Table 7. Note that Table 7 assumes that the DoInv bit is 0. | | D1 | LiDis | <b>LI Output Enable/Disable.</b> Set the LiDis bit to 1 to disable the LI output. The LI output is low when LiDis is 1. | | D0 | _ | This bit is not used. | X = Unknown. **Table 7. DoAv and Dolny Operation** | DoAv | Dolnv | TX (NOTE 1) | LO<br>(NOTE 1) | DO<br>(NOTE 2) | C/Q<br>(NOTE 2) | |------|-------|-------------|----------------|----------------|-----------------| | 0 | 0 | Low | Low | High | High | | 0 | 0 | Low | High | Low | High | | 0 | 0 | High | Low | High | Low | | 0 | 0 | High | High | Low | Low | | 0 | 1 | Low | Low | Low | High | | 0 | 1 | Low | High | High | High | | 0 | 1 | High | Low | Low | Low | | 0 | 1 | High | High | High | Low | | 1 | 0 | Low | Low | Low | High | | 1 | 0 | Low | High | Low | High | | 1 | 0 | High | Low | High | Low | | 1 | 0 | High | High | High | Low | | 1 | 1 | Low | Low | High | High | | 1 | 1 | Low | High | High | High | | 1 | 1 | High | Low | Low | Low | | 1 | 1 | High | High | Low | Low | **Note 1:** Low is when $V_{TX}$ or $V_{LO}$ = 0V; high is when $V_{TX}$ or $V_{LO}$ = $V_L$ . **Note 2:** Low is when C/Q or DO < 8V; high is when C/Q or DO >13V. **Table 8. DO Output Programmed by DoBit** | LO | DoBit | DoPP | DoN/P | DO CONFIGURATION | DO STATE | |------|-------|------|-------|------------------|---------------------------| | High | 0 | 1 | X | Push-pull | Low | | High | 1 | 1 | X | Push-pull | High | | High | 0 | 0 | 0 | PNP | Off, DO is high-impedance | | High | 1 | 0 | 0 | PNP | On, DO is high | | High | 0 | 0 | 1 | NPN | On, DO is low | | High | 1 | 0 | 1 | NPN | Off, DO is high-impedance | | Low | X | X | X | See Table 6 | See Table 6 | X = Don't care. Figure 11. Equivalent DO Logic ## Mode Register [R1, R0] = [1,1] | Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---------------------------------------------------|-----|---------|----------------------------------------|-----------------------------------------|-----------------------------------|-------|--------|----------| | Bit Name | RST | WuIntEn | DoFault | C/QFault | UV24 | OTemp | UV33En | LDO33Dis | | Read/Write | R/W | R/W | R | R | R | R | R | R/W | | POR State | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Parallel Pin<br>Configuration<br>(SPI/PAR is low) | 0 | 0 | DOOC asserts<br>when DoFault<br>is set | CQOC asserts<br>when C/QFault<br>is set | UV asserts<br>when UV24<br>is set | 0 | 0 | 0 | X = Unknown. Use the Mode register to reset the MAX14826 and manage the 3.3V LDO. The Mode register has bits that represent the current status of fault conditions. When writing to the Mode register, the contents of the fault indication bits (bits 2 to 5) do not change. | BIT | NAME | DESCRIPTION | |-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | D7 | RST | <b>Register Reset.</b> Set RST to 1 to reset all registers to their default power-up state. Then set RST to 0 for normal operation. | | Di | Kol | The Status register is cleared and $\overline{\text{IRQ}/\text{CQOC}}$ deasserts (if asserted) when RST = 1. Interrupts are not generated while RST = 1. | | D6 | WuIntEn | Wake-Up Interrupt Enable. Set WulntEn to 1 to enable wake-up interrupt generation. When WulntEn is set, the Wulnt bit in the Status register is set and $\overline{IRQ/CQOC}$ asserts when a valid wake-up condition is detected. The C/Q driver must be enabled for wake-up detection. The state of WulntEn does not affect the $\overline{WU/THSD}$ output. See the Wake-Up Detection section for more information. | | D5 | DoFault | <b>DO Fault Status.</b> The DoFault bit is set when a short circuit or voltage fault occurs at the DO driver output (see the <i>DO Fault Detection</i> section for more information). The DoFault and DoFaultInt bits are both set when a fault occurs on DO. DoFault is cleared when the fault is removed. | | D4 | C/QFault | <b>C/Q Fault Status.</b> The C/QFault bit is set when a short circuit or voltage fault occurs at the C/Q driver output (see the <i>C/Q Fault Detection</i> section for more information). The C/QFault and C/QFaultInt bits are both set when a fault occurs on C/Q. C/QFault is cleared when the fault is removed. | | D3 | UV24 | $V_{CC}$ Undervoltage Condition. Both the UV24 and the UV24Int bits are set when $V_{CC}$ falls below $V_{CCUVLO}$ . UV24 is cleared when $V_{CC}$ rises above the $V_{CC}$ threshold. $V_5$ must be present for SPI $V_{CC}$ undervoltage monitoring. | | D2 | OTemp | <b>Temperature Warning.</b> The OTemp bit is set when a high-temperature condition occurs on the devices. Both the OTempInt interrupt in the Status register and the OTemp bit are set when the junction temperature of the die rises to above +127°C (typ). The OTemp bit is cleared when the junction temperature falls below +104°C (typ). | | D1 | UV33En | <b>LDO33 UV Enable</b> . Set the UV33En bit to 1 to assert the UV output when LDO33 voltage falls below the 2.4V (typ) undervoltage lockout threshold. The UV33En bit does not affect the UV33Int bit in the Status register; $\overline{\text{IRQ/CQOC}}$ asserts when V <sub>LDO33</sub> falls below V <sub>LDO33UVLO</sub> regardless of the state of UV33En. | | D0 | LDO33Dis | <b>LDO33 Enable/Disable.</b> Set LDO33Dis to 1 to disable the 3.3V linear regulator (LDO33). | ### **SPI Interface** The device communicates through an SPI-compatible 4-wire serial interface when SPI/ $\overline{PAR}$ is high. The interface has three inputs—clock (SCLK/CQPP), chip select ( $\overline{CS}/\overline{PNP}$ ), and data in (SDI/DOPP)—and one data out (SDO/ $\overline{DOOC}$ ). The maximum SPI clock rate for the device is 12MHz. The SPI interface complies with clock polarity CPOL = 0 and clock phase CPHA = 0 (see $\underline{\text{Figure } 12}$ and Figure 13). The SPI interface is not available when $V_5$ or $V_L$ are not present. Figure 12. SPI Write Cycle Figure 13. SPI Write Cycle ## **Applications Information** #### **Transient Protection** Inductive load-switching, surges, and bursts create high transient voltages. C/Q, DO, and DI should be protected against high overvoltage and undervoltage transients. Positive voltage transients on C/Q, DO, and DI must be limited to +55V relative to GND and negative voltage transients must be limited to -55V (relative to V $_{\rm CC}$ ) on DO and C/Q and to -55V (relative to GND) on DI. Figure 14 shows suitable protection using TVS diodes to meet both the IEC 61000-4-2 ESD and IEC 61000-4-4 burst testing. Other protection schemes may also be suitable. The V<sub>CC</sub> and LDOIN must be protected against transients that occur during hot-plugging of the L+ sensor supply (V<sub>CC</sub>). To protect the device, place a $10\Omega$ resistor and $1\mu$ F capacitor before LDOIN and connect an RC between the sensor supply into and V<sub>CC</sub>, as shown in Figure 8. Ensure that the RC time constant of the filter on V<sub>CC</sub> is at least $0.8\mu$ s. #### **Optional External Powering** The MAX14826 is powered by $V_{CC}$ and $V_5$ . $V_L$ is a reference voltage input to set the logic levels of the microcontroller interface. The logic and SPI interface are operational when $V_5$ and $V_L$ are present even if $V_{CC}$ is not present. The $V_P$ output provides a reverse-polarity-protected voltage one diode drop below $V_{CC}$ and can be used for supplying external circuitry, like power supplies. The current drawn from $V_P$ cannot exceed 50mA. Be aware that capacitance on $V_P$ can cause transient currents at power-up equal to $C \times dV_{CC}/dt$ . $V_5$ is typically powered by the internal 5V regulator, but can alternatively be powered by an external 5V regulator. When powering $V_5$ externally, connect LDOIN to $V_5$ . (Figure 15). This configuration disables operation of the internal 5V regulator and reduces power consumption. Figure 14. MAX14826 Operating Circuit with TVS Protection Figure 15. Using an Optional External Supply to Power the MAX14826 ## **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | | | |--------------|-----------------|-------------|--|--| | MAX14826GTG+ | -40°C to +105°C | 24 TQFN-EP* | | | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. ## **Chip Information** PROCESS: BICMOS ## **Package Information** For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE | PACKAGE | OUTLINE | LAND | |------------|---------|----------------|-------------| | TYPE | CODE | NO. | PATTERN NO. | | 24 TQFN-EP | T2444+4 | <u>21-0139</u> | 90-0022 | <sup>\*</sup>EP = Exposed pad. ## **Revision History** | REVISION<br>NUMBER | REVISION DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|---------------|--------------------------------------------------------------------------------------------------------------|------------------| | 0 | 9/14 | Initial release | | | 1 | 4/16 | Updated WU pin references in <i>Functional Diagram</i> , <i>Typical Operating Characteristics</i> , and text | 2, 13, 19-20 | For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.