November 1988 Revised November 1999 # 74ACT158 Quad 2-Input Multiplexer #### **General Description** The ACT158 is a high-speed quad 2-input multiplexer. It selects four bits of data from two sources using the common Select and Enable inputs. The four buffered outputs present the selected data in the inverted form. The ACT158 can also be used as a function generator. #### **Features** - I<sub>CC</sub> reduced by 50% - Outputs source/sink 24 mA - TTL-compatible inputs #### **Ordering Code:** | Order Number | Package Number | Package Description | | | | | | |--------------|----------------|-----------------------------------------------------------------------------------|--|--|--|--|--| | 74ACT158SC | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Body | | | | | | | 74ACT158PC | M16D | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | | | | | | 74ACT158MTC | MTC16 | 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | | | | | | 74ACT158SJ | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | | | | | | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. #### **Logic Symbols** #### **Connection Diagram** #### **Pin Descriptions** | Pin Names | Description | | | | | |-----------------------------------|----------------------|--|--|--|--| | I <sub>0a</sub> –I <sub>0d</sub> | Source 0 Data Inputs | | | | | | I <sub>1a</sub> –I <sub>1d</sub> | Source 1 Data Inputs | | | | | | Ē | Enable Input | | | | | | S | Select Input | | | | | | $\overline{Z}_a - \overline{Z}_d$ | Inverted Outputs | | | | | FACT™ is a trademark of Fairchild Semiconductor Corporation. #### **Functional Description** The ACT158 quad 2-input multiplexer selects four bits of data from two sources under the control of a common Select input (S) and presents the data in inverted form at the four outputs. The Enable input $(\overline{E})$ is active-LOW. When $\overline{E}$ is HIGH, all of the outputs (Z) are forced HIGH regardless of all other inputs. The ACT158 is the logic implementation of a 4-pole, 2-position switch where the position of the switch is determined by the logic levels supplied to the Select input. A common use of the ACT158 is the moving of data from two groups of registers to four common output busses. The particular register from which the data comes is determined by the state of the Select input. A less obvious use is as a function generator. The ACT158 can generate four functions of two variables with one variable common. This is useful for implementing gating functions. #### **Truth Table** | | Outputs | | | | |---|---------|----------------|----------------|---| | Ē | s | I <sub>0</sub> | I <sub>1</sub> | Z | | Н | Х | Х | Х | Н | | L | L | L | X | Н | | L | L | Н | X | L | | L | Н | X | L | Н | | L | Н | Х | Н | L | H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial #### **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. #### **Absolute Maximum Ratings**(Note 1) Supply Voltage (V<sub>CC</sub>) -0.5V to +7.0V DC Input Diode Current $(I_{IK})$ $\begin{array}{ccc} \text{V}_{\text{I}} = -0.5 \text{V} & -20 \text{ mA} \\ \\ \text{V}_{\text{I}} = \text{V}_{\text{CC}} + 0.5 \text{V} & +20 \text{ mA} \\ \\ \text{DC Input Voltage (V_{\text{I}})} & -0.5 \text{V to V}_{\text{CC}} + 0.5 \text{V} \end{array}$ DC Output Diode Current (I<sub>OK</sub>) $V_{O} = -0.5V$ -20 mA $V_{O} = V_{CC} + 0.5V$ +20 mA DC Output Voltage ( $V_O$ ) -0.5V to $V_{CC} + 0.5V$ DC Output Source or Sink Current (I<sub>O</sub>) ±50 mA DC V<sub>CC</sub> or Ground Current per Output Pin (I $_{\rm CC}$ or I $_{\rm GND}$ ) $\pm 50$ mA Storage Temperature (T $_{\rm STG}$ ) $-65^{\circ}{\rm C}$ to $+150^{\circ}{\rm C}$ Junction Temperature (T<sub>J</sub>) # Recommended Operating Conditions Minimum Input Edge Rate $(\Delta V/\Delta t)$ V<sub>IN</sub> from 0.8V to 2.0V V<sub>CC</sub> @ 4.5V, 5.5V 125 mV/ns Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variable. Fairchild does not recommend operation of FACTTM circuits outside databook specifications. #### **DC Electrical Characteristics** | Symbol | Parameter | v <sub>cc</sub> | T <sub>A</sub> = +25°C | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units | Conditions | | |------------------|-------------------------------------|---------------------------|------------------------|-----------------|-----------------------------------------------|------------|---------------------------------------------|--| | - Cyllibol | i di dilietei | (V) Typ Guaranteed Limits | | aranteed Limits | Oilles | Conditions | | | | V <sub>IH</sub> | Minimum HIGH Level | 4.5 | 1.5 | 2.0 | 2.0 | V | V <sub>OUT</sub> = 0.1V | | | | Input Voltage | 5.5 | 1.5 | 2.0 | 2.0 | v | or V <sub>CC</sub> – 0.1V | | | V <sub>IL</sub> | Maximum LOW Level | 4.5 | 1.5 | 0.8 | 0.8 | V | V <sub>OUT</sub> = 0.1V | | | | Input Voltage | 5.5 | 1.5 | 0.8 | 0.8 | v | or V <sub>CC</sub> – 0.1V | | | V <sub>OH</sub> | Minimum HIGH Level | 4.5 | 4.49 | 4.4 | 4.4 | V | | | | | Output Voltage | 5.5 | 5.49 | 5.4 | 5.4 | v | $I_{OUT} = -50 \mu A$ | | | | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | | 4.5 | | 3.86 | 3.76 | V | $I_{OH} = -24 \text{ mA}$ | | | | | 5.5 | | 4.86 | 4.76 | | $I_{OH} = -24 \text{ mA (Note 2)}$ | | | V <sub>OL</sub> | Maximum LOW Level | 4.5 | 0.001 | 0.1 | 0.1 | V | I 50 A | | | | Output Voltage | 5.5 | 0.001 | 0.1 | 0.1 | v | $I_{OUT} = 50 \mu A$ | | | | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | | 4.5 | | 0.36 | 0.44 | V | $I_{OL} = 24 \text{ mA}$ | | | | | 5.5 | | 0.36 | 0.44 | | I <sub>OL</sub> = 24 mA (Note 2) | | | I <sub>IN</sub> | Maximum Input | 5.5 | | ±0.1 | ±1.0 | μА | $V_{I} = V_{CC}$ , GND | | | | Leakage Current | 5.5 | | ±0.1 | ±1.0 | μΑ | Al = ACC, OLAD | | | I <sub>CCT</sub> | Maximum | 5.5 | 0.6 | | 1.5 | mA | $V_1 = V_{CC} - 2.1V$ | | | | I <sub>CC</sub> /Input | 5.5 | 0.6 | | 1.5 | IIIA | v <sub>1</sub> = v <sub>CC</sub> - 2.1v | | | I <sub>OLD</sub> | Minimum Dynamic | 5.5 | | | 75 | mA | V <sub>OLD</sub> = 1.65V Max | | | I <sub>OHD</sub> | Output Current (Note 3) | 5.5 | | | -75 | mA | V <sub>OHD</sub> = 3.85V Min | | | I <sub>CC</sub> | Maximum Quiescent<br>Supply Current | 5.5 | | 4.0 | 40.0 | μА | V <sub>IN</sub> = V <sub>CC</sub><br>or GND | | 140°C Note 2: All outputs loaded; thresholds on input associated with output under test. Note 3: Maximum test duration 2.0 ms, one output loaded at a time. # **AC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub><br>(V)<br>(Note 4) | $T_A = +25$ °C $C_L = 50 \text{ pF}$ | | | $T_A = -40$ °C to $+85$ °C $C_L = 50$ pF | | Units | |------------------|------------------------------------------------------|------------------------------------|--------------------------------------|-----|-----|------------------------------------------|------|-------| | | | | Min | Тур | Max | Min | Max | | | t <sub>PLH</sub> | Propagation Delay S to $\overline{Z}_n$ | 5.0 | 2.5 | 6.0 | 9.5 | 2.0 | 11.0 | ns | | t <sub>PHL</sub> | Propagation Delay<br>S to $\overline{Z}_n$ | 5.0 | 1.5 | 5.5 | 9.0 | 1.5 | 10.0 | ns | | t <sub>PLH</sub> | Propagation Delay $\overline{E}$ to $\overline{Z}_n$ | 5.0 | 1.5 | 5.5 | 9.5 | 1.5 | 10.5 | ns | | t <sub>PHL</sub> | Propagation Delay $\overline{E}$ to $\overline{Z}_n$ | 5.0 | 1.5 | 5.5 | 9.5 | 1.5 | 10.5 | ns | | t <sub>PLH</sub> | Propagation Delay $I_n$ to $\overline{Z}_n$ | 5.0 | 1.5 | 4.5 | 8.0 | 1.0 | 8.5 | ns | | t <sub>PHL</sub> | Propagation Delay $I_n$ to $\overline{Z}_n$ | 5.0 | 1.5 | 4.0 | 6.5 | 1.0 | 7.5 | ns | Note 4: Voltage Range 5.0 is 5.0V ± 0.5V ## Capacitance | Symbol | Parameter | Тур | Units | Conditions | |-----------------|-------------------------------|------|-------|------------------------| | C <sub>IN</sub> | Input Capacitance | 4.5 | pF | V <sub>CC</sub> = OPEN | | C <sub>PD</sub> | Power Dissipation Capacitance | 45.0 | pF | V <sub>CC</sub> = 5.0V | ### Physical Dimensions inches (millimeters) unless otherwise noted 16- Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Body Package Number M16A #### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 16- Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N16E Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com