Data Sheet December 15, 2011 FN481.7 # General Purpose High Current NPN Transistor Array The CA3083 is a versatile array of five high current (to 100mA) NPN transistors on a common monolithic substrate. In addition, two of these transistors ( $Q_1$ and $Q_2$ ) are matched at low current (i.e., 1mA) for applications in which offset parameters are of special importance. Independent connections for each transistor plus a separate terminal for the substrate permit maximum flexibility in circuit design. # Ordering Information | PART<br>NUMBER | PART<br>MARKING | TEMP.<br>RANGE<br>(°C) | PACKAGE | PKG.<br>DWG.# | |----------------------|-----------------|------------------------|---------------------------------------|---------------| | CA3083 | CA3083 | -55 to 125 | 16 Ld PDIP | E16.3 | | CA3083Z<br>(Note) | CA3083Z | -55 to 125 | 16 Ld PDIP* (Pb-free) | E16.3 | | CA3083M96 | 3083 | -55 to 125 | 16 Ld SOIC<br>Tape and Reel | M16.15 | | CA3083MZ<br>(Note) | 3083MZ | -55 to 125 | 16 Ld SOIC (Pb-Free) | M16.15 | | CA3083MZ96<br>(Note) | 3083MZ | -55 to 125 | 16 Ld SOIC (Pb-Free)<br>Tape and Reel | M16.15 | <sup>\*</sup>Pb-free PDIPs can be used for through hole wave solder processing only. They are not intended for use in Reflow solder processing applications. NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. #### **Features** | • High I <sub>C</sub> | 100mA (Max) | |--------------------------------------------------------------------|-------------| | • Low V <sub>CE sat</sub> (at 50mA) | 0.7V (Max) | | <ul> <li>Matched Pair (Q<sub>1</sub> and Q<sub>2</sub>)</li> </ul> | | | - V <sub>IO</sub> (V <sub>BE</sub> Match) | ±5mV (Max) | | - I <sub>IO</sub> (at 1mA) | 2.5μA (Max) | - 5 Independent Transistors Plus Separate Substrate Connection - Pb-Free Plus Anneal Available (RoHS Compliant) # **Applications** - Signal Processing and Switching Systems Operating from DC to VHF - · Lamp and Relay Driver - · Differential Amplifier - Temperature Compensated Amplifier - · Thyristor Firing - See Application Note AN5296 "Applications of the CA3018 Circuit Transistor Array" for Suggested Applications ### **Pinout** ### **Absolute Maximum Ratings** | The following ratings apply for each transistor in the device: | | |----------------------------------------------------------------|------| | Collector-to-Emitter Voltage, V <sub>CFO</sub> | 15V | | Collector-to-Base Voltage, V <sub>CBO</sub> | 20V | | Collector-to-Substrate Voltage, V <sub>CIO</sub> (Note 1) | 20V | | Emitter-to-Base Voltage, V <sub>EBO</sub> | . 5V | | Collector Current (I <sub>C</sub> ) | 0mA | | Base Current (I <sub>B</sub> ) | 20mA | ### **Thermal Information** | Thermal Resistance (Typical, Note 2) | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) | |-----------------------------------------|------------------------|------------------------| | PDIP Package | 135 | N/A | | SOIC Package | 200 | N/A | | Maximum Power Dissipation (Any One Tra | ansistor) | 500mW | | Maximum Junction Temperature (Plastic P | Package) | 150°C | | Maximum Storage Temperature Range | 6 | 5°C to 150°C | | Maximum Lead Temperature (Soldering 10 | 0s) | 300°C | | (SOIC - Lead Tips Only) | | | ### **Operating Conditions** CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTES: - 1. The collector of each transistor of the CA3083 is isolated from the substrate by an integral diode. The substrate must be connected to a voltage which is more negative than any collector voltage in order to maintain isolation between transistors and provide normal transistor action. To avoid undesired coupling between transistors, the substrate Terminal (5) should be maintained at either DC or signal (AC) ground. A suitable bypass capacitor can be used to establish a signal ground. - 2. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. # **Electrical Specifications** For Equipment Design, $T_A = 25$ °C | SYMBOL | TEST CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------| | ' | 1 | | l. | | l. | | | $V_{(BR)CBO}$ $I_{C} = 100 \mu A, I_{E} = 0$ | | 20 | 60 | - | V | | | $V_{(BR)CEO}$ $I_C = 1mA, I_B = 0$ | | 15 | 24 | - | V | | | V <sub>(BR)CIO</sub> | $I_{CI} = 100 \mu A, I_{B} = 0, I_{E} = 0$ | | 20 | 60 | - | V | | V <sub>(BR)EBO</sub> | $I_E = 500 \mu A, I_C = 0$ | | 5 | 6.9 | - | V | | I <sub>CEO</sub> | V <sub>CE</sub> = 10V, I <sub>B</sub> = 0 | | - | - | 10 | μА | | I <sub>CBO</sub> | V <sub>CB</sub> = 10V, I <sub>E</sub> = 0 | | - | - | 1 | μА | | h <sub>FE</sub> | V <sub>CE</sub> = 3V | I <sub>C</sub> = 10mA | 40 | 76 | - | | | | | I <sub>C</sub> = 50mA | 40 | 75 | - | | | V <sub>BE</sub> | $V_{CE} = 3V$ , $I_{C} = 10$ mA | | 0.65 | 0.74 | 0.85 | V | | V <sub>CE</sub> SAT | $I_C = 50$ mA, $I_B = 5$ mA | | - | 0.40 | 0.70 | V | | f <sub>T</sub> | V <sub>CE</sub> = 3V, I <sub>C</sub> = 10mA | | - | 450 | - | MHz | | plifier) | 1 | | ı | 1 | ı | | | V <sub>IO</sub> | $V_{CE} = 3V$ , $I_{C} = 1mA$ | | - | 1.2 | 5 | mV | | out Offset Current (Figure 7) $ I_{IO} $ $V_{CE} = 3V$ , $I_{C} = 1mA$ | | - | 0.7 | 2.5 | μА | | | | V(BR)CBO V(BR)CEO V(BR)CIO V(BR)EBO ICEO ICBO hFE VBE VCE SAT fT uplifier) IVIOI | V(BR)CBO | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | ### NOTE: 3. Actual forcing current is via the emitter for this test. # **Typical Performance Curves** FIGURE 1. hFE vs IC FIGURE 3. V<sub>CE SAT</sub> vs I<sub>C</sub> FIGURE 5. VBE SAT VS IC FIGURE 2. $V_{BE}$ vs $I_{C}$ FIGURE 4. V<sub>CE SAT</sub> vs I<sub>C</sub> FIGURE 6. $V_{IO}$ vs $I_C$ (TRANSISTORS $Q_1$ AND $Q_2$ AS A DIFFERENTIAL AMPLIFIER) # Typical Performance Curves (Continued) FIGURE 7. I<sub>IO</sub> vs I<sub>C</sub> (TRANSISTORS Q<sub>1</sub> AND Q<sub>2</sub> AS A DIFFERENTIAL AMPLIFIER) All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com