## Micropower 400 mA LDO Linear Regulators with ENABLE, DELAY, Adjustable RESET, and General Use Comparator The NCV8503 is a family of precision micropower voltage regulators. Their output current capability is 400 mA. The family has output voltage options for Adjustable, 2.5 V, 3.3 V and 5.0 V. The output voltage is accurate within $\pm 2.0\%$ with a maximum dropout voltage of 0.6 V at 400 mA. Low quiescent current is a feature drawing less than 1.0 $\mu$ A with ENABLE = 0 V. With ENABLE = 5.0 V, the part only draws 200 $\mu$ A with 100 $\mu$ A load. This part is ideal for any and all battery operated microprocessor equipment. Microprocessor control logic includes an active $\overline{\text{RESET}}$ (with DELAY). The active $\overline{RESET}$ circuit operates correctly at an output voltage as low as 1.0 V. The $\overline{RESET}$ function is activated during the power up sequence or during normal operation if the output voltage drops below the regulation limits. The reset threshold voltage can be decreased by the connection of external resistor divider to $R_{\rm ADJ}$ lead. The general use comparator (FLAG/Monitor) is referenced to a temperature stable voltage and provides 1.0 mA of drive current at its open collector output. The regulator is protected against reverse battery, short circuit, and thermal overload conditions. The device can withstand load dump transients making it suitable for use in automotive environments. The device has also been optimized for EMC conditions. #### Features - Output Voltage Options: Adjustable, 2.5 V, 3.3 V, 5.0 V - ± 2.0% Output - Low < 1.0 μA Sleep Current - Low 200 μA Quiescent Current - Fixed or Adjustable Output Voltage - Active RESET - Adjustable Reset - ENABLE - 400 mA Output Current Capability - Fault Protection - +60 V Peak Transient Voltage - → -15 V Reverse Voltage - Short Circuit - ◆ Thermal Overload - General Use Comparator - NCV Prefix for Automotive and Other Applications Requiring Site and Change Control - AEC Qualified - PPAP Capable - These are Pb-Free Devices ## ON Semiconductor® http://onsemi.com SOIC 16 LEAD WIDE BODY EXPOSED PAD PDW SUFFIX CASE 751AG **MARKING** NCV8503x AWLYYWWG O x = Voltage Ratings as Indicated Below: A = Adjustable 2 = 2.5 V 3 = 3.3 V 5 = 5.0 V A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Device #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 12 of this data sheet. #### **PIN CONNECTIONS** Figure 1. Application Diagram #### **MAXIMUM RATINGS\***† | F | Rating | Value | Unit | |------------------------------------------------------------|---------------------------------------------------------------------------|--------------------------|--------------| | V <sub>IN</sub> (DC) | | -15 to 45 | V | | Peak Transient Voltage (46 V Load Dump @ V <sub>IN</sub> : | = 14 V) | 60 | V | | Operating Voltage | | 45 | V | | V <sub>OUT</sub> (DC) | | -0.3 to 16 | V | | Voltage Range (RESET, FLAG, R <sub>ADJ</sub> , DELAY) | | -0.3 to 10 | V | | Input Voltage Range: MON V <sub>ADJ</sub> | | -0.3 to 10<br>-0.3 to 16 | V<br>V | | Input Voltage Range (ENABLE) | | -0.3 to 10** | V | | ESD Susceptibility (Human Body Model) (Machine Model) | | 4.0<br>200 | kV<br>V | | Junction Temperature, T <sub>J</sub> | | -40 to +150 | °C | | Storage Temperature, T <sub>S</sub> | | -55 to 150 | °C | | Package Thermal Resistance, SOW-16 E PAD: | Junction–to–Case, $R_{\theta JC}$<br>Junction–to–Ambient, $R_{\theta JA}$ | 16<br>57 | °C/W<br>°C/W | | Lead Temperature Soldering: | Reflow: (SMD styles only) (Note 1) | 260 peak (Note 2) | °C | <sup>1. 150</sup> second maximum above 217°C. ### $\textbf{ELECTRICAL CHARACTERISTICS} \ (I_{OUT} = 1.0 \ \text{mA}, \ ENABLE = 5.0 \ \text{V}, \ -40 ^{\circ}\text{C} \leq T_{J} \leq 150 ^{\circ}\text{C}; \ V_{IN} = \text{dependent on voltage option}$ (Note 3); unless otherwise specified.) | Characteristic | Test Conditions | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------|------------------|----------------| | Output Stage | | | | | | | Output Voltage for 2.5 V Option (V <sub>O</sub> ) | $6.5~V < V_{IN} < 16~V,~1.0~mA \le I_{OUT} \le 400~mA$<br>$4.5~V < V_{IN} < 26~V,~1.0~mA \le I_{OUT} \le 400~mA$ | 2.450<br>2.425 | 2.5<br>2.5 | 2.550<br>2.575 | V<br>V | | Output Voltage for 3.3 V Option (V <sub>O</sub> ) | $7.3~V < V_{IN} < 16~V$ , $1.0~mA \le I_{OUT} \le 400~mA$<br>4.5 $V < V_{IN} < 26~V$ , $1.0~mA \le I_{OUT} \le 400~mA$ | 3.234<br>3.201 | 3.3<br>3.3 | 3.366<br>3.399 | V<br>V | | Output Voltage for 5.0 V Option (V <sub>O</sub> ) | $9.0~V < V_{IN} < 16~V, 1.0~mA \le I_{OUT} \le 400~mA$<br>$6.0~V < V_{IN} < 26~V, 1.0~mA \le I_{OUT} \le 400~mA$ | 4.90<br>4.85 | 5.0<br>5.0 | 5.10<br>5.15 | V<br>V | | Output Voltage for Adjustable Option (V <sub>O</sub> ) | $V_{OUT} = V_{ADJ}$ (Unity Gain)<br>6.5 V < V <sub>IN</sub> < 16 V, 1.0 mA < I <sub>OUT</sub> < 400 mA<br>4.5 V < V <sub>IN</sub> < 26 V, 1.0 mA < I <sub>OUT</sub> < 400 mA | 1.274<br>1.261 | 1.300<br>1.300 | 1.326<br>1.339 | V<br>V | | Dropout Voltage (V <sub>IN</sub> – V <sub>OUT</sub> )<br>(5.0 V and Adj. > 5.0 V Options Only) | I <sub>OUT</sub> = 400 mA<br>I <sub>OUT</sub> = 1.0 mA | -<br>- | 400<br>30 | 600<br>150 | mV<br>mV | | Load Regulation | V <sub>IN</sub> = 14 V, 5.0 mA ≤ I <sub>OUT</sub> ≤ 400 mA | -30 | 5.0 | 30 | mV | | Line Regulation (2.5 V, 3.3 V, and Adjustable Options) | 4.5 V < V <sub>IN</sub> < 26 V, I <sub>OUT</sub> = 1.0 mA | - | 5.0 | 25 | mV | | Line Regulation (5.0 V Option) | 6.0 V < V <sub>IN</sub> < 26 V, I <sub>OUT</sub> = 1.0 mA | _ | 5.0 | 25 | mV | | Quiescent Current, (I <sub>Q</sub> ) Active Mode | $\begin{split} I_{OUT} &= 100 \; \mu\text{A, V}_{IN} = 12 \; \text{V, MON} = 3.0 \; \text{V} \\ I_{OUT} &= 75 \; \text{mA, V}_{IN} = 14 \; \text{V, MON} = 3.0 \; \text{V} \\ I_{OUT} &\leq 400 \; \text{mA, V}_{IN} = 14 \; \text{V, MON} = 3.0 \; \text{V} \end{split}$ | -<br>-<br>- | 200<br>2.5<br>25 | 350<br>5.0<br>45 | μΑ<br>mA<br>mA | | Quiescent Current, (IQ) Sleep Mode | ENABLE = 0 V, $V_{IN}$ = 12 V, $-40^{\circ}$ C $\leq$ T <sub>J</sub> $\leq$ 125 $^{\circ}$ C | - | - | 1.0 | μΑ | | Current Limit | | 425 | 800 | - | mA | | Short Circuit Output Current | V <sub>OUT</sub> = 0 V | 100 | 500 | - | mA | | Thermal Shutdown | (Guaranteed by Design) | 150 | 180 | _ | °C | <sup>3.</sup> Voltage range specified in the Output Stage of the Electrical Characteristics in boldface type. <sup>2. -5°</sup>C/+0°C allowable conditions. <sup>\*</sup>The maximum package power dissipation must be observed. $<sup>\</sup>dagger$ During the voltage range which exceeds the maximum tested voltage of $V_{IN}$ , operation is assured, but not specified. Wider limits may apply. Thermal dissipation must be observed closely. \*\*Reference Figure 17 for switched-battery ENABLE application. **ELECTRICAL CHARACTERISTICS (continued)** ( $I_{OUT} = 1.0$ mA, ENABLE = 5.0 V, -40°C $\leq T_{J} \leq 150$ °C; $V_{IN} =$ dependent on voltage option (Note 4); unless otherwise specified.) | Characteristic | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------|-------------|------------------------------|--------------| | Reset Function (RESET) | | | | | | | RESET Threshold for 2.5 V Option<br>HIGH (V <sub>RH</sub> )<br>LOW (V <sub>RL</sub> )<br>Hysteresis | V <sub>IN</sub> = 4.5 V (Note 5) (Note 6)<br>V <sub>OUT</sub> Increasing<br>V <sub>OUT</sub> Decreasing | 2.35<br>2.30<br>25 | -<br>-<br>- | 1.0×V <sub>O</sub> | V<br>V<br>mV | | RESET Threshold for 3.3 V Option<br>HIGH (V <sub>RH</sub> )<br>LOW (V <sub>RL</sub> )<br>Hysteresis | V <sub>IN</sub> = 4.5 V (Note 5) (Note 6)<br>V <sub>OUT</sub> Increasing<br>V <sub>OUT</sub> Decreasing | 3.10<br>3.00<br>35 | -<br>-<br>- | 1.0×V <sub>O</sub> | V<br>V<br>mV | | RESET Threshold for 5.0 V Option<br>HIGH (V <sub>RH</sub> )<br>LOW (V <sub>RL</sub> )<br>Hysteresis | V <sub>IN</sub> = 6.0 V (Note 6)<br>V <sub>OUT</sub> Increasing<br>V <sub>OUT</sub> Decreasing | 4.70<br>4.60<br>50 | -<br>-<br>- | 1.0 × V <sub>O</sub><br>4.85 | V<br>V<br>mV | | RESET Threshold for Adjustable Option<br>HIGH (V <sub>RH</sub> )<br>LOW (V <sub>RL</sub> )<br>Hysteresis | V <sub>IN</sub> = 4.5 V (Note 5) (Note 6)<br>V <sub>OUT</sub> Increasing<br>V <sub>OUT</sub> Decreasing | 1.22<br>1.19<br>10 | -<br>-<br>- | 1.0 × V <sub>O</sub> | V<br>V<br>mV | | RESET Output Voltage<br>Low (V <sub>RLO</sub> ) | $V_{IN}$ = Minimum (Note 6) (Note 7)<br>1.0 V $\leq$ V <sub>OUT</sub> $\leq$ V <sub>RL</sub> , R <sub>RESET</sub> = 5.1 k | - | 0.1 | 0.4 | V | | DELAY Switching Threshold (V <sub>DT</sub> )<br>(2.5 V, 3.3 V, and 5.0 V Options) | V <sub>IN</sub> = Minimum (Note 6) (Note 7) | 1.4 | 1.8 | 2.2 | V | | DELAY Switching Threshold (V <sub>DT</sub> )<br>(Adjustable Option) | V <sub>IN</sub> = Minimum (Note 6) (Note 7) | 1.0 | 1.3 | 1.6 | V | | DELAY Low Voltage V <sub>IN</sub> = Minimum (Note 6) (Note 7) V <sub>OUT</sub> < RESET Threshold Low(min) | | - | - | 0.2 | V | | DELAY Charge Current | V <sub>IN</sub> = Minimum (Note 6) (Note 7)<br>DELAY = 1.0 V, V <sub>OUT</sub> > V <sub>RH</sub> | 2.5 | 4.0 | 5.5 | μΑ | | DELAY Discharge Current | V <sub>IN</sub> = Minimum (Note 6) (Note 7)<br>DELAY = 1.0 V, V <sub>OUT</sub> < V <sub>RL</sub> | 5.0 | _ | - | mA | | Reset Adjust Switching Voltage (V <sub>R(ADJ)</sub> )<br>Hysteresis | V <sub>IN</sub> = Minimum (Note 6) (Note 7)<br>Increasing and Decreasing | 1.16<br>20 | 1.25<br>50 | 1.34<br>100 | V<br>mV | | FLAG/Monitor | | | • | • | | | Monitor Threshold | V <sub>IN</sub> = Minimum (Note 6) (Note 7)<br>Increasing and Decreasing | 1.20 | 1.28 | 1.36 | V | | Hysteresis | V <sub>IN</sub> = Minimum (Note 6) (Note 7) | 10 | 35 | 75 | mV | | Input Current | MON = 2.0 V | -0.5 | 0.1 | 0.5 | μΑ | | Output Saturation Voltage | MON = 0 V, I <sub>FLAG</sub> = 1.0 mA,<br>V <sub>IN</sub> = Minimum (Note 6) (Note 7) | - | 0.1 | 0.4 | V | | Voltage Adjust (Adjustable Output only) | | | l. | | | | Input Current | V <sub>ADJ</sub> = 1.25 V, V <sub>IN</sub> = Minimum (Note 6) (Note 7) | -0.5 | _ | 0.5 | μΑ | | ENABLE | | | | | | | Input Threshold | Low, V <sub>IN</sub> = 14 V (Note 6)<br>High, V <sub>IN</sub> = 14 V (Note 6) | -<br>2.0 | - | 1.0 | V<br>V | | Input Current | ENABLE = 5.0 V, V <sub>IN</sub> = 14 V (Note 6) | _ | 30 | 75 | μΑ | Voltage range specified in the Output Stage of the Electrical Characteristics in boldface type. For V<sub>IN</sub> ≤ 4.5 V, a RESET = Low may occur with the output in regulation. Part is guaranteed by design to meet specification over the entire V<sub>IN</sub> voltage range, but is production tested only at the specified V<sub>IN</sub> voltage. Minimum V<sub>IN</sub> = 4.5 V for 2.5 V, 3.3 V, and Adjustable options. Minimum V<sub>IN</sub> = 6.0 V for 5.0 V option. ## PACKAGE PIN DESCRIPTION, ADJUSTABLE OUTPUT | Pin Number | Pin Symbol | Function | | |-------------|------------------|------------------------------------------------------------------------------------------------|--| | 1 | V <sub>ADJ</sub> | Voltage Adjust. A resistor divider from V <sub>OUT</sub> to this lead sets the output voltage. | | | 2 | V <sub>OUT</sub> | ±2.0%, 400 mA output. | | | 3–6, 11, 12 | NC | No connection. | | | 7 | V <sub>IN</sub> | Input Voltage. | | | 8 | MON | Monitor. Input to comparator. If not needed connect to V <sub>OUT</sub> . | | | 9 | R <sub>ADJ</sub> | Reset adjust. If not needed connect to ground. | | | 10 | DELAY | Timing capacitor for RESET function. | | | 13 | GND | Ground. All GND leads must be connected to Ground | | | 14 | ENABLE | ENABLE control for the IC. A high powers the device up. | | | 15 | RESET | Active reset (accurate to V <sub>OUT</sub> ≥ 1.0 V) | | | 16 | FLAG | Open collector output from comparator. | | NOTE: Tentative pinout for SOW-16 E Pad. ## PACKAGE PIN DESCRIPTION, FIXED OUTPUT | Pin Number | Pin Symbol | Function | | | |-------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | SENSE | Kelvin connection which allows remote sensing of output voltage for improved regulation. If remote sensing is not desired, connect to $V_{\text{OUT}}$ . | | | | 2 | V <sub>OUT</sub> | ±2.0%, 400 mA output. | | | | 3–6, 11, 12 | NC | No connection. | | | | 7 | $V_{IN}$ | Input Voltage. | | | | 8 | MON | Monitor. Input to comparator. If not needed connect to V <sub>OUT</sub> . | | | | 9 | $R_{ADJ}$ | Reset adjust. If not needed connect to ground. | | | | 10 | DELAY | Timing capacitor for RESET function. | | | | 13 | GND | Ground. All GND leads must be connected to Ground | | | | 14 | ENABLE | ENABLE control for the IC. A high powers the device up. | | | | 15 | RESET | Active reset (accurate to V <sub>OUT</sub> ≥ 1.0 V) | | | | 16 | FLAG | Open collector output from comparator. | | | NOTE: Tentative pinout for SOW-16 E Pad. Figure 2. Block Diagram #### TYPICAL PERFORMANCE CHARACTERISTICS Figure 3. 5 V Output Voltage vs. Temperature Figure 4. 3.3 V Output Voltage vs. Temperature Figure 5. 2.5 V Output Voltage vs. Temperature 3.0 2.5 OUTPUT VOLTAGE (V) 2.0 1.5 40 °C 25 °C 125 °C 1.0 0.5 $I_{OUT} = 1 \text{ mA}$ 0.0 1.6 1.8 2.2 2.4 2.6 2.8 INPUT VOLTAGE (V) Figure 7. Output Voltage vs. Input Voltage Figure 8. Output Voltage vs. Input Voltage #### TYPICAL PERFORMANCE CHARACTERISTICS Figure 9. Output Stability with Output Voltage Change Figure 10. Output Stability with Output Capacitor Change Figure 11. Quiescent Current vs. Output Current Figure 12. Quiescent Current vs. Output Current Figure 13. Quiescent Current vs. Input Voltage Figure 14. Quiescent Current vs. Input Voltage #### CIRCUIT DESCRIPTION #### REGULATOR CONTROL FUNCTIONS The NCV8503 contains the microprocessor compatible control function $\overline{RESET}$ (Figure 15). Figure 15. Reset and Delay Circuit Wave Forms #### **RESET Function** A $\overline{RESET}$ signal (low voltage) is generated as the IC powers up until $V_{OUT}$ is within 1.5% of the regulated output voltage, or when $V_{OUT}$ drops out of regulation,and is lower than 4.0% below the regulated output voltage. Hysteresis is included in the function to minimize oscillations. The $\overline{RESET}$ output is an open collector NPN transistor, controlled by a low voltage detection circuit. The circuit is functionally independent of the rest of the IC thereby guaranteeing that the $\overline{RESET}$ signal is valid for $V_{OUT}$ as low as 1.0~V. #### **Adjustable Reset Function** The reset threshold can be made lower by connecting an external resistor divider to the $R_{ADJ}$ lead from the $V_{OUT}$ lead, as displayed in Figure 16. This lead is grounded to select the default value of 4.6 V (on the 5.0 V option). Figure 16. Adjustable RESET #### **ENABLE Function** The part stays in a low I<sub>Q</sub> sleep mode when the ENABLE pin is held low. The part has an internal pull down if the pin is left floating. The integrity of the ENABLE pin allows it to be tied to the battery line through an external resistor. It will withstand load dump potentials in this configuration. Figure 17. ENABLE Function #### **DELAY Function** The reset delay circuit provides a programmable (by external capacitor) delay on the $\overline{RESET}$ output lead. The DELAY lead provides source current (typically $4.0\,\mu A$ ) to the external DELAY capacitor during the following proceedings: - 1. During Power Up (once the regulation threshold has been verified). - 2. After a reset event has occurred and the device is back in regulation. The DELAY capacitor is discharged when the regulation (RESET threshold) has been violated. This is a latched incident. The capacitor will fully discharge and wait for the device to regulate before going through the delay time event again. ### FLAG/Monitor Comparator A general use comparator is included whose positive input terminal is tied to the on-chip band gap voltage reference. This provides a very temperature stable referenced comparator with versatile uses in any system. The trip point can be programmed externally using a resistor divider to the input monitor (MON) (Figure 18). The typical threshold is 1.28 V on the MON pin. Figure 18. Flag/Monitor Function #### Voltage Adjust Figure 19 shows the device setup for a user configurable output voltage. The feedback to the $V_{ADJ}$ pin is taken from a voltage divider referenced to the output voltage. The loop is balanced around the Unity Gain threshold (1.30 V typical). JEDEC standard JESD78 requires -100 mA trigger test conditions. $V_{ADJ}$ conforms to -75 mA test conditions. Figure 19. Adjustable Output Voltage #### **APPLICATION NOTES** #### **FLAG MONITOR** Figure 20 shows the FLAG Monitor waveforms as a result of the circuit depicted in Figure 18. As the input voltage falls ( $V_{MON}$ ), the Monitor threshold is crossed. This causes the voltage on the $\overline{FLAG}$ output to go low. Figure 20. FLAG Monitor Circuit Waveform #### **SETTING THE DELAY TIME** The delay time is controlled by the Reset Delay Low Voltage, Delay Switching Threshold, and the Delay Charge Current. The delay follows the equation: $$t_{DELAY} = \frac{\left[C_{DELAY}(V_{dt} - Reset \ Delay \ Low \ Voltage)\right]}{Delay \ Charge \ Current}$$ Example: Using $C_{DELAY} = 33 \text{ nF}$ . Assume reset Delay Low Voltage = 0. Use the typical value for $V_{dt} = 1.8 \text{ V}$ (2.5 V, 3.3 V, and 5.0 V options). Use the typical value for Delay Charge Current = $4.2 \mu A$ . $$t_{DELAY} = \frac{[33 \text{ nF}(1.8 - 0)]}{4.2 \,\mu\text{A}} = 14 \text{ ms}$$ #### STABILITY CONSIDERATIONS The output or compensation capacitor helps determine three main characteristics of a linear regulator: start-up delay, load transient response and loop stability. The capacitor value and type should be based on cost, availability, size and temperature constraints. A tantalum or aluminum electrolytic capacitor is best, since a film or ceramic capacitor with almost zero ESR can cause instability. The aluminum electrolytic capacitor is the least expensive solution, but, if the circuit operates at low temperatures (-25°C to -40°C), both the value and ESR of the capacitor will vary considerably. The capacitor manufacturers data sheet usually provides this information. The value for the output capacitor C<sub>OUT</sub> shown in Figure 21 should work for most applications, however it is not necessarily the optimized solution. \*C<sub>IN</sub> required if regulator is located far from the power supply filter \*\*C<sub>OUT</sub> required for stability. Capacitor must operate at minimum temperature expected Figure 21. Test and Application Circuit Showing Output Compensation Figure 22. 16 Lead SOW (Exposed Pad), $\theta$ JA as a Function of the Pad Copper Area (2 oz. Cu Thickness), Board Material = 0.0625" G-10/R-4 ## CALCULATING POWER DISSIPATION IN A SINGLE OUTPUT LINEAR REGULATOR The maximum power dissipation for a single output regulator (Figure 23) is: $$P_{D(max)} = [V_{IN(max)} - V_{OUT(min)}]I_{OUT(max)}$$ $$+ V_{IN(max)}I_{Q}$$ (1) where: V<sub>IN(max)</sub> is the maximum input voltage, V<sub>OUT(min)</sub> is the minimum output voltage, $I_{OUT(max)}$ is the maximum output current for the application, and $I_Q$ is the quiescent current the regulator consumes at $I_{OUT(max)}$ . Once the value of $P_{D(max)}$ is known, the maximum permissible value of $R_{\theta JA}$ can be calculated: $$R_{\theta JA} = \frac{150^{\circ}C - T_{A}}{P_{D}} \tag{2}$$ The value of $R_{\theta JA}$ can then be compared with those in the package section of the data sheet. Those packages with $R_{\theta JA}$ 's less than the calculated value in equation 2 will keep the die temperature below 150°C. In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heatsink will be required. Figure 23. Single Output Regulator with Key Performance Parameters Labeled #### **HEAT SINKS** A heat sink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air. Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of $R_{\theta IA}$ : $$R_{\theta}JA = R_{\theta}JC + R_{\theta}CS + R_{\theta}SA$$ (3) where: $R_{\theta JC}$ = the junction-to-case thermal resistance, $R_{\theta CS}$ = the case-to-heatsink thermal resistance, and $R_{\theta SA}$ = the heatsink-to-ambient thermal resistance. $R_{\theta JC}$ appears in the package section of the data sheet. Like $R_{\theta JA}$ , it too is a function of package type. $R_{\theta CS}$ and $R_{\theta SA}$ are functions of the package type, heatsink and the interface between them. These values appear in heat sink data sheets of heat sink manufacturers. #### **ORDERING INFORMATION** | Device | Output Voltage | Package | Shipping <sup>†</sup> | |-----------------|----------------|---------------------------------|-----------------------| | NCV8503PWADJG | A.I | SOW-16 Exposed Pad<br>(Pb-Free) | 47 Units/Rail | | NCV8503PWADJR2G | Adjustable | SOW-16 Exposed Pad<br>(Pb-Free) | 1000 Tape & Reel | | NCV8503PW25G | 0.51/ | SOW-16 Exposed Pad<br>(Pb-Free) | 47 Units/Rail | | NCV8503PW25R2G | 2.5 V | SOW-16 Exposed Pad<br>(Pb-Free) | 1000 Tape & Reel | | NCV8503PW33G | 227 | SOW-16 Exposed Pad<br>(Pb-Free) | 47 Units/Rail | | NCV8503PW33R2G | 3.3 V | SOW-16 Exposed Pad<br>(Pb-Free) | 1000 Tape & Reel | | NCV8503PW50G | 501/ | SOW-16 Exposed Pad<br>(Pb-Free) | 47 Units/Rail | | NCV8503PW50R2G | 5.0 V | SOW-16 Exposed Pad<br>(Pb-Free) | 1000 Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. **EXPOSED PAD** ## SOIC 16 LEAD WIDE BODY, EXPOSED PAD CASE 751AG ISSUE B **DATE 31 MAY 2016** #### NOTES: 1. DIM - DIMENSIONING AND TOLERANCING PER ANSI Y14 5M 1982 - Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. - 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 (0.06) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. - 6. 751R-01 OBSOLETE, NEW STANDARD 751R-02. | | MILLIN | METERS INCHES | | | |-----|----------|---------------|------------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 10.15 | 10.45 | 0.400 | 0.411 | | В | 7.40 | 7.60 | 0.292 | 0.299 | | С | 2.35 | 2.65 | 0.093 | 0.104 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.50 | 0.90 | 0.020 | 0.035 | | G | 1.27 BSC | | 0.050 BSC | | | Н | 3.45 | 3.66 | 0.136 | 0.144 | | J | 0.25 | 0.32 | 0.010 | 0.012 | | K | 0.00 | 0.10 | 0.000 | 0.004 | | L | 4.72 | 4.93 | 0.186 0.19 | | | M | 0 ° | 7 ° | 7 ° 0 ° | | | Р | 10.05 | 10.55 | 0.395 | 0.415 | | R | 0.25 | 0.75 | 0.010 | 0.029 | ## GENERIC MARKING DIAGRAM\* XXXXX = Specific Device Code A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot " ■", may or may not be present. # BOTTOM VIEW SOLDERING FOOTPRINT\* DIMENSIONS: INCHES \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. DOCUMENT NUMBER: 98AON21237D Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. PAGE 1 OF 1 ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com **TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative