**ON Semiconductor** 

Is Now

# Onsemi

To learn more about onsemi<sup>™</sup>, please visit our website at <u>www.onsemi.com</u>

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product factures, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and asfety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or by customer's technical experts. onsemi products and actal performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiari

## Octal Transceiver/Register with 3-State Outputs (Non-inverting)

The MC74AC646/74ACT646 consist of registered bus transceiver circuits, with outputs, D-type flip-flops and control circuitry providing multiplexed transmission of data directly from the input bus or from the internal storage registers. Data on the A or B bus will be loaded into the respective registers on the LOW-to-HIGH transition of the appropriate clock pin (CAB or CBA). The four fundamental data handling functions available are illustrated Figures 1 to 4.

## Features

- Independent Registers for A and B Buses
- Multiplexed Real-Time and Stored Data Transfers
- Choice of True and Inverting Data Paths
- 3-State Outputs
- 300 mil Slim Dual In-Line Package
- Outputs Source/Sink 24 mA
- 'ACT646 Has TTL Compatible Inputs
- These are Pb–Free Devices







## **ON Semiconductor™**

www.onsemi.com



## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 9 of this data sheet.



#### PIN ASSIGNMENT

| PIN                            | FUNCTION                                          |
|--------------------------------|---------------------------------------------------|
| A <sub>0</sub> -A <sub>7</sub> | Data Register Inputs<br>Data Register A Outputs   |
| B <sub>0</sub> –B <sub>7</sub> | Data Register B Inputs<br>Data Register B Outputs |
| CAB, CBA                       | Clock Pulse Inputs                                |
| SAB, SBA                       | Transmit/Receive Inputs                           |
| DIR, G                         | Output Enable Inputs                              |

Figure 5. Pinout: 24–Lead Packages Conductors

(Top View)



Figure 6. Logic Symbol



#### TO 7 OTHER CHANNELS

NOTE: This diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### Figure 7. Logic Diagram

## FUNCTION TABLE

| Inputs |        |             |        |        |        | Data                           | I/O*                           | Operation or Function                               |  |  |  |
|--------|--------|-------------|--------|--------|--------|--------------------------------|--------------------------------|-----------------------------------------------------|--|--|--|
| G      | DIR    | CAB         | CBA    | SAB    | SBA    | A <sub>0</sub> -A <sub>7</sub> | B <sub>0</sub> -B <sub>7</sub> | Operation of Function                               |  |  |  |
| H<br>H | X<br>X | H or L      | H or L | X<br>X | X<br>X | Input                          | Input                          | Isolation<br>Store A and B Data                     |  |  |  |
| L      | L<br>L | X<br>X      | X<br>X | X<br>X | L<br>H | Output                         | Input                          | Real Time B Data to A Bus<br>Stored B Data to A Bus |  |  |  |
| L      | H<br>H | X<br>H or L | X<br>X | L<br>H | X<br>X | Input                          | Output                         | Real Time A Data to B Bus<br>Stored A Data to B Bus |  |  |  |

\*The data output functions may be enabled or disabled by various signals at the  $\overline{G}$  and DIR inputs. Data input functions are always enabled; i.e., data at the bus pins will be stored on every LOW-to-HIGH transition of the appropriate clock inputs.

NOTE: H = HIGH Voltage Level; L = LOW Voltage Level; X = Immaterial; J = LOW-to-HIGH Transition

## MAXIMUM RATINGS

| Symbol               | Parameter                                               |                                                           | Value                        | Unit |
|----------------------|---------------------------------------------------------|-----------------------------------------------------------|------------------------------|------|
| V <sub>CC</sub>      | DC Supply Voltage (Referenced to GND)                   |                                                           | -0.5 to +7.0                 | V    |
| V <sub>IN</sub>      | DC Input Voltage (Referenced to GND)                    |                                                           | –0.5 to V <sub>CC</sub> +0.5 | V    |
| V <sub>OUT</sub>     | DC Output Voltage (Referenced to GND) (Note 1)          | –0.5 to V <sub>CC</sub> +0.5                              | V                            |      |
| Ι <sub>ΙΚ</sub>      | DC Input Diode Current                                  | ±20                                                       | mA                           |      |
| I <sub>OK</sub>      | DC Output Diode Current                                 | ±50                                                       | mA                           |      |
| I <sub>OUT</sub>     | DC Output Sink/Source Current                           | ±50                                                       | mA                           |      |
| I <sub>CC</sub>      | DC Supply Current, per Output Pin                       | ±50                                                       | mA                           |      |
| I <sub>GND</sub>     | DC Ground Current, per Output Pin                       | ±100                                                      | mA                           |      |
| T <sub>STG</sub>     | Storage Temperature Range                               | -65 to +150                                               | °C                           |      |
| ΤL                   | Lead temperature, 1 mm from Case for 10 Seconds         |                                                           | 260                          | °C   |
| Τ <sub>J</sub>       | Junction Temperature Under Bias                         |                                                           | 140                          | °C   |
| $\theta_{JA}$        | Thermal Resistance (Note 2)                             |                                                           | 59.8                         | °C/W |
| MSL                  | Moisture Sensitivity                                    |                                                           | Level 1                      |      |
| F <sub>R</sub>       | Flammability Rating Oxygen Ir                           | ndex: 30% – 35%                                           | UL 94 V–0 @ 0.125 in         |      |
| V <sub>ESD</sub>     | Machin                                                  | ly Model (Note 3)<br>e Model (Note 4)<br>e Model (Note 5) | > 2000<br>> 200<br>> 1000    | V    |
| I <sub>Latchup</sub> | Latchup Performance Above V <sub>CC</sub> and Below GND | at 85°C (Note 6)                                          | ±100                         | mA   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. I<sub>OUT</sub> absolute maximum rating must be observed.

2. The package thermal impedance is calculated in accordance with JESD 51-7.

3. Tested to EIA/JESD22-A114-A.

4. Tested to EIA/JESD22-A115-A.

5. Tested to JESD22-C101-A.

6. Tested to EIA/JESD78.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                             | Parameter                                                                               |                         | Min | Тур | Max             | Unit           |  |
|------------------------------------|-----------------------------------------------------------------------------------------|-------------------------|-----|-----|-----------------|----------------|--|
|                                    |                                                                                         | ′AC                     | 2.0 | 5.0 | 6.0             | N              |  |
| V <sub>CC</sub>                    | V <sub>CC</sub> Supply Voltage                                                          | 'ACT                    | 4.5 | 5.0 | 5.5             | V              |  |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Ref. to GND)                                          | •                       | 0   | _   | V <sub>CC</sub> | V              |  |
|                                    |                                                                                         |                         | _   | 150 | -               |                |  |
| t <sub>r</sub> , t <sub>f</sub>    | , t <sub>f</sub> Input Rise and Fall Time (Note 1)<br>'AC Devices except Schmitt Inputs | V <sub>CC</sub> @ 4.5 V | _   | 40  | -               | ns/V           |  |
|                                    |                                                                                         | V <sub>CC</sub> @ 5.5 V | _   | 25  | -               |                |  |
|                                    | Input Rise and Fall Time (Note 2)                                                       | V <sub>CC</sub> @ 4.5 V | _   | 10  | -               | τ <b>ο</b> Δ ( |  |
| t <sub>r</sub> , t <sub>f</sub>    | 'ACT Devices except Schmitt Inputs                                                      | V <sub>CC</sub> @ 5.5 V | _   | 8.0 | -               | ns/V           |  |
| T <sub>A</sub>                     | Operating Ambient Temperature Range                                                     | -40                     | 25  | 85  | °C              |                |  |
| I <sub>OH</sub>                    | Output Current – High                                                                   |                         | -   | -   | -24             | mA             |  |
| I <sub>OL</sub>                    | Output Current – Low                                                                    |                         | -   | -   | 24              | mA             |  |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. 1.  $V_{in}$  from 30% to 70%  $V_{CC}$ ; see individual Data Sheets for devices that differ from the typical input rise and fall times. 2.  $V_{in}$  from 0.8 V to 2.0 V; see individual Data Sheets for devices that differ from the typical input rise and fall times.

## DC CHARACTERISTICS

|                  |                                      |                        | 74                      | AC                   | 74AC                                  |      |                                                                                                                                                     |
|------------------|--------------------------------------|------------------------|-------------------------|----------------------|---------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol           | Parameter                            | V <sub>CC</sub><br>(V) | T <sub>A</sub> = -      | +25°C                | T <sub>A</sub> =<br>–40°C to<br>+85°C | Unit | Conditions                                                                                                                                          |
|                  |                                      |                        | Тур                     | Guar                 | anteed Limits                         |      |                                                                                                                                                     |
| V <sub>IH</sub>  | Minimum High Level<br>Input Voltage  | 3.0<br>4.5<br>5.5      | 1.5<br>2.25<br>2.75     | 2.1<br>3.15<br>3.85  | 2.1<br>3.15<br>3.85                   | V    | $V_{OUT} = 0.1 V$<br>or $V_{CC} - 0.1 V$                                                                                                            |
| V <sub>IL</sub>  | Maximum Low Level<br>Input Voltage   | 3.0<br>4.5<br>5.5      | 1.5<br>2.25<br>2.75     | 0.9<br>1.35<br>1.65  | 0.9<br>1.35<br>1.65                   | V    | $V_{OUT} = 0.1 V$<br>or $V_{CC} - 0.1 V$                                                                                                            |
| V <sub>OH</sub>  | Minimum High Level<br>Output Voltage | 3.0<br>4.5<br>5.5      | 2.99<br>4.49<br>5.49    | 2.9<br>4.4<br>5.4    | 2.9<br>4.4<br>5.4                     | V    | I <sub>OUT</sub> = -50 μA                                                                                                                           |
|                  |                                      | 3.0<br>4.5<br>5.5      | -<br>-<br>-             | 2.56<br>3.86<br>4.86 | 2.46<br>3.76<br>4.76                  | V    | $\label{eq:VIN} \begin{array}{c} {}^{*}V_{IN} = V_{IL} \text{ or } V_{IH} \\ -12 \text{ mA} \\ I_{OH} -24 \text{ mA} \\ -24 \text{ mA} \end{array}$ |
| V <sub>OL</sub>  | Maximum Low Level<br>Output Voltage  | 3.0<br>4.5<br>5.5      | 0.002<br>0.001<br>0.001 | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1                     | V    | I <sub>OUT</sub> = 50 μA                                                                                                                            |
|                  |                                      | 3.0<br>4.5<br>5.5      | -<br>-                  | 0.36<br>0.36<br>0.36 | 0.44<br>0.44<br>0.44                  | V    | $\label{eq:VIN} \begin{array}{c} {}^{*}V_{IN} = V_{IL} \text{ or } V_{IH} \\ 12 \text{ mA} \\ I_{OL} \\ 24 \text{ mA} \\ 24 \text{ mA} \end{array}$ |
| I <sub>IN</sub>  | Maximum Input<br>Leakage Current     | 5.5                    | -                       | ±0.1                 | ±1.0                                  | μA   | $V_{I} = V_{CC}, GND$                                                                                                                               |
| I <sub>OZT</sub> | Maximum<br>3-State<br>Current        | 5.5                    | _                       | ±0.6                 | ±6.0                                  | μΑ   | $V_{I} (OE) = V_{IL}, V_{IH}$ $V_{I} = V_{CC}, GND$ $V_{O} = V_{CC}, GND$                                                                           |
| I <sub>OLD</sub> | †Minimum Dynamic                     | 5.5                    | -                       | -                    | 75                                    | mA   | V <sub>OLD</sub> = 1.65 V Max                                                                                                                       |
| I <sub>OHD</sub> | Output Current                       | 5.5                    | -                       | -                    | -75                                   | mA   | V <sub>OHD</sub> = 3.85 V Min                                                                                                                       |
| I <sub>CC</sub>  | Maximum Quiescent<br>Supply Current  | 5.5                    | _                       | 8.0                  | 80                                    | μΑ   | $V_{IN} = V_{CC}$ or GND                                                                                                                            |

\*All outputs loaded; thresholds on input associated with output under test. †Maximum test duration 2.0 ms, one output loaded at a time.

NOTE:  $I_{IN}$  and  $I_{CC}$  @ 3.0 V are guaranteed to be less than or equal to the respective limit @ 5.5 V V<sub>CC</sub>.

|                  |                                                                                |                                                                    |            | 74AC        |              | 74         | AC           |    |     |
|------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------|------------|-------------|--------------|------------|--------------|----|-----|
| Symbol           | Parameter                                                                      | $V_{CC}^{*}$ $T_{A} = +25^{\circ}C$<br>(V) $C_{L} = 50 \text{ pF}$ |            |             |              | Unit       | Fig.<br>No.  |    |     |
|                  |                                                                                |                                                                    | Min        | Тур         | Max          | Min        | Max          |    |     |
| t <sub>PLH</sub> | Propagation Delay<br>Clock to Bus                                              | 3.3<br>5.0                                                         | 4.0<br>2.5 | 10.5<br>7.5 | 16.5<br>12   | 3.0<br>2.0 | 18.5<br>13   | ns | 3–6 |
| t <sub>PHL</sub> | Propagation Delay<br>Clock to Bus                                              | 3.3<br>5.0                                                         | 3.0<br>2.0 | 9.5<br>6.5  | 14.5<br>10.5 | 2.5<br>1.5 | 16<br>11.5   | ns | 3–6 |
| t <sub>PLH</sub> | Propagation Delay<br>Bus to Bus                                                | 3.3<br>5.0                                                         | 2.5<br>1.5 | 7.5<br>5.0  | 12<br>8.0    | 2.0<br>1.0 | 13.5<br>9.0  | ns | 3–5 |
| t <sub>PHL</sub> | Propagation Delay<br>Bus to Bus                                                | 3.3<br>5.0                                                         | 1.5<br>1.5 | 7.5<br>5.0  | 12.5<br>9.0  | 1.5<br>1.0 | 13.5<br>9.5  | ns | 3–5 |
| t <sub>PLH</sub> | Propagation Delay SBA or SAB to $A_n$ or $B_n$ (w/ $A_n$ or $B_n$ HIGH or LOW) | 3.3<br>5.0                                                         | 2.0<br>1.5 | 8.5<br>6.0  | 13.5<br>10   | 1.5<br>1.5 | 15.5<br>11   | ns | 3–6 |
| t <sub>PHL</sub> | Propagation Delay SBA or SAB to $A_n$ or $B_n$ (w/ $A_n$ or $B_n$ HIGH or LOW) | 3.3<br>5.0                                                         | 1.5<br>1.5 | 8.5<br>6.0  | 13.5<br>10   | 1.5<br>1.5 | 15<br>11     | ns | 3–6 |
| t <sub>PZH</sub> | Enable Time $\overline{G}$ to $A_n$ or $B_n$                                   | 3.3<br>5.0                                                         | 2.5<br>1.5 | 7.0<br>5.0  | 11.5<br>8.5  | 2.0<br>1.5 | 12.5<br>9.0  | ns | 3–7 |
| t <sub>PZL</sub> | Enable Time $\overline{G}$ to $A_n$ or $B_n$                                   | 3.3<br>5.0                                                         | 2.5<br>1.5 | 7.5<br>5.5  | 12.5<br>9.0  | 2.0<br>1.5 | 14<br>10     | ns | 3–8 |
| t <sub>PHZ</sub> | Disable Time $\overline{G}$ to $A_n$ or $B_n$                                  | 3.3<br>5.0                                                         | 3.0<br>2.0 | 8.0<br>6.5  | 12.5<br>10   | 2.5<br>2.0 | 13.5<br>11   | ns | 3–7 |
| t <sub>PLZ</sub> | Disable Time $\overline{G}$ to $A_n$ or $B_n$                                  | 3.3<br>5.0                                                         | 2.0<br>1.5 | 7.5<br>6.0  | 12<br>9.5    | 2.0<br>1.5 | 13.5<br>10.5 | ns | 3–8 |
| t <sub>PZH</sub> | Enable Time<br>DIR to A <sub>n</sub> or B <sub>n</sub>                         | 3.3<br>5.0                                                         | 2.0<br>1.5 | 6.5<br>5.0  | 11<br>7.5    | 1.5<br>1.0 | 12<br>8.5    | ns | 3–7 |
| t <sub>PZL</sub> | Enable Time<br>DIR to A <sub>n</sub> or B <sub>n</sub>                         | 3.3<br>5.0                                                         | 2.5<br>1.5 | 7.0<br>5.0  | 11.5<br>8.0  | 2.0<br>1.0 | 13<br>9.0    | ns | 3–8 |
| t <sub>PHZ</sub> | Disable Time<br>DIR to A <sub>n</sub> or B <sub>n</sub>                        | 3.3<br>5.0                                                         | 2.5<br>1.5 | 7.5<br>5.5  | 11.5<br>9.5  | 1.5<br>1.5 | 12.5<br>10   | ns | 3–7 |
| t <sub>PLZ</sub> | Disable Time<br>DIR to A <sub>n</sub> or B <sub>n</sub>                        | 3.3<br>5.0                                                         | 1.5<br>1.5 | 7.5<br>5.5  | 12<br>9.5    | 1.5<br>1.5 | 13.5<br>10.5 | ns | 3–8 |

AC CHARACTERISTICS (For Figures and Waveforms – See Section 3 of the ON Semiconductor FACT Data Book, DL138/D)

\*Voltage Range 3.3 V is 3.3 V  $\pm 0.3$  V. Voltage Range 5.0 V is 5.0 V  $\pm 0.5$  V.

## AC OPERATING REQUIREMENTS

|                |                                         |                          | 74AC                                             |            | 74AC                                    |    |                                                  |  |                                                                                                                                                            |  |      |             |
|----------------|-----------------------------------------|--------------------------|--------------------------------------------------|------------|-----------------------------------------|----|--------------------------------------------------|--|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|------|-------------|
| Symbol         | Parameter                               | V <sub>CC</sub> *<br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |            | $T_A = +25 C$<br>C <sub>1</sub> = 50 pE |    | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF |  | $ \begin{array}{c} T_{A}=+25^{\circ}C \\ C_{L}=50 \ pF \end{array} \begin{array}{c} T_{A}=-40^{\circ}C \\ to \ +85^{\circ}C \\ C_{L}=50 \ pF \end{array} $ |  | Unit | Fig.<br>No. |
|                |                                         |                          | Typ Guaranteed                                   |            | d Minimum                               |    |                                                  |  |                                                                                                                                                            |  |      |             |
| t <sub>s</sub> | Setup Time, HIGH or LOW<br>Bus to Clock | 3.3<br>5.0               | 2.0<br>1.5                                       | 5.0<br>4.0 | 5.5<br>4.5                              | ns | 3–9                                              |  |                                                                                                                                                            |  |      |             |
| t <sub>h</sub> | Hold Time, HIGH or LOW<br>Bus to Clock  | 3.3<br>5.0               | -1.5<br>-0.5                                     | 0<br>0.5   | 0<br>1.0                                | ns | 3–9                                              |  |                                                                                                                                                            |  |      |             |
| t <sub>w</sub> | Clock Pulse Width<br>HIGH or LOW        | 3.3<br>5.0               | 2.0<br>2.0                                       | 3.5<br>3.5 | 4.5<br>3.5                              | ns | 3–6                                              |  |                                                                                                                                                            |  |      |             |

\*Voltage Range 3.3 V is 3.3 V  $\pm 0.3$  V. Voltage Range 5.0 V is 5.0 V  $\pm 0.5$  V.

## DC CHARACTERISTICS

|                  |                                        |                        | 744                | СТ           | 74ACT                                 |      |                                                                                              |  |  |
|------------------|----------------------------------------|------------------------|--------------------|--------------|---------------------------------------|------|----------------------------------------------------------------------------------------------|--|--|
| Symbol           | Parameter                              | V <sub>CC</sub><br>(V) | T <sub>A</sub> = - | +25°C        | T <sub>A</sub> =<br>–40°C to<br>+85°C | Unit | Conditions                                                                                   |  |  |
|                  |                                        |                        | Typ Guara          |              | Typ Guara                             |      | anteed Limits                                                                                |  |  |
| V <sub>IH</sub>  | Minimum High Level<br>Input Voltage    | 4.5<br>5.5             | 1.5<br>1.5         | 2.0<br>2.0   | 2.0<br>2.0                            | V    | $V_{OUT} = 0.1 V$<br>or $V_{CC} - 0.1 V$                                                     |  |  |
| V <sub>IL</sub>  | Maximum Low Level<br>Input Voltage     | 4.5<br>5.5             | 1.5<br>1.5         | 0.8<br>0.8   | 0.8<br>0.8                            | V    | $V_{OUT} = 0.1 V$<br>or $V_{CC} - 0.1 V$                                                     |  |  |
| V <sub>OH</sub>  | Minimum High Level<br>Output Voltage   | 4.5<br>5.5             | 4.49<br>5.49       | 4.4<br>5.4   | 4.4<br>5.4                            | V    | I <sub>OUT</sub> = -50 μA                                                                    |  |  |
|                  |                                        | 4.5<br>5.5             |                    | 3.86<br>4.86 | 3.76<br>4.76                          | V    | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>-24 mA<br>$I_{OH}$ -24 mA                            |  |  |
| V <sub>OL</sub>  | Maximum Low Level<br>Output Voltage    | 4.5<br>5.5             | 0.001<br>0.001     | 0.1<br>0.1   | 0.1<br>0.1                            | V    | I <sub>OUT</sub> = 50 μA                                                                     |  |  |
|                  |                                        | 4.5<br>5.5             |                    | 0.36<br>0.36 | 0.44<br>0.44                          | V    | $V_{IN} = V_{IL} \text{ or } V_{IH}$<br>$V_{OL} = 24 \text{ mA}$<br>$V_{OL} = 24 \text{ mA}$ |  |  |
| I <sub>IN</sub>  | Maximum Input<br>Leakage Current       | 5.5                    | -                  | ±0.1         | ±1.0                                  | μΑ   | $V_{I} = V_{CC}, GND$                                                                        |  |  |
| $\Delta I_{CCT}$ | Additional Max. I <sub>CC</sub> /Input | 5.5                    | 0.6                | -            | 1.5                                   | mA   | $V_{I} = V_{CC} - 2.1 V$                                                                     |  |  |
| I <sub>OZT</sub> | Maximum<br>3-State<br>Current          | 5.5                    | _                  | ±0.6         | ±6.0                                  | μΑ   |                                                                                              |  |  |
| I <sub>OLD</sub> | †Minimum Dynamic                       | 5.5                    | -                  | -            | 75                                    | mA   | V <sub>OLD</sub> = 1.65 V Max                                                                |  |  |
| I <sub>OHD</sub> | Output Current                         | 5.5                    | -                  | -            | -75                                   | mA   | V <sub>OHD</sub> = 3.85 V Min                                                                |  |  |
| I <sub>CC</sub>  | Maximum Quiescent<br>Supply Current    | 5.5                    | _                  | 8.0          | 80                                    | μΑ   | $V_{IN} = V_{CC}$ or GND                                                                     |  |  |

\*All outputs loaded; thresholds on input associated with output under test. †Maximum test duration 2.0 ms, one output loaded at a time.

|                  |                                                                                |                          |     | 74ACT                                        |      | 74A                                               | СТ   |      |             |
|------------------|--------------------------------------------------------------------------------|--------------------------|-----|----------------------------------------------|------|---------------------------------------------------|------|------|-------------|
| Symbol           | Parameter                                                                      | V <sub>CC</sub> *<br>(V) |     | <sub>A</sub> = +25°<br>S <sub>L</sub> = 50 p |      | T <sub>A</sub> = -<br>to +8<br>C <sub>L</sub> = 5 | 85°C | Unit | Fig.<br>No. |
|                  |                                                                                |                          | Min | Тур                                          | Max  | Min                                               | Max  |      |             |
| t <sub>PLH</sub> | Propagation Delay<br>Clock to Bus                                              | 5.0                      | 3.5 | 12.0                                         | 14.5 | 3.0                                               | 16.0 | ns   | 3–6         |
| t <sub>PHL</sub> | Propagation Delay<br>Clock to Bus                                              | 5.0                      | 4.0 | 12.0                                         | 14.5 | 3.5                                               | 16.0 | ns   | 3–6         |
| t <sub>PLH</sub> | Propagation Delay<br>Bus to Bus                                                | 5.0                      | 3.0 | 8.5                                          | 11.0 | 2.5                                               | 12.0 | ns   | 3–5         |
| t <sub>PHL</sub> | Propagation Delay<br>Bus to Bus                                                | 5.0                      | 2.5 | 8.5                                          | 11.0 | 2.0                                               | 12.0 | ns   | 3–5         |
| t <sub>PLH</sub> | Propagation Delay SBA or SAB to $A_n$ or $B_n$ (w/ $A_n$ or $B_n$ HIGH or LOW) | 5.0                      | 3.0 | 9.5                                          | 12.0 | 2.5                                               | 13.0 | ns   | 3–6         |
| t <sub>PHL</sub> | Propagation Delay SBA or SAB to $A_n$ or $B_n$ (w/ $A_n$ or $B_n$ HIGH or LOW) | 5.0                      | 3.0 | 9.5                                          | 12.0 | 2.5                                               | 13.0 | ns   | 3–6         |
| t <sub>PZH</sub> | Enable Time $\overline{G}$ to $A_n$ or $B_n$                                   | 5.0                      | 2.0 | 9.0                                          | 11.0 | 1.5                                               | 12.0 | ns   | 3–7         |
| t <sub>PZL</sub> | Enable Time $\overline{G}$ to $A_n$ or $B_n$                                   | 5.0                      | 3.5 | 9.0                                          | 11.0 | 3.0                                               | 12.0 | ns   | 3–8         |
| t <sub>PHZ</sub> | Disable Time $\overline{G}$ to $A_n$ or $B_n$                                  | 5.0                      | 5.0 | 10.5                                         | 13.0 | 4.5                                               | 14.5 | ns   | 3–7         |
| t <sub>PLZ</sub> | Disable Time $\overline{G}$ to $A_n$ or $B_n$                                  | 5.0                      | 3.5 | 10.0                                         | 12.5 | 3.0                                               | 14.0 | ns   | 3–8         |
| t <sub>PZH</sub> | Enable Time<br>DIR to A <sub>n</sub> or B <sub>n</sub>                         | 5.0                      | 2.0 | 6.5                                          | 12.5 | 1.5                                               | 13.5 | ns   | 3–7         |
| t <sub>PZL</sub> | Enable Time<br>DIR to A <sub>n</sub> or B <sub>n</sub>                         | 5.0                      | 3.5 | 6.5                                          | 12.5 | 3.0                                               | 13.5 | ns   | 3–8         |
| t <sub>PHZ</sub> | Disable Time<br>DIR to A <sub>n</sub> or B <sub>n</sub>                        | 5.0                      | 5.0 | 8.5                                          | 12.5 | 4.5                                               | 13.5 | ns   | 3–7         |
| t <sub>PLZ</sub> | Disable Time<br>DIR to A <sub>n</sub> or B <sub>n</sub>                        | 5.0                      | 3.5 | 8.5                                          | 12.5 | 3.0                                               | 13.5 | ns   | 3–8         |

AC CHARACTERISTICS (For Figures and Waveforms – See Section 3 of the ON Semiconductor FACT Data Book, DL138/D)

\*Voltage Range 5.0 V is 5.0 V  $\pm$ 0.5 V.

#### AC OPERATING REQUIREMENTS

|                |                                         |                          | 74ACT $T_A = +25^{\circ}C$ $C_L = 50 \text{ pF}$ TypGuaranteed |     | 74ACT     |    |             |
|----------------|-----------------------------------------|--------------------------|----------------------------------------------------------------|-----|-----------|----|-------------|
| Symbol         | Parameter                               | V <sub>CC</sub> *<br>(V) |                                                                |     |           |    | Fig.<br>No. |
|                |                                         |                          |                                                                |     | d Minimum |    |             |
| ts             | Setup Time, HIGH or LOW<br>Bus to Clock | 5.0                      | _                                                              | 7.0 | 8.0       | ns | 3–9         |
| t <sub>h</sub> | Hold Time, HIGH or LOW<br>Bus to Clock  | 5.0                      | _                                                              | 2.5 | 2.5       | ns | 3–9         |
| tw             | Clock Pulse Width<br>HIGH or LOW        | 5.0                      | _                                                              | 7.0 | 8.0       | ns | 3–6         |

\*Voltage Range 5.0 V is 5.0 V  $\pm$ 0.5 V.

## CAPACITANCE

| Symbol           | Parameter                     | Value<br>Typ | Unit | Test Conditions  |
|------------------|-------------------------------|--------------|------|------------------|
| C <sub>IN</sub>  | Input Capacitance             | 4.5          | pF   | $V_{CC} = 5.0 V$ |
| C <sub>I/O</sub> | Input/Output Capacitance      | 15           | pF   | $V_{CC} = 5.0 V$ |
| C <sub>PD</sub>  | Power Dissipation Capacitance | 60           | pF   | $V_{CC} = 5.0 V$ |

## **ORDERING INFORMATION**

| Device          | Package              | Shipping <sup>†</sup> |
|-----------------|----------------------|-----------------------|
| MC74AC646DWR2G  |                      | 1000 / Tape & Reel    |
| MC74ACT646DWG   | SOIC-24<br>(Pb-Free) | 30 Units / Rail       |
| MC74ACT646DWR2G | ]                    | 1000 / Tape & Reel    |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS



details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and the unarrest are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative