

# **OPTIREG™ Linear TLE42794**

## 5V low drop fixed voltage regulator



## Features

- Output voltage 5 V ± 2%
- Output current up to 150 mA
- Very low current consumption
- Early Warning
- Power-on and undervoltage reset with programmable delay time
- Reset low down to  $V_0 = 1 \text{ V}$
- Adjustable reset threshold
- Very low dropout voltage
- Output current limitation
- Reverse polarity protection
- Overtemperature protection
- Suitable for use in automotive electronics
- Wide temperature range from -40 °C up to 150 °C
- Input voltage range from -42 V to 45 V
- Green Product (RoHS compliant)

## **Potential applications**

General automotive applications.

## **Product validation**

Qualified for automotive applications. Product validation according to AEC-Q100/101.

## Description

The OPTIREG<sup>TM</sup> Linear TLE42794 is a monolithic integrated low dropout voltage regulator, especially designed for automotive applications. An input voltage up to 45 V is regulated to an output voltage of 5.0 V. The component is able to drive loads up to 150 mA. It is short-circuit protected by the implemented current limitation and has an integrated overtemperature shutdown. A reset signal is generated for an output voltage  $V_{Q,rt}$  of typically 4.65 V. This threshold can be decreased by an external resistor divider. The power-on reset delay time can be programmed by the external delay capacitor. The additional sense comparator provides an early warning function: Any voltage (e.g. the input voltage) can be monitored, an under-voltage condition is indicated by setting the comparator's output to low. If pull-up resistors are desired at the outputs of the reset





and the sense comparator, the TLE42694 with integrated pull-up resistors can be used instead of the TLE42794.

#### Dimensioning information on external components

The input capacitor  $C_1$  is recommended for compensation of line influences. The output capacitor  $C_Q$  is necessary for the stability of the control loop.

#### **Circuit description**

The control amplifier compares a reference voltage to a voltage that is proportional to the output voltage and drives the base of the series transistor via a buffer. Saturation control as a function of the load current prevents any oversaturation of the power element. The component also has a number of internal circuits for protection against:

- Overload
- Overtemperature
- Reverse polarity

| Туре       | Package                | Marking |  |
|------------|------------------------|---------|--|
| TLE42794G  | PG-DSO-8               | 42794G  |  |
| TLE42794GM | PG-DSO-14              | 42794GM |  |
| TLE42794E  | PG-SSOP-14 exposed pad | 42794E  |  |



# **Table of Contents**

| 1                                                                | Block diagram                                                                                                                                                                                                                                                                                                                                                        | 4                                                    |
|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|
| <b>2</b><br>2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6               | Pin configurationPin assignment TLE42794G (PG-DSO-8)Pin definitions and functions TLE42794G (PG-DSO-8)Pin assignment TLE42794GM (PG-DSO-14)Pin definitions and functions TLE42794GM (PG-DSO-14)Pin definitions and functions TLE42794GM (PG-DSO-14)Pin assignment TLE42794E (PG-SSOP-14 exposed pad)Pin definitions and functions TLE42794E (PG-SSOP-14 exposed pad) | 5<br>5<br>6<br>6<br>7                                |
| <b>3</b><br>3.1<br>3.2<br>3.3                                    | General product characteristics         Absolute maximum ratings         Functional range         Thermal resistance                                                                                                                                                                                                                                                 | <b> 9</b><br>9<br>. 10                               |
| <b>4</b><br>4.1<br>4.2<br>4.3<br>4.4<br>4.5<br>4.6<br>4.7<br>4.8 | Block description and electrical characteristicsVoltage regulatorElectrical characteristics voltage regulatorTypical performance characteristics voltage regulatorCurrent consumptionTypical performance characteristics current consumptionReset functionTypical performance characteristics resetEarly warning function                                            | . 13<br>. 14<br>. 15<br>. 17<br>. 18<br>. 19<br>. 23 |
| <b>5</b><br>5.1<br>5.2<br>5.2.1<br>5.2.2<br>5.3<br>5.4           | Application information         Application diagram         Selection of external components         Input pin         Output pin         Thermal considerations         Reverse polarity protection                                                                                                                                                                 | . 26<br>. 27<br>. 27<br>. 27<br>. 27<br>. 28         |
| 6                                                                | Package information                                                                                                                                                                                                                                                                                                                                                  | . 30                                                 |
| 7                                                                | Revision history                                                                                                                                                                                                                                                                                                                                                     | . 32                                                 |



Block diagram

## 1 Block diagram



Figure 1 Block diagram



## 2 Pin configuration

#### 2.1 Pin assignment TLE42794G (PG-DSO-8)



Figure 2 Pin configuration (top view)

#### 2.2 Pin definitions and functions TLE42794G (PG-DSO-8)

| Pin | Symbol | Function                                                                                                                                                                                                                              |  |  |  |  |  |  |
|-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 1   | I      | <b>Input</b><br>for compensating line influences, a capacitor to GND close to the IC terminals is<br>recommended                                                                                                                      |  |  |  |  |  |  |
| 2   | SI     | <b>Sense input</b><br>connect the voltage to be monitored;<br>connect to Q if the sense comparator is not needed                                                                                                                      |  |  |  |  |  |  |
| 3   | RADJ   | <b>Reset threshold adjust</b><br>connect an external voltage divider to adjust reset threshold;<br>connect to GND for using internal threshold                                                                                        |  |  |  |  |  |  |
| 4   | D      | <b>Reset delay timing</b><br>connect a ceramic capacitor to GND for adjusting the reset delay time;<br>leave open if the reset function is not needed                                                                                 |  |  |  |  |  |  |
| 5   | GND    | Ground                                                                                                                                                                                                                                |  |  |  |  |  |  |
| 6   | RO     | Reset output<br>open collector output; external pull-up resistor required, respecting values given<br>in Reset output external pull-up resistor to V <sub>Q</sub> ;<br>leave open if the reset function is not needed                 |  |  |  |  |  |  |
| 7   | SO     | <b>Sense output</b><br>open collector output; external pull-up resistor required, respecting values given<br>in <b>Sense output external Pull-up resistor to V</b> <sub>Q</sub> ;<br>leave open if the sense comparator is not needed |  |  |  |  |  |  |
| 8   | Q      | <b>Output</b><br>block to GND with a capacitor close to the IC terminals, respecting the values<br>given for its capacitance C <sub>Q</sub> and ESR in <b>"Functional range" on Page 10</b>                                           |  |  |  |  |  |  |



## 2.3 Pin assignment TLE42794GM (PG-DSO-14)



Figure 3 Pin configuration (top view)

## 2.4 Pin definitions and functions TLE42794GM (PG-DSO-14)

| Pin        | Symbol | Function                                                                                                                                                                                                                            |  |  |  |  |  |
|------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1          | RADJ   | Reset threshold adjust<br>connect an external voltage divider to adjust reset threshold;<br>connect to GND for using internal threshold                                                                                             |  |  |  |  |  |
| 2          | D      | <b>Reset delay timing</b><br>connect a ceramic capacitor to GND for adjusting the reset delay time;<br>leave open if the reset function is not needed                                                                               |  |  |  |  |  |
| 3, 4, 5, 6 | GND    | <b>Ground</b><br>connect all pins to PCB and heatsink area                                                                                                                                                                          |  |  |  |  |  |
| 7          | RO     | <b>Reset output</b><br>open collector output; external pull-up resistor required, respecting values given<br>in <b>Reset output external pull-up resistor to V</b> <sub>Q</sub> ;<br>leave open if the reset function is not needed |  |  |  |  |  |
| 8          | SO     | Sense output<br>open collector output; external pull-up resistor required, respecting values given<br>in Sense output external Pull-up resistor to V <sub>Q</sub> ;<br>leave open if the sense comparator is not needed             |  |  |  |  |  |
| 9          | Q      | <b>Output</b><br>block to GND with a capacitor close to the IC terminals, respecting the values<br>given for its capacitance C <sub>0</sub> and ESR in the table <b>"Functional range" on Page 10</b>                               |  |  |  |  |  |
| 10, 11, 12 | GND    | <b>Ground</b><br>connect all pins to PCB and heatsink area                                                                                                                                                                          |  |  |  |  |  |



| Pin | Symbol | Function                                                                                                         |
|-----|--------|------------------------------------------------------------------------------------------------------------------|
| 13  | I      | Input                                                                                                            |
|     |        | for compensating line influences, a capacitor to GND close to the IC terminals is recommended                    |
| 14  | SI     | <b>Sense input</b><br>connect the voltage to be monitored;<br>connect to Q if the sense comparator is not needed |

## 2.5 Pin assignment TLE42794E (PG-SSOP-14 exposed pad)



Figure 4 Pin Configuration (top view)

## 2.6 Pin definitions and functions TLE42794E (PG-SSOP-14 exposed pad)

| Pin       | Symbol | Function                                                                                                                                                                                                                |
|-----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1         | RADJ   | <b>Reset threshold adjust</b><br>connect an external voltage divider to adjust reset threshold;<br>connect to GND for using internal threshold                                                                          |
| 2, 5, 6   | n.c.   | not connected                                                                                                                                                                                                           |
| 3         | D      | <b>Reset delay timing</b><br>connect a ceramic capacitor to GND for adjusting the reset delay time;<br>leave open if the reset function is not needed                                                                   |
| 4         | GND    | <b>Ground</b><br>connect all pins to PCB and heatsink area                                                                                                                                                              |
| 7         | RO     | Reset outputopen collector output; external pull-up resistor required, respecting values givenin Reset output external pull-up resistor to V <sub>Q</sub> ;leave open if the reset function is not needed               |
| 8         | SO     | Sense output<br>open collector output; external pull-up resistor required, respecting values given<br>in Sense output external Pull-up resistor to V <sub>Q</sub> ;<br>leave open if the sense comparator is not needed |
| 9, 10, 12 | n.c.   | not connected                                                                                                                                                                                                           |



| Pin | Symbol | Function                                                                                                                                                                                              |
|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11  | Q      | <b>Output</b><br>block to GND with a capacitor close to the IC terminals, respecting the values<br>given for its capacitance C <sub>Q</sub> and ESR in the table <b>"Functional range" on Page 10</b> |
| 13  | I      | <b>Input</b><br>for compensating line influences, a capacitor to GND close to the IC terminals is<br>recommended                                                                                      |
| 14  | SI     | <b>Sense input</b><br>connect the voltage to be monitored;<br>connect to Q if the sense comparator is not needed                                                                                      |



**General product characteristics** 

## 3 General product characteristics

#### 3.1 Absolute maximum ratings

#### Table 1Absolute maximum ratings1)

-40 °C  $\leq T_j \leq$  150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                | Symbol               | Values   |      |      | Unit | Note or Test Condition                                    | Number  |
|--------------------------|----------------------|----------|------|------|------|-----------------------------------------------------------|---------|
|                          |                      | Min.     | Тур. | Max. |      |                                                           |         |
| Input, sense input       |                      | <u>.</u> | L    |      | -    |                                                           |         |
| Voltage                  | V                    | -40      | -    | 45   | V    | -                                                         | P_4.1.1 |
| Output, reset output, s  | ense output          |          | L    |      |      |                                                           |         |
| Voltage                  | V <sub>Q</sub>       | -0.3     | -    | 7    | V    | -                                                         | P_4.1.2 |
| Reset delay, reset three | shold                |          |      |      | L.   |                                                           |         |
| Voltage                  | V <sub>D</sub>       | -0.3     | -    | 7    | V    | -                                                         | P_4.1.3 |
| Temperature              | ·                    |          |      |      |      |                                                           |         |
| Junction temperature     | Tj                   | -40      | -    | 150  | °C   | -                                                         | P_4.1.4 |
| Storage temperature      | T <sub>stg</sub>     | -50      | -    | 150  | °C   | -                                                         | P_4.1.5 |
| ESD absorption           |                      |          | ·    |      |      |                                                           |         |
| ESD absorption           | V <sub>esd,hbm</sub> | -2       | -    | 2    | kV   | Human body model<br>(HBM) <sup>2)</sup>                   | P_4.1.6 |
| ESD absorption           | V <sub>esd,cdm</sub> | -500     | -    | 500  | V    | Charge device model<br>(CDM) <sup>3)</sup>                | P_4.1.7 |
| ESD absorption           | V <sub>esd,cdm</sub> | -750     | -    | 750  | V    | Charge device model<br>(CDM) <sup>3)</sup> at corner pins | P_4.1.8 |

1) Not subject to production test, specified by design

2) ESD susceptibility human body model "HBM" according to AEC-Q100-002 - JESD22-A114

3) ESD susceptibility charged device model "CDM" according to ESDA STM5.3.1

#### Notes

- 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.



#### **General product characteristics**

#### 3.2 Functional range

#### Table 2Functional range

| Parameter                                     | Symbol               | l Values |      |      | Unit | Note or        | Number  |
|-----------------------------------------------|----------------------|----------|------|------|------|----------------|---------|
|                                               |                      | Min.     | Тур. | Max. |      | Test Condition |         |
| Input voltage                                 | VI                   | 5.5      | _    | 45   | V    | -              | P_4.2.1 |
| Output capacitor's requirements for stability | C <sub>Q</sub>       | 10       | -    | -    | μF   | _1)            | P_4.2.2 |
| Output capacitor's requirements for stability | ESR(C <sub>Q</sub> ) | -        | -    | 3    | Ω    | _2)            | P_4.2.3 |
| Junction temperature                          | Tj                   | -40      | _    | 150  | °C   | -              | P_4.2.4 |

1) The minimum output capacitance requirement is applicable for a worst case capacitance tolerance of 30%

2) Relevant ESR value at f = 10 kHz

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.



#### **General product characteristics**

#### 3.3 Thermal resistance

#### Table 3Thermal resistance

| Parameter                                 | Symbol             |      | Value | S    | Unit | Note or                                                                     | Number   |
|-------------------------------------------|--------------------|------|-------|------|------|-----------------------------------------------------------------------------|----------|
|                                           |                    | Min. | Тур.  | Max. |      | <b>Test Condition</b>                                                       |          |
| TLE42794G (PG-DSO-8)                      |                    |      |       |      |      |                                                                             | 1        |
| Junction to soldering point <sup>1)</sup> | R <sub>thJSP</sub> | -    | 80    | _    | K/W  | measured to pin 5                                                           | P_4.3.1  |
| Junction to ambient <sup>1)</sup>         | R <sub>thJA</sub>  | _    | 113   | _    | K/W  | FR4 2s2p board <sup>2)</sup>                                                | P_4.3.2  |
| Junction to ambient <sup>1)</sup>         | R <sub>thJA</sub>  | -    | 172   | -    | K/W  | FR4 1s0p board,<br>footprint only <sup>3)</sup>                             | P_4.3.3  |
| Junction to ambient <sup>1)</sup>         | R <sub>thJA</sub>  | -    | 142   | _    | K/W  | FR4 1s0p board,<br>300mm <sup>2</sup> heatsink area<br>on PCB <sup>3)</sup> | P_4.3.4  |
| Junction to ambient <sup>1)</sup>         | R <sub>thJA</sub>  | -    | 136   | -    | K/W  | FR4 1s0p board,<br>600mm <sup>2</sup> heatsink area<br>on PCB <sup>3)</sup> | P_4.3.5  |
| TLE42794GM (PG-DSO-14)                    |                    |      | -     |      |      |                                                                             | 1        |
| Junction to soldering point <sup>1)</sup> | R <sub>thJSP</sub> | -    | 27    | -    | K/W  | measured to group of pins 3, 4, 5, 10, 11, 12                               | P_4.3.6  |
| Junction to ambient <sup>1)</sup>         | R <sub>thJA</sub>  | _    | 63    | _    | K/W  | FR4 2s2p board <sup>2)</sup>                                                | P_4.3.7  |
| Junction to ambient <sup>1)</sup>         | R <sub>thJA</sub>  | -    | 104   | -    | K/W  | FR4 1s0p board, footprint only <sup>3)</sup>                                | P_4.3.8  |
| Junction to ambient <sup>1)</sup>         | R <sub>thJA</sub>  | -    | 73    | -    | K/W  | FR4 1s0p board,<br>300mm <sup>2</sup> heatsink area<br>on PCB <sup>3)</sup> | P_4.3.9  |
| Junction to ambient <sup>1)</sup>         | R <sub>thJA</sub>  | -    | 65    | -    | K/W  | FR4 1s0p board,<br>600mm <sup>2</sup> heatsink area<br>on PCB <sup>3)</sup> | P_4.3.10 |
| TLE42794E (PG-SSOP-14 expo                | sed pad)           |      |       |      | 1    |                                                                             |          |
| Junction to case <sup>1)</sup>            | R <sub>thJC</sub>  | -    | 10    | -    | K/W  | measured to exposed pad                                                     | P_4.3.11 |
| Junction to ambient <sup>1)</sup>         | R <sub>thJA</sub>  | _    | 47    | _    | K/W  | FR4 2s2p board <sup>2)</sup>                                                | P_4.3.12 |
| Junction to ambient <sup>1)</sup>         | R <sub>thJA</sub>  | -    | 145   | -    | K/W  | FR4 1s0p board,<br>footprint only <sup>3)</sup>                             | P_4.3.13 |
| Junction to ambient <sup>1)</sup>         | R <sub>thJA</sub>  | -    | 63    | -    | K/W  | FR4 1s0p board,<br>300mm <sup>2</sup> heatsink area<br>on PCB <sup>3)</sup> | P_4.3.14 |
| Junction to ambient <sup>1)</sup>         | R <sub>thJA</sub>  | -    | 53    | -    | K/W  | FR4 1s0p board,<br>600mm <sup>2</sup> heatsink area<br>on PCB <sup>3)</sup> | P_4.3.15 |

1) Not subject to production test, specified by design

## OPTIREG<sup>™</sup> Linear TLE42794 5V low drop fixed voltage regulator



#### **General product characteristics**

- Specified R<sub>thJA</sub> value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The product (chip+package) was simulated on a 76.2 x 114.3 x 1.5 mm<sup>3</sup> board with 2 inner copper layers (2 x 70µm Cu, 2 x 35µm Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer.
- 3) Specified  $R_{thJA}$  value is according to JEDEC JESD 51-3 at natural convection on FR4 1s0p board; The product (chip+package) was simulated on a 76.2 × 114.3 × 1.5 mm<sup>3</sup> board with 1 copper layer (1 x 70µm Cu).



## 4 Block description and electrical characteristics

#### 4.1 Voltage regulator

The output voltage  $V_Q$  is controlled by comparing a portion of it to an internal reference and driving a PNP pass transistor accordingly. The control loop stability depends on the output capacitor  $C_Q$ , the load current, the chip temperature and the poles/zeros introduced by the integrated circuit. To ensure stable operation, the output capacitor's capacitance and its equivalent series resistor ESR requirements given in the table **"Functional range" on Page 10** have to be maintained. For details see also the typical performance graph **"Output capacitor series resistor ESR(C<sub>Q</sub>) versus output current I<sub>Q</sub>" on Page 16**. As the output capacitor also has to buffer load steps it should be sized according to the application's needs.

An input capacitor *C*<sub>1</sub> is strongly recommended to compensate line influences. Connect the capacitors close to the component's terminals.

A protection circuitry prevent the IC as well as the application from destruction in case of catastrophic events. These safeguards contain an output current limitation, a reverse polarity protection as well as a thermal shutdown in case of overtemperature.

In order to avoid excessive power dissipation that could never be handled by the pass element and the package, the maximum output current is decreased at input voltages above  $V_1$  = 22 V.

The thermal shutdown circuit prevents the IC from immediate destruction under fault conditions (e.g. output continuously short-circuited) by switching o-ff the power stage. After the chip has cooled down, the regulator restarts. This leads to an oscillatory behavior of the output voltage until the fault is removed. However, junction temperatures above 150 °C are outside the maximum ratings and therefore significantly reduce the IC's lifetime.

The TLE42794 allows a negative supply voltage. In this fault condition, small currents are flowing into the IC, increasing its junction temperature. This has to be considered for the thermal design, respecting that the thermal protection circuit is not operating during reverse polarity conditions.



Figure 5 Voltage regulator



## 4.2 Electrical characteristics voltage regulator

#### Table 4 Electrical characteristics voltage regulator

 $V_1$  = 13.5 V, -40 °C  $\leq T_j \leq$  150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                                          | Symbol               | Values |                |     | Unit | <b>Note or Test Condition</b>                              | Number  |
|------------------------------------------------------------------------------------|----------------------|--------|----------------|-----|------|------------------------------------------------------------|---------|
|                                                                                    |                      | Min.   | Min. Typ. Max. |     |      |                                                            |         |
| Output voltage                                                                     | V <sub>Q</sub>       | 4.9    | 5.0            | 5.1 | V    | $100 \ \mu A < I_Q < 100 \ m A$<br>$6 \ V < V_I < 18 \ V$  | P_5.2.1 |
| Output current limitation                                                          | I <sub>Q,max</sub>   | 150    | 200            | 500 | mA   | VQ = 4.8V                                                  | P_5.2.2 |
| Load regulation<br>steady-state                                                    | $\Delta V_{Q, load}$ | -30    | -15            | -   | mV   | IQ = 5 mA to 100 mA<br>V <sub>1</sub> = 6 V                | P_5.2.3 |
| Line regulation<br>steady-state                                                    | $\Delta V_{Q, line}$ | -      | 10             | 40  | mV   | VI = 6 V to 32 V<br>I <sub>Q</sub> = 5 mA                  | P_5.2.4 |
| Dropout voltage <sup>1)</sup><br>V <sub>dr</sub> = V <sub>I</sub> - V <sub>Q</sub> | V <sub>dr</sub>      | -      | 250            | 500 | mV   | IQ = 100 mA                                                | P_5.2.5 |
| Overtemperature shutdown threshold                                                 | T <sub>j,sd</sub>    | 151    | -              | 200 | °C   | Tj increasing <sup>2)</sup>                                | P_5.2.6 |
| Overtemperature shutdown<br>threshold hysteresis                                   | T <sub>j,sdh</sub>   | -      | 15             | -   | °C   | Tj decreasing <sup>2)</sup>                                | P_5.2.7 |
| Power supply ripple rejection <sup>2)</sup>                                        | PSRR                 | -      | 70             | -   | dB   | $f_{ripple} = 100 \text{ Hz}$<br>$V_{ripple} = 0.5 V_{pp}$ | P_5.2.8 |

1) measured when the output voltage  $V_Q$  has dropped 100mV from the nominal value obtained at  $V_I = 13.5V$ 

2) not subject to production test, specified by design

#### OPTIREG<sup>™</sup> Linear TLE42794 5V low drop fixed voltage regulator



Block description and electrical characteristics

#### 4.3 Typical performance characteristics voltage regulator





Output current *I*<sub>Q</sub> versus input voltage *V*<sub>1</sub>



Power supply ripple rejection *PSRR* versus ripple frequency *f*<sub>r</sub>



Line regulation  $\Delta V_{Q,line}$  versus input voltage  $V_{I}$ 





Load regulation  $\Delta V_{Q,load}$  versus output current  $I_Q$ 



Output capacitor series resistor *ESR*(*C*<sub>Q</sub>) versus output current *I*<sub>0</sub>



 $I_{\rm Q}$  [mA]

Dropout voltage V<sub>dr</sub> versus output current I<sub>Q</sub>



Dropout voltage V<sub>dr</sub> versus junction temperature T<sub>i</sub>





#### 4.4 Current consumption

#### Table 5 Electrical characteristics voltage regulator

 $V_1$  = 13.5 V, -40 °C  $\leq T_j \leq$  150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                | Symbol         | Values |      |      | Unit | Note or Test Condition                | Number  |
|------------------------------------------|----------------|--------|------|------|------|---------------------------------------|---------|
|                                          |                | Min.   | Тур. | Max. |      |                                       |         |
| Current consumption<br>$I_q = I_Q - I_I$ | I <sub>q</sub> | -      | 210  | 280  | μA   | IQ = 100 μA<br>T <sub>j</sub> = 25 °C | P_5.4.1 |
| Current consumption<br>$I_q = I_Q - I_1$ | I <sub>q</sub> | -      | 240  | 300  | μA   | IQ = 100 μA<br>$T_j \le 85 °C$        | P_5.4.2 |
| Current consumption<br>$I_q = I_Q - I_I$ | I <sub>q</sub> | -      | 0.7  | 1    | mA   | IQ = 10 mA                            | P_5.4.3 |
| Current consumption<br>$I_q = I_Q - I_1$ | I <sub>q</sub> | -      | 3.5  | 8    | mA   | IQ = 50 mA                            | P_5.4.4 |

#### OPTIREG<sup>™</sup> Linear TLE42794 5V low drop fixed voltage regulator



Block description and electrical characteristics

## 4.5 Typical performance characteristics current consumption

#### Current consumption I<sub>q</sub> versus output current I<sub>Q</sub> (I<sub>Q</sub> low)



Current consumption *I*<sub>q</sub> versus output current *I*<sub>Q</sub>



Current consumption I<sub>q</sub> versus input voltage V<sub>1</sub>





#### 4.6 Reset function

The reset function provides several features:

#### Output undervoltage reset:

An output undervoltage condition is indicated by setting the reset output RO to "low". This signal might be used to reset a microcontroller during low supply voltage.

#### Power-on reset delay time:

The power-on reset delay time  $t_{rd}$  allows a microcontoller and oscillator to start up. This delay time is the time frame from exceeding the reset switching threshold  $V_{RT}$  until the reset is released by switching the reset output "RO" from "low" to "high". The power-on reset delay time  $t_{rd}$  is defined by an external delay capacitor  $C_D$  connected to pin D charged by the delay capacitor charge current  $I_{D,ch}$  starting from  $V_D = 0$  V.

If the application needs a power-on reset delay time  $t_{rd}$  different from the value given in **Power on reset delay** time, the delay capacitor's value can be derived from the specified values in **Power on reset delay time** and the desired power-on delay time:

(4.1)

(4.2)

$$C_{\rm D} = \frac{t_{\rm rd, \, new}}{t_{\rm rd}} \times 47 \rm nF$$

with

- CD: capacitance of the delay capacitor to be chosen
- t<sub>rd,new</sub>: desired power-on reset delay time
- t<sub>rd</sub>: power-on reset delay time specified in this datasheet

For a precise calculation also take the delay capacitor's tolerance into consideration.

#### **Reset reaction time:**

The reset reaction time avoids that short undervoltage spikes trigger an unwanted reset "low" signal. The reset reaction rime  $t_{rr}$  considers the internal reaction time  $t_{rr,int}$  and the discharge time  $t_{rr,d}$  defined by the external delay capacitor  $C_D$  (see typical performance graph for details). Hence, the total reset reaction time becomes:

 $t_{rr} = t_{rd, int} + t_{rr, d}$ 

with

- t<sub>rr</sub>: reset reaction time
- t<sub>rr.int</sub>: internal reset reaction time
- t<sub>rr,d</sub>: reset discharge

#### Reset output pull-up resistor R<sub>RO</sub>:

The reset output RO is an open collector output requiring an external pull-up resistor. In **Table 6 "Electrical characteristics reset function" on Page 21** a minimum value for the external resistor  $R_{RO}$  is given. Keep in mind to stay within the values specified for the reset output RO in **Table 1 "Absolute maximum ratings" on Page 9** 



#### **Reset Adjust Function**

The undervoltage reset switching threshold can be adjusted according to the application's needs by connecting an external voltage divider ( $R_{ADJ1}$ ,  $R_{ADJ2}$ ) at pin RADJ. For selecting the default threshold connect pin RADJ to GND.

When dimensioning the voltage divider, take into consideration that there will be an additional current constantly flowing through the resistors.

With a voltage divider connected, the reset switching threshold  $V_{\text{RT,new}}$  is calculated as follows:

(4.3)

$$V_{RT, new} = \frac{R_{ADJ, 1} + R_{ADJ, 2}}{R_{ADJ, 2}} \times V_{RADJ, th}$$

with

- V<sub>RT.new</sub>: the desired new reset switching threshold
- R<sub>ADJ1</sub>, R<sub>ADJ2</sub>: resistors of the external voltage divider
- V<sub>RADJ,th</sub>: reset adjust switching threshold given in Table 6 "Electrical characteristics reset function" on Page 21



Figure 6 Block diagram reset function





Figure 7 Timing diagram reset

#### Table 6 Electrical characteristics reset function

 $V_{i}$  = 13.5 V, -40 °C  $\leq T_{j} \leq$  150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                              | Symbol                | Values |      |      | Unit | Note or               | Number  |
|--------------------------------------------------------|-----------------------|--------|------|------|------|-----------------------|---------|
|                                                        |                       | Min.   | Тур. | Max. |      | Test Condition        |         |
| Output undervoltage reset                              |                       |        |      |      |      |                       | L.      |
| Default output undervoltage reset switching thresholds | V <sub>RT</sub>       | 4.5    | 4.65 | 4.8  | V    | VQ decreasing         | P_5.6.1 |
| Output undervoltage reset thres                        | hold adju             | stmen  | t    |      |      |                       | U       |
| Reset adjust<br>switching threshold                    | V <sub>RADJ,th</sub>  | 1.26   | 1.35 | 1.44 | V    | $3.5 V \le V_Q < 5 V$ | P_5.6.2 |
| Reset adjustment range <sup>1)</sup>                   | V <sub>RT,range</sub> | 3.50   | -    | 4.65 | V    | -                     | P_5.6.3 |



#### Table 6 Electrical characteristics reset function (cont'd)

 $V_1$  = 13.5 V, -40 °C  $\leq T_j \leq$  150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                   | Symbol                 | Values |      |      | Unit | Note or                                                                                               | Number   |
|-------------------------------------------------------------|------------------------|--------|------|------|------|-------------------------------------------------------------------------------------------------------|----------|
|                                                             |                        | Min.   | Тур. | Max. | -    | Test Condition                                                                                        |          |
| Reset output RO                                             |                        |        |      | 4    | 1    |                                                                                                       | L        |
| Reset output low voltage                                    | V <sub>RO,low</sub>    | -      | 0.1  | 0.4  | V    | $1 \text{ V} \le V_{\text{Q}} \le V_{\text{RT}}$<br>external $R_{\text{RO,ext}} = 10 \text{ k}\Omega$ | P_5.6.4  |
| Reset output external<br>pull-up resistor to V <sub>Q</sub> | R <sub>RO,ext</sub>    | 10     | -    | -    | kΩ   | $1 \text{ V} \le V_{\text{Q}} \le V_{\text{RT}}; V_{\text{RO}} \le 0.4 \text{ V}$                     | P_5.6.5  |
| Reset delay timing                                          |                        |        |      |      |      |                                                                                                       |          |
| Delay pin output voltage                                    | V <sub>D</sub>         | -      | -    | 5    | V    | -                                                                                                     | P_5.6.6  |
| Power on reset delay time                                   | t <sub>rd</sub>        | 17     | 28   | 39   | ms   | CD = 100 nF                                                                                           | P_5.6.7  |
| Upper delay<br>switching threshold                          | V <sub>DU</sub>        | -      | 1.8  | -    | V    | -                                                                                                     | P_5.6.8  |
| Lower Delay<br>switching threshold                          | V <sub>DL</sub>        | -      | 0.45 | -    | V    | -                                                                                                     | P_5.6.9  |
| Delay capacitor<br>charge current                           | I <sub>D,ch</sub>      | -      | 6.5  | -    | μA   | VD = 1 V                                                                                              | P_5.6.10 |
| Delay capacitor<br>reset discharge current                  | I <sub>D,dch</sub>     | -      | 70   | -    | mA   | VD = 1 V                                                                                              | P_5.6.11 |
| Delay capacitor<br>discharge time                           | t <sub>rr, d</sub>     | -      | 1.9  | 3    | μs   | Calculated value:<br>$t_{rr,d} = C_D^* (V_{DU} - V_{DL}) / I_{D,dch}$<br>$C_D = 100 \text{ nF}$       | P_5.6.12 |
| Internal reset reaction time                                | t <sub>rr, int</sub>   | _      | 3    | 7    | μs   | CD = 0 nF <sup>2)</sup>                                                                               | P_5.6.13 |
| Reset reaction time                                         | t <sub>rr, total</sub> | -      | 4.9  | 10   | μs   | Calculated value:<br>$t_{rr, total} = t_{rr, int} + t_{rr,d}$<br>CD = 100 nF                          | P_5.6.14 |

1) VRT is scaled linearly, in case the reset switching threshold is modified

2) parameter not subject to production test; specified by design

## OPTIREG<sup>™</sup> Linear TLE42794 5V low drop fixed voltage regulator



Block description and electrical characteristics

## 4.7 Typical performance characteristics reset

# Power on reset delay time $t_{\rm rd}$ versus junction temperature $T_{\rm j}$





## 4.8 Early warning function

The additional sense comparator provides an early warning function: Any voltage (e.g. the input voltage) can be monitored, an undervoltage condition is indicated by setting the comparator's output to low.



Figure 8 Sense timing diagram

#### Table 7 Electrical characteristics early warning function

VI = 13.5 V, -40 °C  $\leq T_j \leq$  150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                  | Symbol               | Values |      |      | Unit | Note or Test Condition | Number  |
|----------------------------|----------------------|--------|------|------|------|------------------------|---------|
|                            |                      | Min.   | Тур. | Max. |      |                        |         |
| Sense comparator input     |                      |        |      |      |      |                        |         |
| Sense threshold high       | V <sub>SI,high</sub> | 1.24   | 1.31 | 1.38 | V    | -                      | P_5.8.1 |
| Sense threshold low        | V <sub>SI,low</sub>  | 1.16   | 1.22 | 1.28 | V    | -                      | P_5.8.2 |
| Sense switching hysteresis | V <sub>SI,hy</sub>   | 20     | 90   | 160  | mV   | -                      | P_5.8.3 |



#### Table 7 Electrical characteristics early warning function (cont'd)

VI = 13.5 V, -40 °C  $\leq T_j \leq$  150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                   | Symbol              | Values |      |      | Unit | Note or Test Condition                                                                        | Number  |
|-------------------------------------------------------------|---------------------|--------|------|------|------|-----------------------------------------------------------------------------------------------|---------|
|                                                             |                     | Min.   | Тур. | Max. |      |                                                                                               |         |
| Sense input current                                         | I <sub>SI</sub>     | -1     | -0.1 | 1    | μA   | -                                                                                             | P_5.8.4 |
| Sense comparator output                                     |                     |        |      |      |      |                                                                                               |         |
| Sense output low voltage                                    | V <sub>SO,low</sub> | -      | 0.1  | 0.4  | V    | $V_{\rm SI} < V_{\rm SI,low}$<br>$V_{\rm I} > 5.5 V$<br>$R_{\rm SO,ext} = 10 \text{ k}\Omega$ | P_5.8.5 |
| Sense output external<br>Pull-up resistor to V <sub>Q</sub> | R <sub>SO,ext</sub> | 10     | -    | -    | kΩ   | $V_{\rm I} > 5.5 \text{ V}$<br>$V_{\rm SO} \le 0.4 \text{ V}$                                 | P_5.8.6 |



Application information

## 5 Application information

#### 5.1 Application diagram



Figure 9 Application diagram with selecting default reset thresholds



Figure 10 Application diagram with reset thresholds adjustment

*Note:* The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.



Application information

#### 5.2 Selection of external components

#### 5.2.1 Input pin

The typical input circuitry for a linear voltage regulator is shown in the application diagram above.

A ceramic capacitor at the input, in the range of 100 nF to 470 nF, is recommended to filter out the high frequency disturbances imposed by the line e.g. ISO pulses 3a/b. This capacitor must be placed very close to the input pin of the linear voltage regulator on the PCB.

An aluminum electrolytic capacitor in the range of 10 µF to 470 µF is recommended as an input buffer to smooth out high energy pulses, such as ISO pulse 2a. This capacitor should be placed close to the input pin of the linear voltage regulator on the PCB.

An overvoltage suppressor diode can be used to further suppress any high voltage beyond the maximum rating of the linear voltage regulator and protect the device against any damage due to over-voltage.

The external components at the input are not mandatory for the operation of the voltage regulator, but they are recommended in case of possible external disturbances.

#### 5.2.2 Output pin

An output capacitor is mandatory for the stability of linear voltage regulators.

The requirement to the output capacitor is given in **"Thermal resistance" on Page 11**. The graph **"Output capacitor series resistor ESR(C<sub>Q</sub>) versus output current I\_Q" on Page 16 shows the stable operation range of the device.** 

TLE42794 is designed to be stable with extremely low ESR capacitors. According to the automotive environment, ceramic capacitors with X5R or X7R dielectrics are recommended.

The output capacitor should be placed as close as possible to the regulator's output and GND pins and on the same side of the PCB as the regulator itself.

In case of rapid transients of input voltage or load current, the capacitance should be dimensioned in accordance and verified in the real application that the output stability requirements are fulfilled.



(5.1)

#### **Application information**

#### 5.3 Thermal considerations

Knowing the input voltage, the output voltage and the load profile of the application, the total power dissipation can be calculated:

$$P_{D} = (V_{I} - V_{Q}) \times I_{Q} + V_{I} \times I_{q}$$

with

- *P*<sub>D</sub>: continuous power dissipation
- V<sub>I</sub>: input voltage
- V<sub>o</sub>: output voltage
- *I*<sub>0</sub>: output current
- *I*<sub>a</sub>: quiescent current

The maximum acceptable thermal resistance  $R_{\text{thJA}}$  can then be calculated:

$$R_{thJA, max} = \frac{T_{j, max} - T_a}{P_D}$$
(5.2)

with

- *T*<sub>j,max</sub>: maximum allowed junction temperature
- *T<sub>a</sub>*: ambient temperature

Based on the above calculation the proper PCB type and the necessary heat sink area can be determined with reference to the specification in **"Thermal resistance" on Page 11**.

#### Example

Application conditions:

 $V_{l} = 13.5 V$  $V_{Q} = 5 V$  $I_{Q} = 50 mA$  $T_{a} = 105 °C$ 

Calculation of  $R_{thJA,max}$ :  $P_D = (V_1 - V_Q) \cdot I_Q + V_1 \cdot I_q$   $= (13.5 V - 5 V) \cdot 50 mA + 13.5 V \cdot 8 mA$  = 0.425 W + 0.108 W = 0.533 W  $R_{thJA,max} = (T_{j,max} - T_a) / P_D$   $= (150 ^{\circ}C - 105 ^{\circ}C) / 0.533 W$ = 84.4 K/W

As a result, the PCB design must ensure a thermal resistance  $R_{thJA}$  lower than 84.4 K/W. By considering TLE42794E (PG-SSOP-14 EP package) and according to **"Thermal resistance" on Page 11**, at least 300 mm<sup>2</sup> heatsink area is needed on the FR4 1s0p PCB, or the FR4 2s2p board can be used.



#### Application information

#### 5.4 Reverse polarity protection

TLE42794 is self protected against reverse polarity faults and allows negative supply voltage. External reverse polarity diode is not needed. However, the absolute maximum ratings of the device as specified in **"Absolute maximum ratings" on Page 9** must be kept.

The reverse voltage causes several small currents to flow into the IC hence increasing its junction temperature. As the thermal shut down circuitry does not work in the reverse polarity condition, designers have to consider this in their thermal design.



Package information









Figure 12 PG-DSO-14<sup>1)</sup>

<sup>1)</sup> Dimensions in mm

#### OPTIREG<sup>™</sup> Linear TLE42794 5V low drop fixed voltage regulator



#### Package information



Figure 13 PG-SSOP-14 exposed pad<sup>1)</sup>

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

#### Further information on packages

https://www.infineon.com/packages

<sup>1)</sup> Dimensions in mm



**Revision history** 

## 7 Revision history

| Revision       | Date                                                                                                  | Changes                                                                                                                                                                 |  |  |  |  |  |
|----------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1.3            | 2018-10-02                                                                                            | Updated layout<br>Updated package drawing "PG-DSO-14"<br>Editorial changes                                                                                              |  |  |  |  |  |
| 1.2            | 2014-07-03                                                                                            | "Application information" on Page 26 added PG-SSOP-14 EP package outline updated                                                                                        |  |  |  |  |  |
| 1.1 2008-10-09 | Package version TLE42794E in PG-SSOP-14 exposed pad and all related information added                 |                                                                                                                                                                         |  |  |  |  |  |
|                | In "Overview" on Page 2 package graphic for PG-SSOP-14 exposed pad and product name "TLE42794E" added |                                                                                                                                                                         |  |  |  |  |  |
|                |                                                                                                       | In Chapter 2 "Pin assignment TLE42794E (PG-SSOP-14 exposed pad)" on<br>Page 7 and "Pin definitions and functions TLE42794E (PG-SSOP-14<br>exposed pad)" on Page 7 added |  |  |  |  |  |
|                | In "Thermal resistance" on Page 11 values for TLE42794E added                                         |                                                                                                                                                                         |  |  |  |  |  |
|                |                                                                                                       | In "Package Outlines" on Page 28 outlines for TLE4279E added                                                                                                            |  |  |  |  |  |
| 1.0            | 2008-09-19                                                                                            | Initial version data sheet                                                                                                                                              |  |  |  |  |  |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2018-10-02 Published by Infineon Technologies AG 81726 Munich, Germany

© 2018 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document? Email: erratum@infineon.com

Document reference Z8F52699205

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.