#### Voltage-Controlled Oscillator (VCO) Section: - Complete Oscillator Using Only One External Bias Resistor (R<sub>BIAS</sub>) - Lock Frequency: 22 MHz to 50 MHz ( $V_{DD}$ = 5 V $\pm 5\%$ , $T_A$ = -20°C to 75°C, $\times 1$ Output) 11 MHz to 25 MHz ( $V_{DD}$ = 5 V $\pm 5\%$ , $T_A$ = -20°C to 75°C, $\times 1/2$ Output) - Output Frequency . . . ×1 and ×1/2 Selectable - Phase-Frequency Detector (PFD) Section Includes a High-Speed Edge-Triggered Detector With Internal Charge Pump - Independent VCO, PFD Power-Down Mode - Thin Small-Outline Package (14 terminal) - CMOS Technology - Typical Applications: - Frequency Synthesis - Modulation/Demodulation - Fractional Frequency Division - Application Report Available† - CMOS Input Logic Level #### PW PACKAGE<sup>†</sup> (TOP VIEW) <sup>†</sup> Available in tape and reel only and ordered as the TLC2932IPWLE. NC – No internal connection #### description The TLC2932 is designed for phase-locked-loop (PLL) systems and is composed of a voltage-controlled oscillator (VCO) and an edge-triggered-type phase frequency detector (PFD). The oscillation frequency range of the VCO is set by an external bias resistor ( $R_{BIAS}$ ). The VCO has a 1/2 frequency divider at the output stage. The high-speed PFD with internal charge pump detects the phase difference between the reference frequency input and signal frequency input from the external counter. Both the VCO and the PFD have inhibit functions, which can be used as a power-down mode. The TLC2932 is suitable for use as a high-performance PLL due to the high speed and stable oscillation capability of the device. #### functional block diagram #### **AVAILABLE OPTIONS** | , (() (12, (22 | _ 01 110110 | |----------------|-----------------------| | | PACKAGE | | TA | SMALL OUTLINE<br>(PW) | | -20°C to 75°C | TLC2932IPWLE | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. †TLC2932 Phase-Locked-Loop Building Block With Analog Voltage-Controlled Oscillator and Phase Frequency Detector (SLAA011). TEXAS INSTRUMENTS #### **Terminal Functions** | TERMINA | AL . | 1/0 | DESCRIPTION | |------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | FIN-A | 4 | I | Input reference frequency f <sub>(REF IN)</sub> is applied to FIN-A. | | FIN-B | 5 | I | Input for VCO external counter output frequency $f_{(FIN-B)}$ . FIN-B is nominally provided from the external counter. | | LOGIC GND | 7 | | GND for the internal logic. | | LOGIC V <sub>DD</sub> | 1 | Power supply for the internal logic. This power supply should be separate from VCO V <sub>DD</sub> to records-coupling between supplies. | | | NC 8 No internal connection. | | | | | PFD INHIBIT | 9 | ı | PFD inhibit control. When PFD INHIBIT is high, PFD output is in the high-impedance state, see Table 3. | | PFD OUT | 6 | 0 | PFD output. When the PFD INHIBIT is high, PFD output is in the high-impedance state. | | BIAS | 13 | I | Bias supply. An external resistor ( $R_{BIAS}$ ) between VCO $V_{DD}$ and BIAS supplies bias for adjusting the oscillation frequency range. | | SELECT | 2 | ı | VCO output frequency select. When SELECT is high, the VCO output frequency is $\times 1/2$ and when low, the output frequency is $\times 1$ , see Table 1. | | VCO IN | 12 | I | VCO control voltage input. Nominally the external loop filter output connects to VCO IN to control VCO oscillation frequency. | | VCO INHIBIT | 10 | Т | VCO inhibit control. When VCO INHIBIT is high, VCO OUT is low (see Table 2). | | VCO GND | 11 | | GND for VCO. | | VCO OUT | 3 | 0 | VCO output. When the VCO INHIBIT is high, VCO output is low. | | VCO V <sub>DD</sub> | 14 | | Power supply for VCO. This power supply should be separated from LOGIC $\ensuremath{V_{DD}}$ to reduce cross-coupling between supplies. | # detailed description #### VCO oscillation frequency The VCO oscillation frequency is determined by an external resistor (R<sub>BIAS</sub>) connected between the VCO V<sub>DD</sub> and the BIAS terminals. The oscillation frequency and range depends on this resistor value. The bias resistor value for the minimum temperature coefficient is nominally 3.3 k $\Omega$ with 3-V at the VCO V<sub>DD</sub> terminal and nominally 2.2 k $\Omega$ with 5-V at the VCO V<sub>DD</sub> terminal. For the lock frequency range refer to the recommended operating conditions. Figure 1 shows the typical frequency variation and VCO control voltage. Figure 1. VCO Oscillation Frequency #### VCO output frequency 1/2 divider The TLC2932 SELECT terminal sets the $f_{\rm OSC}$ or 1/2 $f_{\rm OSC}$ VCO output frequency as shown in Table 1. The 1/2 $f_{\rm OSC}$ output should be used for minimum VCO output jitter. Table 1. VCO Output 1/2 Divider Function | SELECT | VCO OUTPUT | |--------|----------------------| | Low | fosc | | High | 1/2 f <sub>osc</sub> | #### VCO inhibit function The VCO has an externally controlled inhibit function which inhibits the VCO output. A high level on the VCO INHIBIT terminal stops the VCO oscillation and powers down the VCO. The output maintains a low level during the power-down mode, refer to Table 2. **Table 2. VCO Inhibit Function** | VCO INHIBIT | VCO OSCILLATOR | VCO OUTPUT | IDD(VCO) | |-------------|----------------|------------|------------| | Low | Active | Active | Normal | | High | Stopped | Low level | Power Down | #### PFD operation The PFD is a high-speed, edge-triggered detector with an internal charge pump. The PFD detects the phase difference between two frequency inputs supplied to FIN–A and FIN–B as shown in Figure 2. Nominally the reference is supplied to FIN–A, and the frequency from the external counter output is fed to FIN–B. **Figure 2. PFD Function Timing Chart** #### PFD output control A high level on the PFD INHIBIT terminal places the PFD output in the high-impedance state and the PFD stops phase detection as shown in Table 3. A high level on the PFD INHIBIT terminal also can be used as the power-down mode for the PFD. **Table 3. VCO Output Control Function** | PFD INHIBIT | DETECTION | PFD OUTPUT | IDD(PFD) | |-------------|-----------|------------|------------| | Low | Active | Active | Normal | | High | Stopped | Hi-Z | Power Down | #### schematics #### VCO block schematic #### PFD block schematic # absolute maximum ratings† | Supply voltage (each supply), V <sub>DD</sub> (see Note 1) | | |--------------------------------------------------------------------------------------|--------------------------------------------| | Input voltage range (each input), V <sub>I</sub> (see Note 1) | $-0.5 \text{ V to V}_{DD} + 0.5 \text{ V}$ | | Input current (each input), I <sub>I</sub> | ±20 mA | | Output current (each output), IO | ±20 mA | | Continuous total power dissipation, at (or below) T <sub>A</sub> = 25°C (see Note 2) | 700 mW | | Operating free-air temperature range, T <sub>A</sub> | –20°C to 75°C | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltage values are with respect to network GND. - 2. For operation above 25°C free-air temperature, derate linearly at the rate of 5.6 mW/°C. # recommended operating conditions | PAR | AMETER | MIN | NOM | MAX | UNIT | |-----------------------------------------------------------|----------------------------------------------|------|-----|----------|--------| | Supply voltage \/== (cook supply see Note 3) | V <sub>DD</sub> = 3 V | 2.85 | 3 | 3.15 | V | | Supply voltage, V <sub>DD</sub> (each supply, see Note 3) | V <sub>DD</sub> = 5 V | 4.75 | 5 | 5.25 | V | | Input voltage, V <sub>I</sub> (inputs except VCO IN) | | 0 | | $V_{DD}$ | V | | Output current, IO (each output) | Output current, I <sub>O</sub> (each output) | | | ±2 | mA | | VCO control voltage at VCO IN | | | | $V_{DD}$ | V | | Look fragues ou (v.4 autout) | V <sub>DD</sub> = 3 V | 14 | | 21 | MHz | | Lock frequency (×1 output) | V <sub>DD</sub> = 5 V | 22 | | 50 | IVITIZ | | Lock frequency (×1/2 output) | V <sub>DD</sub> = 3 V | 7 | | 10.5 | MHz | | Lock frequency (×1/2 output) | V <sub>DD</sub> = 5 V | 11 | | 25 | IVITIZ | | Ping register Paul | V <sub>DD</sub> = 3 V | 2.2 | 3.3 | 4.3 | kΩ | | Bias resistor, RBIAS | V <sub>DD</sub> = 5 V | 1.5 | 2.2 | 3.3 | N22 | NOTE 3: It is recommended that the logic supply terminal (LOGIC V<sub>DD</sub>) and the VCO supply terminal (VCO V<sub>DD</sub>) should be at the same voltage and separated from each other. # electrical characteristics over recommended operating free-air temperature range, $V_{DD} = 3 \text{ V}$ (unless otherwise noted) #### **VCO** section | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|------------------------------------------------|------------------------------|-----|------|-----|------| | Vон | High-level output voltage | $I_{OH} = -2 \text{ mA}$ | 2.4 | | | V | | VOL | Low-level output voltage | $I_{OL} = 2 \text{ mA}$ | | | 0.3 | V | | V <sub>IT</sub> | Input threshold voltage at SELECT, VCO INHIBIT | | 0.9 | 1.5 | 2.1 | V | | II | Input current at SELECT, VCO INHIBIT | $V_I = V_{DD}$ or GND | | | ±1 | μΑ | | Z <sub>i</sub> (VCO IN) | Input impedance | VCO IN = 1/2 V <sub>DD</sub> | | 10 | | МΩ | | IDD(INH) | VCO supply current (inhibit) | See Note 4 | | 0.01 | 1 | μΑ | | IDD(VCO) | VCO supply current | See Note 5 | | 5 | 15 | mA | NOTES: 4. Current into VCO $V_{DD}$ , when VCO INHIBIT = $V_{DD}$ , PFD is inhibited. #### PFD section | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------------|----------------------------------------------------------------|-----|------|-----|------| | Vон | High-level output voltage | $I_{OH} = -2 \text{ mA}$ | 2.7 | | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 2 mA | | | 0.2 | V | | I <sub>OZ</sub> | High-impedance-state output current | PFD INHIBIT = high,<br>V <sub>I</sub> = V <sub>DD</sub> or GND | | | ±1 | μΑ | | VIH | High-level input voltage at FIN-A, FIN-B | | 2.7 | | | V | | V <sub>IL</sub> | Low-level input voltage at FIN-A, FIN-B | | | | 0.5 | V | | V <sub>IT</sub> | Input threshold voltage at PFD INHIBIT | | 0.9 | 1.5 | 2.1 | V | | Ci | Input capacitance at FIN-A, FIN-B | | | 5 | | pF | | Zi | Input impedance at FIN-A, FIN-B | | | 10 | | МΩ | | I <sub>DD(Z)</sub> | High-impedance-state PFD supply current | See Note 6 | | 0.01 | 1 | μΑ | | I <sub>DD(PFD)</sub> | PFD supply current | See Note 7 | | 0.1 | 1.5 | mA | NOTES: 6. Current into LOGIC V<sub>DD</sub>, when FIN–B = GND, PFD INHIBIT = V<sub>DD</sub>, no load, and VCO OUT is inhibited. <sup>5.</sup> Current into VCO $V_{DD}$ , when VCO IN = 1/2 $V_{DD}$ , $R_{BIAS}$ = 3.3 $k\Omega$ , VCO INHIBIT = GND, and PFD is inhibited. <sup>7.</sup> Current into LOGIC VDD, when FIN-A, FIN-B = 1 MHz (VI(PP) = 3 V, rectangular wave), NC = GND, no load, and VCO OUT is inhibited. # operating characteristics over recommended operating free-air temperature range, $V_{DD} = 3 \text{ V}$ (unless otherwise noted) #### **VCO** section | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | |-------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------|---|-----|------|-----|------|--| | fosc | Operating oscillation frequency | $R_{BIAS} = 3.3 \text{ k}\Omega$ , VCO IN = 1/2 $V_{DD}$ | | 15 | 19 | 23 | MHz | | | ts(fosc) | Time to stable oscillation (see Note 8) | Measured from VCO INHIBIT↓ | | | | 10 | μs | | | | Rise time | C <sub>L</sub> = 15 pF, See Figure 3 | | | 7 | 14 | no | | | t <sub>r</sub> | Rise time | C <sub>L</sub> = 50 pF, See Figure 3 | Т | | 14 | | ns | | | 4. | Fall time | C <sub>L</sub> = 15 pF, See Figure 3 | Т | | 6 | 12 | | | | tf | Fail time | C <sub>L</sub> = 50 pF, See Figure 3 | Т | | 10 | | ns | | | | Duty cycle at VCO OUT | $R_{BIAS} = 3.3 \text{ k}\Omega$ , VCO IN = 1/2 $V_{DD}$ | , | 45% | 50% | 55% | | | | $\alpha_{(fosc)}$ | Temperature coefficient of oscillation frequency | R <sub>BIAS</sub> = 3.3 kΩ, VCO IN = 1/2 V <sub>DD</sub><br>T <sub>A</sub> = -20°C to 75°C | , | | 0.04 | | %/°C | | | kSVS(fosc) | Supply voltage coefficient of oscillation frequency | $R_{BIAS} = 3.3 \text{ k}\Omega$ , VCO IN = 1.5 V, VDD = 2.85 V to 3.15 V | | | 0.02 | | %/mV | | | | Jitter absolute (see Note 9) | $R_{BIAS} = 3.3 \text{ k}\Omega$ | | | 100 | | ps | | NOTES: 8. The time period to the stable VCO oscillation frequency after the VCO INHIBIT terminal is changed to a low level. #### PFD section | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------------------------------|--------------------------------------|-----|-----|-----|------| | f <sub>max</sub> | Maximum operating frequency | | 20 | | | MHz | | tPLZ | PFD output disable time from low level | | | 21 | 50 | | | <sup>t</sup> PHZ | PFD output disable time from high level | Soo Eiguroo 4 and 5 and Table 4 | | 23 | 50 | ns | | t <sub>PZL</sub> | PFD output enable time to low level | See Figures 4 and 5 and Table 4 | | 11 | 30 | | | <sup>t</sup> PZH | PFD output enable time to high level | | | 10 | 30 | ns | | t <sub>r</sub> | Rise time | Cr = 15 pF Soo Figure 4 | | 2.3 | 10 | ns | | t <sub>f</sub> | Fall time | C <sub>L</sub> = 15 pF, See Figure 4 | | 2.1 | 10 | ns | <sup>9.</sup> The low-pass-filter (LPF) circuit is shown in Figure 28 with calculated values listed in Table 7. Jitter performance is highly dependent on circuit layout and external device characteristics. The jitter specification was made with a carefully designed PCB with no device socket. # electrical characteristics over recommended operating free-air temperature range, $V_{DD} = 5 \text{ V}$ (unless otherwise noted) ## **VCO** section | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|------------------------------------------------|------------------------------|-----|------|-----|------| | Vон | High-level output voltage | $I_{OH} = -2 \text{ mA}$ | 4 | | | V | | VOL | Low-level output voltage | $I_{OL} = 2 \text{ mA}$ | | | 0.5 | V | | VIT | Input threshold voltage at SELECT, VCO INHIBIT | | 1.5 | 2.5 | 3.5 | V | | lį | Input current at SELECT, VCO INHIBIT | $V_I = V_{DD}$ or GND | | | ±1 | μΑ | | Z <sub>i</sub> (VCO IN) | Input impedance | VCO IN = 1/2 V <sub>DD</sub> | | 10 | | ΜΩ | | IDD(INH) | VCO supply current (inhibit) | See Note 4 | | 0.01 | 1 | μΑ | | IDD(VCO) | VCO supply current | See Note 5 | | 15 | 35 | mA | NOTES: 4. Current into VCO $V_{DD}$ , when VCO INHIBIT = $V_{DD}$ , and PFD is inhibited. 5. Current into VCO $V_{DD}$ , when VCO IN = 1/2 $V_{DD}$ , $R_{BIAS}$ = 3.3 $k\Omega$ , VCO INHIBIT = GND, and PFD is inhibited. #### **PFD** section | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------------|----------------------------------------------|-----|------|-----|------| | Vон | High-level output voltage | I <sub>OH</sub> = 2 mA | 4.5 | | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 2 mA | | | 0.2 | V | | loz | High-impedance-state output current | PFD INHIBIT = high,<br>$V_I = V_{DD}$ or GND | | | ±1 | μΑ | | V <sub>IH</sub> | High-level input voltage at FIN-A, FIN-B | | 4.5 | | | V | | V <sub>IL</sub> | Low-level input voltage at FIN-A, FIN-B | | | | 1 | V | | VIT | Input threshold voltage at PFD INHIBIT | | 1.5 | 2.5 | 3.5 | V | | Ci | Input capacitance at FIN-A, FIN-B | | | 5 | | pF | | Zi | Input impedance at FIN-A, FIN-B | | | 10 | | МΩ | | $I_{DD(Z)}$ | High-impedance-state PFD supply current | See Note 6 | | 0.01 | 1 | μΑ | | I <sub>DD(PFD)</sub> | PFD supply current | See Note 7 | | 0.15 | 3 | mA | NOTES: 6. Current into LOGIC $V_{DD}$ , when FIN-A, FIN-B = GND, PFD INHIBIT = $V_{DD}$ , no load, and VCO OUT is inhibited. 7. Current into LOGIC V<sub>DD</sub>, when FIN-A, FIN-B = 1 MHz (V<sub>I(PP)</sub> = 5 V, rectangular wave), PFD INHIBIT = GND, no load, and VCO OUT is inhibited. # operating characteristics over recommended operating free-air temperature range, $V_{DD} = 5 \text{ V}$ (unless otherwise noted) ## **VCO** section | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |-----------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|-------|-----|------|--| | fosc | Operating oscillation frequency | $R_{BIAS} = 2.2 \text{ k}\Omega$ , VCO IN = 1/2 $V_{DD}$ | 30 | 41 | 52 | MHz | | | ts(fosc) | Time to stable oscillation (see Note 8) | Measured from VCO INHIBIT↓ | | | 10 | μs | | | | Rise time | C <sub>L</sub> = 15 pF, See Figure 3 | | 5.5 | 10 | | | | t <sub>r</sub> | Kise time | C <sub>L</sub> = 50 pF, See Figure 3 | | 8 | ns | | | | , | Fall time | C <sub>L</sub> = 15 pF, See Figure 3 | | 5 | 10 | | | | tf | | C <sub>L</sub> = 50 pF, See Figure 3 | | 6 | | ns | | | | Duty cycle at VCO OUT | $R_{BIAS} = 2.2 \text{ k}\Omega$ , VCO IN = 1/2 $V_{DD}$ , | 45% | 50% | 55% | | | | $\alpha$ (fosc) | Temperature coefficient of oscillation frequency | R <sub>BIAS</sub> = 2.2 kΩ, VCO IN = 1/2 V <sub>DD</sub> ,<br>T <sub>A</sub> = $-20$ °C to 75°C | | 0.06 | | %/°C | | | kSVS(fosc) | Supply voltage coefficient of oscillation frequency | R <sub>BIAS</sub> = 2.2 kΩ, VCO IN = 2.5 V,<br>V <sub>DD</sub> = 4.75 V to 5.25 V | | 0.006 | | %/mV | | | | Jitter absolute (see Note 9) | $R_{BIAS} = 2.2 \text{ k}\Omega$ | | 100 | | ps | | NOTES: 8: The time period to the stable VCO oscillation frequency after the VCO INHIBIT terminal is changed to a low level. 9. The LPF circuit is shown in Figure 28 with calculated values listed in Table 7. Jitter performance is highly dependent on circuit layout and external device characteristics. The jitter specification was made with a carefully designed PCB with no device socket. #### PFD section | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------------------------------|--------------------------------------|-----|-----|-----|------| | f <sub>max</sub> | Maximum operating frequency | | 40 | | | MHz | | tPLZ | PFD output disable time from low level | | | 21 | 40 | no | | tPHZ | PFD output disable time from high level | Con Figure 4 and 5 and Table 4 | | 20 | 40 | ns | | tPZL | PFD output enable time to low level | See Figures 4 and 5 and Table 4 | | 7.3 | 20 | | | <sup>t</sup> PZH | PFD output enable time to high level | | | 6.5 | 20 | ns | | t <sub>r</sub> | Rise time | C. 45 pF Con Figure 4 | | 2.3 | 10 | ns | | tf | Fall time | C <sub>L</sub> = 15 pF, See Figure 4 | | 1.7 | 10 | ns | #### PARAMETER MEASUREMENT INFORMATION Figure 3. VCO Output Voltage Waveform <sup>†</sup> FIN-A and FIN-B are for reference phase only, not for timing. Figure 4. PFD Output Voltage Waveform **Table 4. PFD Output Test Conditions** | PARAMETER | $R_{L}$ | CL | S <sub>1</sub> | S <sub>2</sub> | | |------------------|---------|-------|----------------|----------------|--| | <sup>t</sup> PZH | 1 kΩ | | | | | | <sup>t</sup> PHZ | | | Open | Close | | | t <sub>r</sub> | | 15 pF | | | | | tPZL | | 13 pr | | | | | tPLZ | | | Close | Open | | | t <sub>f</sub> | | | | | | **Figure 5. PFD Output Test Conditions** #### TYPICAL CHARACTERISTICS # VCO OSCILLATION FREQUENCY vs # VCO OSCILLATION FREQUENCY vs VCO CONTROL VOLTAGE #### **TYPICAL CHARACTERISTICS** 3 Figure 12 3.5 R<sub>BIAS</sub> – Bias Resistor – $k\Omega$ 10 2 2.5 4.5 #### TYPICAL CHARACTERISTICS 4.5 # OSCILLATION FREQUENCY VS BIAS RESISTOR 0.4 VDD = 3 V VCO IN = 1/2 VDD TA = -20°C to 75°C 0.3 0.2 **TEMPERATURE COEFFICIENT OF** **TEMPERATURE COEFFICIENT OF** Figure 14 3.3 3.5 R<sub>BIAS</sub> – Bias Resistor – $k\Omega$ # VCO OSCILLATION FREQUENCY vs VCO SUPPLY VOLTAGE $\alpha({ m fosc})^-$ Temperature Coefficient of Oscillation Frequency – % / °C 2 2.5 SUPPLY VOLTAGE COEFFICIENT OF VCO **OSCILLATION FREQUENCY** #### TYPICAL CHARACTERISTICS **BIAS RESISTOR** $\alpha(f_{OSC})-$ Supply Voltage Coefficient of VCO Oscillation $V_{DD} = 4.75 \text{ V to } 5.25 \text{ V}$ VCO IN = 1/2 V<sub>DD</sub> T<sub>A</sub> = 25°C 0.01 Frequency - % / V 0.005 Figure 19 1.5 # RECOMMENDED LOCK FREQUENCY (×1 OUTPUT) 2.5 $R_{BIAS}$ – Bias Resistor – $k\Omega$ 3 3.5 #### gain of VCO and PFD Figure 24 is a block diagram of the PLL. The countdown N value depends on the input frequency and the desired VCO output frequency according to the system application requirements. The $K_p$ and $K_V$ values are obtained from the operating characteristics of the device as shown in Figure 24. $K_p$ is defined from the phase detector $V_{OL}$ and $V_{OH}$ specifications and the equation shown in Figure 24(b). $K_V$ is defined from Figures 8, 9, 10, and 11 as shown in Figure 24(c). The parameters for the block diagram with the units are as follows: $K_V$ : VCO gain (rad/s/V) $K_p$ : PFD gain (V/rad) $K_f$ : LPF gain (V/V) K<sub>N</sub>: count down divider gain (1/N) #### external counter When a large N counter is required by the application, there is a possibility that the PLL response becomes slow due to the counter response delay time. In the case of a high frequency application, the counter delay time should be accounted for in the overall PLL design. Figure 24. Example of a PLL Block Diagram # **RBIAS** The external bias resistor sets the VCO center frequency with 1/2 $V_{DD}$ applied to the VCO IN terminal. However, for optimum temperature performance, a resistor value of 3.3 $k\Omega$ with a 3-V supply and a resistor value of 2.5 $k\Omega$ for a 5-V supply is recommended. For the most accurate results, a metal-film resistor is the better choice but a carbon-composition resistor can be used with excellent results also. A 0.22 $\mu$ F capacitor should be connected from the BIAS terminal to ground as close to the device terminals as possible. ## hold-in range From the technical literature, the maximum hold-in range for an input frequency step for the three types of filter configurations shown in Figure 25 is as follows: $$\Delta \omega_{\mathsf{H}} \simeq 0.8 \; \left(\mathsf{K}_{\mathsf{p}}\right) \left(\mathsf{K}_{\mathsf{V}}\right) \left(\mathsf{K}_{\mathsf{f}} \; (\infty)\right)$$ Where $K_f(\infty)$ = the filter transfer function value at $\omega = \infty$ ## low-pass-filter (LPF) configurations Many excellent references are available that include detailed design information about LPFs and should be consulted for additional information. Lag-lead filters or active filters are often used. Examples of LPFs are shown in Figure 25. When the active filter of Figure 25(c) is used, the reference should be applied to FIN-B because of the amplifier inversion. Also, in practical filter implementations, C2 is used as additional filtering at the VCO input. The value of C2 should be equal to or less than one tenth the value of C1. Figure 25. LPF Examples for PLL #### the passive filter The transfer function for the lag-lead filter shown in Figure 25(b) is; $$\frac{V_{O}}{V_{IN}} = \frac{1 + s \cdot T2}{1 + s \cdot (T1 + T2)}$$ Where $$T1 = R1 \cdot C1$$ and $T2 = R2 \cdot C1$ Using this filter makes the closed loop PLL system a second-order type 1 system. The response curves of this system to a unit step are shown in Figure 26. #### the active filter When using the active integrator shown in Figure 25(c), the phase detector inputs must be reversed since the integrator adds an additional inversion. Therefore, the input reference frequency should be applied to the FIN-B terminal and the output of the VCO divider should be applied to the input reference terminal, FIN-A. The transfer function for the active filter shown in Figure 25(c) is: $$F(s) = \frac{1 + s \cdot R2 \cdot C1}{s \cdot R1 \cdot C1}$$ Using this filter makes the closed loop PLL system a second-order type 2 system. The response curves of this system to a unit step are shown in Figure 27. #### basic design example The following design example presupposes that the input reference frequency and the required frequency of the VCO are within the respective ranges of the device. #### basic design example (continued) Assume the loop has to have a 100 $\mu$ s settling time (t<sub>s</sub>) with a countdown N = 8. Using the Type 1, second order response curves of Figure 26, a value of 4.5 radians is selected for $\omega_n t_s$ with a damping factor of 0.7. This selection gives a good combination for settling time, accuracy, and loop gain margin. The initial parameters are summarized in Table 5. The loop constants, $K_V$ and $K_p$ , are calculated from the data sheet specifications and Table 6 shows these values. The natural loop frequency is calculated as follows: Since $$\omega_{ extsf{n}}t_{ extsf{S}}=4.5$$ Then $$\omega_n = \frac{4.5}{100 \ \mu s} = 45 \ \text{k-radians/sec}$$ **Table 5. Design Parameters** | PARAMETER | SYMBOL | VALUE | UNITS | |--------------------------------------|------------------|-------|-------| | Division factor | N | 8 | | | Lockup time | t | 100 | μs | | Radian value to selected lockup time | ω <sub>n</sub> t | 4.5 | rad | | Damping factor | ζ | 0.7 | | **Table 6. Device Specifications** | PARAMETER | SYMBOL | VALUE | UNITS | |------------------|----------------|----------|----------| | VCO gain | | 76.6 | Mrad/V/s | | f <sub>MAX</sub> | | 70 | MHz | | f <sub>MIN</sub> | K <sub>V</sub> | 20 | MHz | | VIN MAX | | 5 | V | | VIN MIN | | 0.9 | V | | PFD gain | Кp | 0.342357 | V/rad | **Table 7. Calculated Values** | PARAMETER | SYMBOL | VALUE | UNITS | |---------------------------------------------------------------|--------------|----------------|----------| | Natural angular frequency | $\omega_{n}$ | 45000 | rad/sec | | $K = (K_V \bullet K_p)/N$ | | 3.277 | Mrad/sec | | Lag-lead filter<br>Calculated value<br>Nearest standard value | R1 | 15870<br>16000 | Ω | | Calculated value<br>Nearest standard value | R2 | 308<br>300 | Ω | | Selected value | C1 | 0.1 | μF | Using the low-pass filter in Figure 25(b) and divider ratio N, the transfer function for phase and frequency are shown in equations 1 and 2. Note that the transfer function for phase differs from the transfer function for frequency by only the divider value N. The difference arises from the fact that the feedback for phase is unity while the feedback for frequency is 1/N. Hence, transfer function of Figure 24 (a) for phase is $$\frac{\Phi 2(s)}{\Phi 1(s)} = \frac{K_p \cdot K_V}{N \cdot (T1 + T2)} \left[ \frac{1 + s \cdot T2}{s^2 + s \left[ 1 + \frac{K_p \cdot K_V \cdot T2}{N \cdot (T1 + T2)} \right] + \frac{K_p \cdot K_V}{N \cdot (T1 + T2)}} \right]$$ (1) and the transfer function for frequency is $$\frac{F_{OUT(s)}}{F_{REF(s)}} = \frac{K_p \cdot K_V}{(T1 + T2)} \left[ \frac{1 + s \cdot T2}{s^2 + s \cdot \left[1 + \frac{K_p \cdot K_V \cdot T2}{N \cdot (T1 + T2)}\right] + \frac{K_p \cdot K_V}{N \cdot (T1 + T2)}} \right]$$ (2) The standard two-pole denominator is $D = s^2 + 2\zeta \omega_n s + \omega_n^2$ and comparing the coefficients of the denominator of equation 1 and 2 with the standard two-pole denominator gives the following results. $$\omega_{n} = \sqrt{\frac{K_{p} \cdot K_{V}}{N \cdot (T1 + T2)}}$$ Solving for T1 + T2 $$T1 + T2 = \frac{K_p \cdot K_V}{N \cdot \omega_p^2}$$ (3) and by using this value for T1 + T2 in equation 3 the damping factor is $$\zeta = \frac{\omega_n}{2} \cdot \left( T2 + \frac{N}{K_p \cdot K_V} \right)$$ solving for T2 $$T2 = \frac{2 \zeta}{\omega} - \frac{N}{K_p \cdot K_V}$$ then by substituting for T2 in equation 3 T1 = $$\frac{K_{V} \cdot K_{p}}{N \cdot \omega_{n}^{2}} - \frac{2 \zeta}{\omega_{n}} + \frac{N}{K_{p} \cdot K_{V}}$$ From the circuit constants and the initial design parameters then $$R2 = \left[\frac{2 \zeta}{\omega_n} - \frac{N}{K_p \cdot K_V}\right] \frac{1}{C1}$$ $$R1 = \left[\frac{\mathsf{K}_p \cdot \mathsf{K}_V}{\omega_n^2 \cdot \mathsf{N}} - \frac{2 \zeta}{\omega_n} + \frac{\mathsf{N}}{\mathsf{K}_p \cdot \mathsf{K}_V}\right] \frac{1}{\mathsf{C}1}$$ The capacitor, C1, is usually chosen between 1 $\mu$ F and 0.1 $\mu$ F to allow for reasonable resistor values and physical capacitor size. In this example, C1 is chosen to be 0.1 $\mu$ F and the corresponding R1 and R2 calculated values are listed in Table 7. Figure 26. Type 1 Second-Order Step Response Figure 27. Type 2 Second-Order Step Response Figure 28. Evaluation and Operation Schematic #### **PCB** layout considerations The TLC2932 contains a high frequency analog oscillator; therefore, very careful breadboarding and printed-circuit-board (PCB) layout is required for evaluation. The following design recommendations benefit the TLC2932 user: - External analog and digital circuitry should be physically separated and shielded as much as possible to reduce system noise. - RF breadboarding or RF PCB techniques should be used throughout the evaluation and production process. - Wide ground leads or a ground plane should be used on the PCB layouts to minimize parasitic inductance and resistance. The ground plane is the better choice for noise reduction. - LOGIC V<sub>DD</sub> and VCO V<sub>DD</sub> should be separate PCB traces and connected to the best filtered supply point available in the system to minimize supply cross-coupling. - VCO V<sub>DD</sub> to GND and LOGIC V<sub>DD</sub> to GND should be decoupled with a 0.1-μF capacitor placed as close as possible to the appropriate device terminals. - The no-connection (NC) terminal on the package should be connected to GND. ## **MECHANICAL DATA** # PW (R-PDSO-G\*\*) #### 14 PIN SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated