# **IQS323 DATASHEET** 3 Channel Self-Capacitive / 3 Channel Mutual-Capacitive / 2 Channel Inductive sensing controller with Touch and Proximity user interfaces. The device features an I<sup>2</sup>C communications interface, low power options, wear detection, metal detection and a slider with on-chip gesture calculations #### 1 Device Overview The IQS323 ProxFusion<sup>®</sup> IC is a sensor fusion device for various single and dual-channel sensing requirements. Applications include proximity and touch buttons, sliders, metal sensors and wear detection pairs. The sensor is fully I<sup>2</sup>C compatible and on-chip calculations enable the IC to respond effectively even in lowest power modes. #### 1.1 Main Features - > Highly flexible ProxFusion® device - > 3 external sensor pad connections - > Configure multiple channels on external pins (Self/Mutual/Inductive). - > External sensor options: - 3 self-capacitive buttons - Up to 2 wear detection pairs (with shared physical reference) - 3 mutual capacitive touch/proximity sensors - 2 inductive mode sensors - > Built-in basic functions: - Automatic tuning - Noise filtering - Differential measurements (reference channels) - Debounce & Hysteresis - Dual direction trigger indication - Halt Mode - > Built-in Signal processing options: - Touch/Prox output - Slider output - Gesture output - Reference User Interface - Release User Interface (For order codes with Release UI) - Movement User Interface (For order codes with Movement UI) - > Design simplicity - PC Software for debugging & optimal setup for performance - > Automated system power modes for optimal response vs consumption - Distributed ultra low power (ULP) mode - > I<sup>2</sup>C communication interface with IRQ/RDY(up to fast plus -1MHz) - > Event and streaming modes - > Supply Voltage 1.71V to 3.5V - > Package options - WLCSP11 (1.48 x 1.08 x 0.345 mm) interleaved 0.35mm x 0.35mm ball pitch - DFN12 (3 x 3 x 0.75 mm) 0.5mm pitch # 1.2 Applications - > TWS earphones > Waterproof Buttons (Inductive) - > Watches and fitness bands - > Wear Detection > Low power Wake-up Buttons / Proximity > SAR Safety Sensor # 1.3 Block Diagram Figure 1.1: Functional Block Diagram # **Contents** | 1 | 1.1<br>1.2<br>1.3 | e Overview Main Features | |---|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | Hardv<br>2.1<br>2.2<br>2.3<br>2.4<br>2.5 | vare Connection8WLCSP11 Pin Diagram5DFN12 Pin Diagram5Pin Attributes6Signal Descriptions6Reference Schematic7 | | 3 | 3.1<br>3.2<br>3.3<br>3.4 | Fical Characteristics 8 Absolute Maximum Ratings 8 Recommended Operating Conditions 8 ESD Rating 8 Current Consumption 9 | | 4 | Timin<br>4.1<br>4.2<br>4.3<br>4.4<br>4.5 | g and Switching Characteristics10Reset Levels10MCLR Pin Levels and Characteristics10Miscellaneous Timings10Digital I/O Characteristics11I2C Characteristics11 | | 5 | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8<br>5.9<br>5.10 | Fusion® Module 12 Channel Options 12 Low Power Options 12 Count Value 12 5.3.1 Max Counts 12 5.3.2 Linearise Counts 12 Reference Value/Long-Term Average (LTA) 13 5.4.1 Reseed 13 Power Mode Timeout 13 Filter Betas 13 Prox and Touch Thresholds 14 Channel Timeouts 14 Automatic Tuning Implementation (ATI) 14 Automatic Re-ATI 15 5.10.1 Description 14 5.10.2 Conditions for Re-ATI to Activate 15 5.10.3 ATI Error 15 Sensor Setup 15 5.11.1 Self Capacitance, Mutual Capacitance and Inductive Measurements 16 | | 6 | <b>Hardy</b> 6.1 6.2 | vare Settings17Charge Transfer Frequency17Reset176.2.1 Reset Indication176.2.2 Software Reset17 | | | | 6.2.3 | Hardware Reset | | | | <br> | <br> | | | | | <br> | . 17 | |----|---------------------|------------------------|------------------------------|-------|------|-----|------|------|----|---|---|-------|-------|------| | 7 | Additi | onal Fea | atures | | | | | | | | | | | 18 | | | 7.1 | OutA Fu | ınctionality | | | | <br> | <br> | | | | | <br> | . 18 | | | | 7.1.1 | OutA as a General Purpose | Outpu | ıt . | | <br> | <br> | | | | | <br> | . 18 | | | | 7.1.2 | OutA as an Event Indicator | | | | <br> | <br> | | | | | <br> | . 18 | | | 7.2 | Slider | | | | | <br> | <br> | | | | | <br> | . 18 | | | 7.3 | Referen | ce UI | | | | <br> | <br> | | | | | <br> | . 19 | | | | 7.3.1 | Setting Descriptions | | | | <br> | <br> | | | | | <br> | . 19 | | | | 7.3.2 | Example Setup | | | | <br> | <br> | | | | | <br> | . 20 | | | 7.4 | Release | :UI | | | | <br> | <br> | | | | | <br> | . 21 | | | 7.5 | Moveme | ent UI | | | | <br> | <br> | | | | | <br> | . 21 | | | 7.6 | Watchdo | og Timer | | | | <br> | <br> | | | | | <br> | . 22 | | 8 | I <sup>2</sup> C In | terface | | | | | | | | | | | | 23 | | 0 | 8.1 | _ | lule Specification | | | | | | | | | | | | | | 8.2 | | ress | | | | | | | | | | | | | | 8.3 | | npatibility | | | | | | | | | | | | | | 8.4 | | nication During ATI | | | | | | | | | | | | | | 8.5 | | Map Addressing and Data . | | | | | | | | | | | | | | 8.6 | RDY/IRO | | | | | | | | | | | | | | | 8.7 | | | | | | | | | | | | | | | | 8.8 | | nications Window | | | | | | | | | | | | | | 8.9 | | saction Timeout | | | | | | | | | | | | | | 8.10 | | te Communication | | | | | | | | | | | | | | 8.11 | I <sup>2</sup> C Inter | Communications Return | | | | | | | | | | | | | | 8.11 | | | | | | | | | | | | | | | | | 8.11.1 | I <sup>2</sup> C Streaming | | | | | | | | | | | | | | 0.40 | | I <sup>2</sup> C Event Mode | | | | | | | | | | | | | | 8.12 | | lode Communication | | | | | | | | | | | | | | | 8.12.1 | Events | | | | | | | | | | | | | | | 8.12.2 | Force Communication | | | | <br> | <br> | ٠. | ٠ | | <br>٠ | <br> | . 26 | | 9 | Memo | ry Map I | Register Descriptions | | | | | | | | | | | 27 | | 10 | Order | ing Infor | rmation | | | | | | | | | | | 30 | | | 10.1 | _ | g Code | | | | <br> | <br> | | | | | <br> | . 30 | | | 10.2 | - | ;<br>king | | | | | | | | | | | | | | | 10.2.1 | WLCSP11 Package | | | | | | | | | | | | | | | 10.2.2 | DFN12 Package Marking O | | | | | | | | | | | | | | | 10.2.3 | DFN12 Package Marking O | | | | | | | | | | | | | 11 | Daaka | aa Spaa | eification | | | | | | | | | | | 32 | | 11 | 11.1 | | e Outline Description - WLCS | D11 | | | | | | | | | | | | | 11.2 | _ | e Outline Description - WEGS | | | | | | | | | | | | | | 11.3 | | d Reel Specifications | | | | | | | | | | | | | | 11.3 | rape all | и песторестсаноть | | | • • | <br> | <br> | | • | • | <br>• | <br>• | . 34 | | Α | Memo | ry Map I | Descriptions | | | | | | | | | | | 35 | # 2 Hardware Connection # 2.1 WLCSP11 Pin Diagram Table 2.1: 11-pin WLCSP11 Package | Pin no. | Signal | |---------|----------------| | A7 | VSS | | A5 | SDA | | А3 | VREG | | A1 | CRx1/CTx1 | | В6 | TxA | | B4 | OutA | | B2 | CRx0/CTx0 | | C7 | RDY/MCLR | | C5 | VDD | | C3 | SCL | | C1 | CRx2/CTx2/Bias | # 2.2 DFN12 Pin Diagram Table 2.2: 12-pin DFN Package | Pin no. | Signal | |---------|----------------| | 1 | TxA | | 2 | SDA | | 3 | VDD | | 4 | VREG | | 5 | SCL | | 6 | CRx2/CTx2/Bias | | 7 | CRx0/CTx0 | | 8 | NC | | 9 | CRx1/CTx1 | | 10 | OutA | | 11 | RDY/MCLR | | 12 | VSS | # 2.3 Pin Attributes Table 2.3: Pin Attributes | Pin | no. | Signal name | Signal type | Buffer type | Power source | |---------|-------|----------------|-------------|-------------|--------------| | WLCSP11 | DFN12 | | | | | | B6 | 1 | TxA | Digital | | VREG | | A5 | 2 | SDA | Digital | | VDD | | C5 | 3 | VDD | Power | Power | N/A | | A3 | 4 | VREG | Power | Power | N/A | | C3 | 5 | SCL | Digital | | VDD | | C1 | 6 | CRx2/CTx2/Bias | Analog | | VREG | | B2 | 7 | CRx0/CTx0 | Analog | | VREG | | - | 8 | NC | N/A | | N/A | | A1 | 9 | CRx1/CTx1 | Analog | | VREG | | B4 | 10 | OutA | Digital | | VDD | | C7 | 11 | RDY/MCLR | Digital | | VDD | | A7 | 12 | VSS | Power | Power | N/A | # 2.4 Signal Descriptions Table 2.4: Signal Descriptions | Function | Signal name | Pin | no. | Pin type <sup>i</sup> | Description | |-------------------------|----------------|---------|-------|-----------------------|-----------------------------------------------------------------------------------------------------------------------| | | | WLCSP11 | DFN12 | | | | | CRx0/CTx0 | B2 | 7 | IO | | | | CRx1/CTx1 | A1 | 9 | IO | ProxFusion® channel | | ProxFusion <sup>®</sup> | CRx2/CTx2/Bias | C1 | 6 | IO | | | | TxA | B6 | 1 | 0 | TxA pad | | | OutA | B4 | 10 | 0 | OutA pad | | GPIO | RDY/MCLR | C7 | 11 | Ю | Active pull-up, 200k resistor to VDD. Pulled low during POR, and MCLR function enabled by default. VPP input for OTP | | I <sup>2</sup> C | SDA | A5 | 2 | IO | I <sup>2</sup> C Data | | 1 0 | SCL | C3 | 5 | IO | I <sup>2</sup> C Clock | | | VDD | C5 | 3 | Р | Power supply input voltage | | Power | VREG | А3 | 4 | Р | Internal regulated supply output | | | VSS | A7 | 12 | Р | Analog/Digital Ground | <sup>&</sup>lt;sup>i</sup>Pin Types: I = Input, O = Output, I/O = Input or Output, P = Power # 2.5 Reference Schematic Figure 2.1: 3 Button Self Capacitance Reference Schematic Figure 2.2: Single Proximity/Touch Key and Inductive Sensing Reference Schematic Figure 2.3: Self Capacitive Slider and Inductive Sensing Reference Schematic # 3 Electrical Characteristics # 3.1 Absolute Maximum Ratings | | Min | Max | Unit | |------------------------------------------------------|------|-------------------------|------| | Voltage applied at VDD pin to VSS | 1.71 | 3.5 | V | | Voltage applied to any ProxFusion® pin | -0.3 | VREG | V | | Voltage applied to any other pin (referenced to VSS) | -0.3 | VDD + 0.3<br>(3.5V max) | V | | Storage temperature, T <sub>stg</sub> | -40 | 85 | °C | # 3.2 Recommended Operating Conditions | Recommended | operating conditions | Min | Nom | Max | Unit | |-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------------------|------| | VDD | Supply voltage applied at VDD pin | 1.71 | | 3.5 | V | | VREG | Internal regulated supply output for analog domain | | 1.53 | | V | | VSS | Supply voltage applied at VSS pin | 0 | 0 | 0 | V | | T <sub>A</sub> | Operating free-air temperature | -40 | 25 | 85 | °C | | C <sub>VDD</sub> | Recommended capacitor at VDD | 2*C <sub>VREG</sub> | 3*C <sub>VREG</sub> | | μF | | C <sub>VREG</sub> | Recommended external buffer capacitor at VREG, ESR $\leq$ 200m $\!\Omega$ | 2 | 5 | 13 | μF | | Cx_SELF-VSS | Maximum capacitance of all external electrodes on all ProxFusion® blocks (self-capacitance mode) | - | - | 400 | pF | | Cm_CTX-CRX | Capacitance of all external electrodes on all ProxFusion® blocks (mutual-capacitance mode) | 0.1 | - | 9 | pF | | Cx_CRX-VSS-1M | Maximum capacitance of all external electrodes on all ProxFusion <sup>®</sup> blocks (mutual-capacitance mode @f <sub>xfer</sub> =1MHz) | | | 100 | pF | | Cx_CRX-VSS-4M | Maximum capacitance of all external electrodes on all ProxFusion <sup>®</sup> blocks (mutual-capacitance mode @ f <sub>xfer</sub> =4MHz sensing) | | | 25 | pF | | $\frac{Cx_{CRX-VSS}}{Cm_{CTX-CRX}}$ | Capacitance ratio for optimal SNR in mutual capacitance mode | 10 | | 20 | n/a | | RCx_CRX/CTX | Series (in-line) resistance of all mutual capacitance pins (Tx & Rx pins) in mutual capacitance mode | Oi | 0.47 | 10 <sup>ii</sup> | kΩ | | RCx_SELF | Series (in-line) resistance of all self capacitance pins in self capacitance mode | Oi | 0.47 | 10 <sup>ii</sup> | kΩ | # 3.3 ESD Rating | | | Value | Unit | |--------------------------------------------|-------------------------------------------------------------------|------------|------| | V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>iii</sup> | $\pm~2000$ | V | $<sup>^{\</sup>rm i}$ Nominal series resistance of 470 $\Omega$ is recommended to prevent received and emitted EMI effects. Typical resistance also adds additional ESD protection <sup>&</sup>lt;sup>ii</sup>Series resistance limit is a function of $f_{xfer}$ and the circuit time constant, RC. $R_{max} \times C_{max} = \frac{1}{(6xf_{xfer})}$ where "C" is the pin capacitance to Vss. $<sup>^{\</sup>rm iii}$ JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as $\pm 2000$ V may actually have higher performance. # 3.4 Current Consumption Interface Selection: Event mode | Power mode | Active channels | Report rate [ms] | Typical Cu | urrent [μA] | |------------------|--------------------------------|------------------|------------|-------------| | | | | 1.8V | 3.3V | | | Inductive (1 coil) | 10 | 128 | 129 | | Normal Power | Self-capacitive (3 channels) | 16 | 125 | 125 | | | Mutual Capacitive (2 channels) | 16 | 171 | 172 | | | Inductive (1 coil) | 80 | 10.8 | 11.4 | | Low Power | Self-capacitive (3 channels) | 60 | 37.1 | 37.3 | | | Mutual Capacitive (2 channels) | 60 | 49.8 | 50.5 | | Ultra Low Power | Inductive (1 coil) | 200 | 6.39 | 6.68 | | Ollia Low i owei | Self-capacitive (3 channels) | 160 | 3.85 | 3.88 | | | Mutual Capacitive (2 channels) | 160 | 8.89 | 9.26 | | Halt | NA | 3000 | 1.74 | 1.75 | # 4 Timing and Switching Characteristics #### 4.1 Reset Levels Table 4.1: Reset Levels | Parameter | | Min | Тур | Max | Unit | |------------|-----------------------------------------------------|-------|-------|-------|------| | $V_{VDD}$ | Power-up/down level (Reset trigger) - slope >100V/s | 1.040 | 1.353 | 1.568 | V | | $V_{VREG}$ | Power-up/down level (Reset trigger) - slope >100V/s | 0.945 | 1.122 | 1.304 | V | # 4.2 MCLR Pin Levels and Characteristics Table 4.2: MCLR Pin Characteristics | Parameter | | Conditions | Min | Тур | Max | Unit | |--------------------------|-----------------------------------------|------------|-----------|-----|-----------|------| | \/ | MCLD Input low level voltage | VDD = 3.3V | VSS - 0.3 | | 1.05 | V | | V <sub>IL(MCLR)</sub> | MCLR Input low level voltage | VDD = 1.7V | V33 – 0.3 | - | 0.75 | V | | V | MCI D Input high level voltage | VDD = 3.3V | 2.25 | | VDD + 0.3 | V | | V <sub>IH(MCLR)</sub> | MCLR Input high level voltage | VDD = 1.7V | 1.05 | - | VDD + 0.3 | V | | R <sub>PU(MCLR)</sub> | MCLR pull-up equivalent resistor | | 180 | 210 | 240 | kΩ | | + | MOLD in a transfer width | VDD = 3.3V | | | 15 | | | <sup>t</sup> PULSE(MCLR) | MCLR input pulse width – no trigger | VDD = 1.7V | - | - | 10 | ns | | t <sub>TRIG(MCLR)</sub> | MCLR input pulse width – ensure trigger | | 250 | - | - | ns | Figure 4.1: MCLR Pin Diagram # 4.3 Miscellaneous Timings Table 4.3: Miscellaneous Timings | Parameter | | Min | Тур | Max | Unit | |-------------------|------------------------------------------------------------|-----|----------|------|------| | f <sub>xfer</sub> | Charge transfer frequency (derived from f <sub>OSC</sub> ) | 42 | 500-1500 | 5000 | kHz | # 4.4 Digital I/O Characteristics Table 4.4: Digital I/O Characteristics | Paramet | Parameter | | Min | Тур | Max | Unit | |--------------------|----------------------------------------------------------------------------|----------------------------|-----------|-----|-----------|------| | $V_{OL}$ | SDA & SCL Output low voltage | $I_{sink} = 20mA$ | | | 0.3 | V | | V <sub>OL</sub> | TxA Output low voltage OutA Output low voltage RDY/MCLR Output low voltage | I <sub>sink</sub> = 10mA | | | 0.15 | V | | V <sub>OH</sub> | Output high voltage | I <sub>source</sub> = 20mA | VDD - 0.2 | | | V | | $V_{IL}$ | Input low voltage | | VDD * 0.3 | | | V | | $V_{IH}$ | Input high voltage | | | | VDD * 0.7 | V | | C <sub>b_max</sub> | SDA & SCL maximum bus capacitance | | | | 550 | pF | # 4.5 I<sup>2</sup>C Characteristics Table 4.5: I<sup>2</sup>C Characteristics | Paramet | ter | Test<br>Conditions | VDD | Min | Тур | Max | Unit | |---------------------|-----------------------------------------------------|--------------------|------------|------|-----|------|------| | $f_{SCL}$ | SCL clock frequency | | 1.8V, 3.3V | | | 1000 | kHz | | $t_{\rm HD,STA}$ | Hold time (repeated) START | | 1.8V, 3.3V | 0.26 | | | μS | | t <sub>SU,STA</sub> | Setup time for a repeated START | | 1.8V, 3.3V | 0.26 | | | μS | | $t_{HD,DAT}$ | Data hold time | | 1.8V, 3.3V | 0 | | | ns | | t <sub>SU,DAT</sub> | Data setup time | | 1.8V, 3.3V | 50 | | | ns | | t <sub>SU,STO</sub> | Setup time for STOP | | 1.8V, 3.3V | 0.26 | | | μS | | t <sub>SP</sub> | Pulse duration of spikes suppressed by input filter | | 1.8V, 3.3V | 0 | | 50 | ns | Figure 4.2: I<sup>2</sup>C Mode Timing Diagram # 5 ProxFusion<sup>®</sup> Module The IQS323 contains a single ProxFusion<sup>®</sup> module that uses patented technology to measure and process the sensor data. ### 5.1 Channel Options Self-capacitive, mutual-capacitive, reference tracking and inductive designs are possible with the IQS323. Capacitive Sensing Design Guide: AZD125Inductive Design Layout Guide: AZD115 # 5.2 Low Power Options The IQS323 offers 3 power modes: - > Normal power mode (NP) - > Low power mode (LP) - Typically set to a slower rate than NP - > Ultra-low power mode (ULP) - Optimized firmware setup - Intended for rapid wake-up on a single channel (e.g. distributed proximity event), enabling immediate button response for an approaching user - Other sensor channels are typically sampled at a slower rate in order to optimize power consumption #### 5.3 Count Value The sensing measurement returns a *count value* for each channel. Count values are inversely proportional to capacitance/inductance, and all outputs are derived from this. #### 5.3.1 Max Counts Each channel is limited to having a count value smaller than the configurable limit (<u>Max counts</u>). If the ATI setting or hardware causes measured count values higher than this, the conversion will be stopped, and the max value will be read for that count value. #### 5.3.2 Linearise Counts If the <u>Linearise</u> option is set the IQS323 linearises the counts before reporting them. If this option is set, the counts are inverted and the <u>Invert</u> bit must be appropriately set to ensure correct channel logic. It is recommended to linearise the counts, especially when using the Release UI functionality (Section 7.4). # 5.4 Reference Value/Long-Term Average (LTA) User interaction is detected by comparing the measured count values to some reference value known as the *LTA*. The LTA of a sensor is slowly updated to track changes in the environment and is not updated during user interaction. #### 5.4.1 Reseed Since the *LTA* for a channel is critical for the device to operate correctly, there could be known events or situations which would call for a manual reseed. A reseed takes the latest measured counts, and seeds the *LTA* with this value, therefore updating the value to the latest environment. A reseed command can be given by setting the *Reseed* bit in Table A.30. #### 5.5 Power Mode Timeout In order to optimize power consumption and performance, power modes are "stepped" when the power mode switching is set to 'Automatic'. This moves the device to more power efficient modes when no interaction has been detected for a certain (configurable) time known as the <u>Power Mode Timeout</u>. The value for the power mode to never timeout (i.e the current power mode will never progress to a lower power mode), is 0x00. In addition to 'Automatic' power mode, the IQS323 power mode switching can also be set to 'Automatic No ULP'. This functions identically to 'Automatic' mode except the device will never enter Ultra Low Power (ULP) mode. #### 5.6 Filter Betas An Infinite Impulse Response(IIR) filter is applied to the digitized raw input for both the counts value and the LTA. Damping options for the counts and LTA filters are defined in Table A.26, Table A.27 and Table A.28. #### Damping factor = Beta/256 The <u>Fast Filter Band</u> determines when the fast beta filters are used. If the channel counts drift in the opposite direction to the sensing direction the fast filters are activated until the difference between the *Counts* and *LTA* is less than the fast filter band. Once this condition is met, the normal filters are used again. #### 5.7 Prox and Touch Thresholds Each channel has its own independently settable *Prox* and *Touch* Thresholds. These thresholds, along with the channel's *Counts* and *LTA*, determine whether a channel is in a *Prox* or *Touch* state. Once a channel enters a *Prox* or *Touch* state, a *Prox* or *Touch* event will be triggered if enabled and the corresponding flags in the System Status register will be updated. With non-inverted channel logic and bi-directional sensing disabled, a channel will enter Prox if # (LTA-Counts) > Prox Threshold for more than the number of samples specified by <u>Prox Debounce Enter</u>. The channel will exit *Prox* if the above condition is not met for more than the number of samples set by <u>Prox Debounce Exit</u>. A channel will enter Touch if (LTA-Counts) > Touch Threshold and exit Touch if (LTA-Counts) < (Touch Threshold - Touch Hysteresis) #### 5.8 Channel Timeouts A channel will be reseeded and therefore exit a *Prox* or *Touch* state if it has been in *Prox* or *Touch* for longer than the relevant time specified by the <u>Prox and Touch Event Timeouts</u>. The times specified by the <u>Prox and Touch Event Timeouts</u> apply to all channels and can be disabled on a per channel basis using the *Channel Timeout Disable* bits in Table A.30. # 5.9 Automatic Tuning Implementation (ATI) The ATI is a sophisticated technology implemented in the new ProxFusion<sup>®</sup> devices to allow optimal performance of the devices for a wide range of sensing electrode capacitances and inductance, without modification to external components. The ATI settings allow tuning of various parameters. For a detailed description of ATI, please contact Azoteq. #### 5.10 Automatic Re-ATI # 5.10.1 Description Re-ATI will be triggered if certain conditions are met. One of the most important features of the Re-ATI is that it allows easy and fast recovery from an incorrect ATI, such as when performing ATI during user interaction with the sensor. This could cause the wrong ATI Compensation to be configured, since the user affects the capacitance of the sensor. A Re-ATI would correct this. It is recommended to always have this enabled. When a Re-ATI is performed the <u>ATI Event</u> status bit will be set. It is cleared when read by the master through I<sup>2</sup>C. #### 5.10.2 Conditions for Re-ATI to Activate A Re-ATI is performed when the reference of a channel drifts outside of the acceptable range around the ATI Target. The boundaries where Re-ATI occurs for the channels are adjustable in registers listed in Table A.12. ### Re-ATI Boundary = ATI Target $\pm$ (ATI Band) For example, assume that the ATI target is 800 and that the ATI Band selection is 1/8. The ATI Band would then be $\frac{1}{8} \times 800 = 100$ counts. If Re-ATI is enabled, the ATI algorithm will be repeated under the following conditions: #### LTA > 900 or LTA < 700 The ATI algorithm executes in a short time, and therefore goes unnoticed by the user. I<sup>2</sup>C communications are disabled for the duration of the ATI process. #### 5.10.3 ATI Error After the ATI algorithm is performed, a check is done to see if there was any error with the algorithm. An ATI error is reported if the following is true for any channel after the ATI has completed: > Counts are outside the Re-ATI Boundary upon completion of the ATI algorithm If this condition is met, the <u>ATI Error</u> flag will be set. The flag status is only updated again when a new ATI algorithm is performed. A Re-ATI will not be automatically triggered if an ATI Error occurs. If an ATI Error occurs the master should manually trigger a Re-ATI using the Re-ATI bit in Table A.30. #### 5.11 Sensor Setup To perform a measurement the IQS323 must be configured to display the correct waveform on it's CTx pins. It is also important that the <u>PXS Mode</u> is set correctly and the correct Rxs and Txs have been selected (Table A.9 and Table A.5). Tables A.10 and A.11 show the register settings Wav Pattern 0, Wav Pattern 1 and Wav Pattern Select. Wav Pattern 0 and Wav Pattern 1 configure the waveform to be displayed on the CTx pin and Wav Pattern Select selects whether Wav Pattern 0 or Wav Pattern 1 is displayed on each CTx pin. Writing a 0 to a bit in Wav Pattern Select will output the pattern defined in Wav Pattern 0 on the corresponding CTx. Likewise, writing a 1 will output Wav Pattern 1. Table 5.1 shows the bit definitions for the Wav Pattern Select register. Table 5.1: Wav Pattern Select | Bit3 | Bit2 | Bit1 | Bit0 | |------|------|------|------| | TxA | CTx2 | CTx1 | CTx0 | <sup>&</sup>lt;sup>i</sup>If channel prox and touch timeouts are used then ULP mode should not be used. For automatic power mode switching set the mode to 'Automatic No ULP'. # 5.11.1 Self Capacitance, Mutual Capacitance and Inductive Measurements Table 5.2 shows the values to be written to Wav Pattern 0 and Wav Pattern 1 for each measurement type. In all cases Wav Pattern Select should be set to 0x00. Table 5.2: Recommended Pattern Values | Measurement Type | Wav Pattern 0 | Wav Pattern 1 | |--------------------|---------------|---------------| | Self Capacitance | 0x03 | 0x00 | | Mutual Capacitance | 0x0E | 0x00 | | Inductive | 0x0B | 0x00 | # 6 Hardware Settings Settings specific to hardware and the ProxFusion® Module charge transfer characteristics can be changed. Only certain parameters are described below. The other hardware parameters are not discussed as they should only be adjusted under guidance of Azoteq support engineers. # 6.1 Charge Transfer Frequency The charge transfer frequency ( $f_{xfer}$ ) can be configured using the product GUI, and the relative parameters ( $\underline{Charge\ Transfer\ frequency}$ ) will be provided. For high resistance sensors, it might be needed to decrease $f_{xfer}$ . #### 6.2 Reset #### 6.2.1 Reset Indication After a reset, the <u>Reset Event</u> bit will be set by the system to indicate the reset event occurred. This bit will clear when the master sets the (<u>ACK Reset</u>). If it becomes set again, the master will know a reset has occurred, and can react appropriately. While Reset bit remains set: - > The device will not be able to enter into I<sup>2</sup>C Event mode operation (i.e. streaming communication behavior will be maintained until the Reset bit is cleared) - > During the period of ATI execution, the device will provide communication windows continuously during the ATI process, resulting in a much longer time to finish the ATI routine. #### 6.2.2 Software Reset The IQS323 can be reset by means of an I<sup>2</sup>C command (Soft Reset). #### 6.2.3 Hardware Reset The MCLR/RDY pin (active LOW) can be used to hard reset the device when outside an I<sup>2</sup>C communication window. For more details see Section 4.2. #### 7 Additional Features # 7.1 OutA Functionality *OutA* is a push-pull output pin and can be used either as a general purpose output pin or as an event indicator. Register <u>0xD0</u> controls the behaviour of OutA. #### 7.1.1 OutA as a General Purpose Output Writing a value of 0x0000 to <u>OutA Mask</u> will set the state of OutA to LOW (0V). Writing a value of 0x7FFF to <u>OutA Mask</u> will set the state of OutA to HIGH (VDD). Any other value will result in the behaviour outlined in section 7.1.2. #### 7.1.2 OutA as an Event Indicator If the <u>number of slider channels</u> is set to zero then <u>OutA Mask</u> selects which event in <u>System Status</u> controls OutA. If the <u>number of slider channels</u> is greater than zero then the slider is enabled and <u>OutA Mask</u> selects which event in <u>Gesture Status</u> controls OutA. In both cases OutA can be configured as either active HIGH or active LOW using the most significant bit (bit 15) in *OutA Mask*. Setting this bit to '1' will configure OutA as an active LOW pin while setting it to '0' will configure it as active HIGH. For example, suppose OutA is required to be LOW during a HOLD slider event and HIGH otherwise. With the slider configured, <u>OutA Mask</u> selects from the events in <u>Gesture Status</u>. Since OutA should go LOW during a HOLD event and HIGH otherwise, OutA must be configured to be active LOW and the HOLD event should be selected by setting the fifth bit in <u>OutA Mask</u>. Therefore the value 0x8020 should be written to <u>OutA Mask</u>. #### 7.2 Slider The IQS323 is capable of processing a 3 channel slider with on chip gesture recognition. To configure a 3 channel self-capacitance slider all three channels <u>must be setup</u> as self-capacitance channels. Likewise, for a 3 channel mutual-capacitance slider all three channels <u>must be setup</u> as mutual-capacitance channels. The slider is enabled by setting the <u>number of slider channels</u> to a non-zero value. The slider channels must be enabled (Table A.22). The <u>Enable Status Pointer</u> must be set correctly. This activates the slider when any of the enabled channels are in <u>Touch</u>. The <u>Delta Links</u> determine the order in which the channels are processed. <u>Delta Link</u> values are listed in Table A.24. The <u>Slider Resolution</u> defines the range of slider values. The gesture setup registers must be set in accordance with the <u>Slider Resolution</u>. The <u>Upper Calibration</u> and <u>Lower Calibration</u> values are used to offset the end-points of the slider output co-ordinates so that they match the end-points of the physical slider. The slider output co-ordinates are dynamically filtered based on the <u>Slow/Static Beta</u>, <u>Bottom Speed</u> and <u>Top Speed</u> as in Figure 7.1. If the <u>Static Filter</u> bit is set then then the <u>Slow/Static Beta</u> is used to filter the slider co-ordinates. The filter is no longer dynamic and a constant beta as specified by the Slow/Static Beta is used to filter the slider co-ordinates. Figure 7.1: Slider Filtering when the Static Filter bit is not set #### 7.3 Reference UI The IQS323 implements a Reference User Interface (Reference UI). A reference channel adjusts the LTA of the primary sensing channel by subtracting the change in LTA of the reference channel from the LTA of the primary sensing channel. This subtraction is done when the primary sensing channel is in a Touch or Prox state. The Reference UI eliminates the effect of count drift on the measurement. For example, in wear detect applications the dielectric parameters of the PCB and sensor elements are likely to change over time, resulting in poor sensor performance. By using the Reference UI, the drift in counts due to temperature and/or humidity is accounted for and the sensor performance is not affected by the temperature change. The reference channel sensor should be exposed to the same conditions as the sensing channel, and the user should not be able to affect the counts of the reference channel. A single reference channel can be configured to have multiple follower channel's. However, a follower channel cannot have multiple references. #### 7.3.1 Setting Descriptions Table A.15 shows the register containing the parameters *Channel Mode*, *Reference Sensor ID* and *Follower Event Mask*. The *Follower Weight* is found in Table A.18. A description of these settings is in Table 7.1. Table 7.1: Reference UI Setting Descriptions | Setting | Description | Options | |---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Channel mode | Configure channel as reference or follower | Independent<br>Reference<br>Follower | | Reference Sensor ID | If a channel is selected as a follower then its<br>Reference Sensor ID should be set to select<br>which channel acts as a reference for it. | Selects a channel as a reference channel for the follower that Reference Sensor ID has been set for. Reference Sensor ID must be set to the channel number of the desired reference channel. | | Follower Event Mask | The reference channel should not ATI if the follower is in a Prox or Touch state. This mask must be set to select the follower's Prox and Touch flags in System Status so that ATI is disabled for the reference channel when the follower is in a Prox or Touch state. The follower event mask only needs to be set if the channel is setup as a reference channel. | | | Follower Weight | If the channel is set as a follower channel, this value determines how aggressively it will track the reference channel adjustment. | Bit value/4096 | ### 7.3.2 Example Setup In an example Reference UI setup Channel 0 is set as the follower and Channel 1 is configured as a reference. Since Channel 0 is the follower and Channel 1 is the reference, the *Reference Sensor ID* for Channel 0 should be set to 0x01. This selects Channel 1 as a reference for Channel 0. The *Reference Sensor ID* is not used if the *Channel Mode* is set to 'Reference'. Therefore Channel 1's *Reference Sensor ID* is not used and can be set to 0x00. Since Channel 1 is the reference the *Follower Event Mask* must be set to disable ATI on Channel 1 when Channel 0 is in Prox or Touch. Channel 0's Prox and Touch flags are the first and second bits of the upper byte of *System Status*. To select them, the first and second bits of *Follower Event Mask* should be set to 1. Therefore, 0x03 should be written to *Follower Event Mask* for Channel 1. The *Follower Event Mask* is not used if the *Channel Mode* is set to 'Follower'. Therefore Channel 0's *Follower Event Mask* is not used and can be set to 0x00. Follower Weight must be set for the follower channel. Its value is application specific. Setting the bit value to 4096 will result in the follower channel directly tracking the reference. A value greater than 4096 will cause the follower to track the reference aggresively while a value less than 4096 results in slower tracking. Table 7.2: Reference UI Example Settings | Setting | Channel 0 | Channel 1 | |---------------------|----------------|-----------| | Channel mode | Follower | Reference | | Reference Sensor ID | 0x01 | 0x00 | | Follower Event Mask | 0x00 | 0x03 | | Follower Weight | Bit value/4096 | 0x00 | #### 7.4 Release UI The Release User Interface (Release UI) allows for the detection and release of long term touch and proximity events. In order to do this, the Release UI makes use of an additional LTA, known as the *Activation LTA* (Registers <u>0x20</u>, <u>0x21</u> and <u>0x22</u>). Unlike the standard *LTA*, the *Activation LTA* is continuously updated, even when the channel is in a prox or touch state. The *Activation LTA* is filtered using an IIR beta filter. The filter parameters are found in Table A.29. When a touch or proximity event is detected the LTA is frozen but the Activation LTA is still updated. When the difference between the Counts and Activation LTA is smaller than the *Activation Settling Threshold* (Table A.32) for more than *Delta Snapshot Sample Delay* (Table A.34) samples, the counts delta between the LTA and Counts value (*Delta Snapshot*) is recorded (registers <u>0x23</u>, <u>0x24</u>, <u>0x25</u>). A percentage of the Delta Snapshot, as defined by *Release Delta Percentage* (Table A.34), is used to exit touch and prox conditions. lf (Counts - Activation LTA) > (Delta Snapshot $$\times \frac{\text{Release Delta Percentage}}{128}$$ ) the channel is reseeded and therefore any touch or prox conditions are exited. The Release UI implementation allows for the detection of long term touch events by exiting a touch or prox condition based on the rate at which counts change rather than by comparing the counts to a fixed threshold. #### 7.5 Movement UI The Movement User Interface (Movement UI) is designed to detect movement<sup>i</sup>. This is useful in wear detection applications where there is a distinction between long term touch events in which movement is seen on the channel and long term touch events in which no movement is seen on the channel. For example, a watch worn on a user's wrist will experience variation in counts while in touch. The same watch left on a table could also be in touch but no variation in counts will be seen. A channel with the Movement UI enabled adds an additional LTA known as the *Movement LTA*. The *Movement LTA* is continuously updated even when the channel is in a prox or touch state. While in a touch state, the channel constantly monitors the difference between the *Movement LTA* and *Counts* value. If the difference between the *Movement LTA* and *Counts* value is less than the *Movement Threshold* for more than the *Movement Timeout* the channel is reseeded and its touch state is cleared. <sup>&</sup>lt;sup>i</sup>ULP mode must not be used with the Movement UI. For automatic power mode switching set the mode to 'Automatic No ULP'. The Movement LTA is calculated using an IIR beta filter and it's beta values are found in Table A.29. Together with the *Movement Threshold*, the *Movement LTA Betas* can be adjusted to set how much movement is required to prevent a touch state from timing out and reseeding. # 7.6 Watchdog Timer The IQS323 implements a hardware watchdog timer. The watchdog timer is set to expire after 255ms if not kicked and will trigger a software reset upon expiration. During I<sup>2</sup>C communication the watchdog timer is reset whenever a read or write occurs. Therefore, if the master initiates communication by sending an I<sup>2</sup>C START condition and does not complete the I<sup>2</sup>C transaction the IQS323 will reset after 255ms. The I<sup>2</sup>C transaction is completed either when an I<sup>2</sup>C STOP notification is sent by the master or when the master ends the communication as described in Section 8.9. #### 8 I<sup>2</sup>C Interface # 8.1 I<sup>2</sup>C Module Specification The device supports a standard two wire I<sup>2</sup>C interface with the addition of a RDY (ready interrupt) line. The RDY line is an open-drain active low implementation and indicates a communication window. The RDY pin also serves as a Master Clear (MCLR) and can be used to hard reset the device (Section 6.2.3). Byte level clock stretching is allowed. The communications interface of the IQS323 supports the following: - > Fast-mode-plus standard I<sup>2</sup>C up to 1MHz. - > Streaming data as well as event mode. The IQS323 implements 8-bit addressing with 2 bytes at each address. ### 8.2 I<sup>2</sup>C Address The 7-bit device address is 0x44<sup>i</sup> ('01000100'). The full address byte will thus be 0x89 (read) or 0x88 (write). # 8.3 I<sup>3</sup>C Compatibility This device is not compatible with an I<sup>3</sup>C bus due to clock stretching allowed for data retrieval. # 8.4 Communication During ATI If an ATI event is triggered then I<sup>2</sup>C communications are disabled for the duration of the ATI process. # 8.5 Memory Map Addressing and Data The memory map implements 8-bit addressing. Data is formatted as 16-bit words meaning that two bytes are stored at each address. For example, address 0x10 will provide two bytes. The next two bytes read will be from address 0x11. The 16-bit data is sent in little endian byte order (least significant byte first). #### 8.6 RDY/IRQ The communication has an open-drain active-LOW RDY signal to inform the master that updated data is available. It is optimal for the master to use this as an interrupt input and initiate I<sup>2</sup>C reads accordingly. The RDY line allows the master MCU to be woken from low-power/sleep when user presence is detected by the touch device. It is recommended that the RDY be placed on an interrupt-on-pin-change input on the master. On the IQS323 the RDY line also serves as an MCLR pin. MCLR functionality is described in Section 6.2.3. <sup>&</sup>lt;sup>i</sup>The device will also acknowledge an I<sup>2</sup>C address of 0x45. Writing to this address will cause the IQS323 to enter a debugging mode and should not be done under normal operating conditions. Therefore, both 0x44 and 0x45 are reserved on the I<sup>2</sup>C bus when using the IQS323. #### 8.7 Communications Window When the device has data for the master, it will pull the RDY line LOW. This indicates that the device has opened its *communications window* and is expecting the master to address it. When the communication window is closed the RDY line is released. For information on when the communications window is closed see section 8.9. Transfer of data between the master and slave must occur during the communications window (RDY is LOW). If the master wishes to initiate communication, a *Force Communications Request* must be made, after which the master should wait for the slave to pull RDY LOW before attempting to read or write. Section 8.12.2 describes the *Force Communications Request* sequence. ### 8.8 I<sup>2</sup>C Transaction Timeout If the communication window is not serviced within the $I^2C$ timeout period (in milliseconds), the session is ended (RDY goes HIGH) and processing continues as normal. This allows the system to continue and keep reference values up to date even if the master is not responsive. However, the corresponding data will be missed/lost. The default $I^2C$ timeout period is set to 200ms and can be adjusted in register O(N). The $I^2C$ transaction timeout should be set between 2ms and 230ms. The $I^2C$ transaction timeout is measured from the start of the communications window (RDY goes LOW). Once communication between the master and the IQS323 has begun (START condition on I<sup>2</sup>C lines), the I<sup>2</sup>C transaction timeout is disabled leaving the watchdog timer in control. For more information on the behaviour of the device under these conditions see Section 7.6. #### 8.9 Terminate Communication A standard I<sup>2</sup>C STOP will close the current communication window. If the stop bit disable ( $\underline{Stop\ Bit\ Disable}$ ) is set, the device will not respond to a standard I<sup>2</sup>C STOP. The communication window must be terminated using the end communications command (0xFF) shown in figure 8.1. Figure 8.1: Force Stop Communication Sequence #### 8.10 Invalid Communications Return The device will give an invalid communication response (0xEE) under the following conditions: - > The host is trying to read from a memory map register that does not exist. - > The host is trying to read from the device outside of a communication window (i.e. while RDY = high) ### 8.11 I<sup>2</sup>C Interface The IQS323 has 2 *Interface Types*, as described in the sections below. ### 8.11.1 I<sup>2</sup>C Streaming In I<sup>2</sup>C Streaming mode data is constantly reported at the relevant power mode report rate specified in registers $\underline{0xC1}$ (normal power report rate), $\underline{0xC2}$ (low power report rate) and $\underline{0xC3}$ (ultra low power report rate). #### 8.11.2 I<sup>2</sup>C Event Mode In *Event Mode* the RDY line will only go LOW when one or more of the enabled events are triggered or if the device resets. This is usually enabled since the master does not want to be interrupted unnecessarily during every cycle if no activity occurred. #### 8.12 Event Mode Communication For event mode to function correctly the following requirements must be met: - A device reset, as indicated by the <u>Reset Event</u> flag, must be acknowledged by setting the <u>ACK Reset</u> bit. Setting the <u>ACK RESET</u> bit will clear the <u>RESET Event</u> flag in the <u>System Status</u> register. - > Enabled events must be serviced by reading from the <u>System Status</u> register (0x10) to ensure all event flags are cleared. If these flags are not cleared continuous reporting (RDY interrupts) will persist after every conversion cycle similar to streaming mode. #### 8.12.1 **Events** Events can be individually enabled to trigger communication. Bit definitions can be found in <u>System Status</u> and <u>Gesture Status</u>. Using the *Events Enable* register the events in Table 8.1 can be enabled. Table 8.1: Events Descriptions | Event | Trigger Condition | |-----------|-------------------------------------------------| | ATI Error | There has been an error during the ATI process | | ATI Event | ATI has been triggered | | Power | Power mode has changed | | Slider | A slider gesture has been detected | | Prox | Any channel has entered or exited a Prox state | | Touch | Any channel has entered or exited a Touch state | #### 8.12.2 Force Communication In streaming mode, the IQS323 I<sup>2</sup>C will provide Ready (RDY) windows at intervals specified by the relevant power mode report rate. Ideally, communication with the IQS323 should only be initiated in a RDY window. A communication request described in the figure below will force a RDY window to open. In event mode RDY windows are only provided when an event is reported. A RDY window must be requested to write or read settings outside of this provided window. The minimum and maximum time between the communication request and the opening of a RDY window ( $t_{wait}$ ) is application specific. The average values of $t_{wait}$ are $0.1 \text{ms} \leq t_{wait} \leq 45 \text{ms}^{ii}$ . The communication request sequence is shown in figure 8.2. Figure 8.2: Force Communication Sequence iiPlease contact Azoteq for an application specific value of twait # 9 Memory Map Register Descriptions | Address | Data (16bit) | Notes | | |--------------|-----------------------------------------------------------|------------------------------|--| | 0x00 - 0x09 | Version details | See Table A.1 | | | Read Only | System Information | | | | 0x10 | Systems Status | See Table A.2 | | | 0x11 | Gestures | See Table A.3 | | | 0x12 | Slider Coordinates | 16-bit value | | | 0x13 | Channel 0 Filtered Counts | | | | 0x14 | Channel 0 LTA | | | | 0x15 | Channel 1 Filtered Counts | 16-bit value | | | 0x16 | Channel 1 LTA | To bit value | | | 0x17 | Channel 2 Filtered Counts | | | | 0x18 | Channel 2 LTA | | | | Read Only | Release UI / Movement UI | | | | 0x20 | Channel 0 Activation LTA / Channel 1 Movement LTA | | | | 0x21 | Channel 1 Activation LTA / Channel 1 Movement LTA | | | | 0x22 | Channel 2 Activation LTA / Channel 2 Movement LTA | 16-bit value | | | 0x23 | Channel 0 Delta Snapshot / Movement Status | 10 bit value | | | 0x24 | Channel 1 Delta Snapshot / Not applicable for Movement UI | | | | 0x25 | Channel 2 Delta Snapshot / Not applicable for Movement UI | | | | Read/Write | Sensor 0 Setup | | | | 0x30 | Sensor Setup 0 | See Table A.5 | | | 0x31 | Conversion Frequency Setup | See Table A.6 | | | 0x32 | Prox Control | See Table A.7 /<br>Table A.8 | | | 0x33 | Prox Input and Control | See Table A.9 | | | 0x34 | Pattern Definitions | See Table A.10 | | | 0x35 | Pattern Selection and Engine Bias Current | See Table A.11 | | | 0x36 | ATI Setup | See Table A.12 | | | 0x37 | ATI Base | 16-bit value | | | 0x38 | ATI Multipliers Selection | See Table A.13 | | | 0x39 | Compensation | See Table A.14 | | | Read/Write | Sensor 1 Setup | | | | 0x40 | Sensor Setup | See Table A.5 | | | 0x41 | Conversion Frequency Setup | See Table A.6 | | | 0x42 | Prox Control | See Table A.7 /<br>Table A.8 | | | 0x43 | Prox Input and Control | See Table A.9 | | | 0x44 | Pattern Definitions | See Table A.10 | | | 0x45 | Pattern Selection and Engine Bias Current | See Table A.11 | | | 0x46 | ATI Setup | See Table A.12 | | | 0x47 | ATI Base | 16-bit value | | | 0x48 | ATI Multipliers and Dividers | See Table A.13 | | | 0x49 | Compensation | See Table A.14 | | | Read/Write | Sensor 2 Setup | OCC TABLE A.14 | | | 0x50 | Sensor Setup | See Table A.5 | | | 0x50<br>0x51 | Conversion Frequency Setup | See Table A.5 | | | UXUI | Conversion Frequency Setup | See Table A.7 / | | | 0x52 | Prox Control Tab | | | | 0x53 | Prox Input and Control | See Table A.9 | | | 0x54 | Pattern Definitions | See Table A.10 | | | 0x55 | Pattern Selection and Engine Bias Current | See Table A.11 | |-----------------|---------------------------------------------------------|-------------------| | 0x56 | ATI Setup | See Table A.12 | | 0x57 | ATI Base | 16-bit value | | 0x58 | ATI Multipliers and Dividers | See Table A.13 | | 0x59 | Compensation | See Table A.14 | | Read/Write | Channel 0 Setup | | | 0x60 | Channel 0 Setup | See Table A.15 | | 0x61 | Prox Settings | See Table A.16 | | 0x62 | Touch Settings | See Table A.17 | | 0x63 | Follower Weight | See Table A.18 | | 0x64 | Movement UI Settings (For order codes with Movement UI) | See Table A.19 | | Read/Write | Channel 1 Setup | | | 0x70 | Channel 1 Setup | See Table A.15 | | 0x71 | Prox Settings | See Table A.16 | | 0x72 | Touch Settings | See Table A.17 | | 0x73 | Follower Weight | See Table A.18 | | 0x74 | Movement UI Settings (For order codes with Movement UI) | See Table A.19 | | Read/Write | Channel 2 Setup | 220 .00.07 10 | | 0x80 | Channel 2 Setup | See Table A.15 | | 0x81 | Prox Settings | See Table A.16 | | 0x82 | Touch Settings | See Table A.17 | | 0x83 | Follower Weight | See Table A.18 | | 0x84 | Movement UI Settings (For order codes with Movement UI) | See Table A.19 | | Read/Write | Slider Config | See Table A.19 | | 0x90 | Slider Setup and Calibration | See Table A.20 | | 0x90<br>0x91 | Slider Calibration and Bottom Speed | See Table A.20 | | 0x91<br>0x92 | • | See Table A.21 | | 0x93 | Slider Top Speed Slider Resolution | 16-bit value | | 0x93<br>0x94 | Enable Mask | See Table A.22 | | 0x95 | Enable Status Pointer | See Table A.23 | | 0x95<br>0x96 | Delta Link 0 | See Table A.23 | | | Delta Link 1 | See Table A.24 | | 0x97<br>0x98 | Delta Link 2 | See Table A.24 | | | Dona Liine L | | | Read/Write | Gesture Config | Coo Toble A OF | | 0xA0 | Gesture Enable | See Table A.25 | | 0xA1 | Minimum Time | | | 0xA2 | Max Tap Time | 16-bit value (ms) | | 0xA3 | Max Swipe Time | | | 0xA4 | Min Hold Time | | | 0xA5 | Max Tap Distance | 16-bit value | | 0xA6 Read/Write | Min Swipe Distance Filter Betas | | | | | Coo Toble A OC | | 0xB0 | Counts Filter Betas | See Table A.26 | | 0xB1 | LTA Filter Betas | See Table A.27 | | 0xB2 | LTA Fast Filter Betas See Tal | | | 0xB3 | Activation/Movement LTA Filter Betas | See Table A.29 | | 0xB4 | Fast Filter Band | 16 bit value | | Read/Write | System Control | | | | | O T-I-I- A 00 | | 0xC0<br>0xC1 | System Control Normal Power Mode Report Rate | See Table A.30 | | | | 16-bit value (ms) | |------------|-------------------------------------------------|---------------------------------------| | 0xC3 | Ultra Low Power Mode Report Rate | Range: 0 - 3000 | | 0xC4 | HALT Mode Report Rate | | | 0xC5 | Power Mode Timeout | 16-bit value (ms)<br>Range: 0 - 65000 | | Read/Write | General | | | 0xD0 | OutA Mask | See Section 7.1 | | 0xD1 | I <sup>2</sup> C Transaction Timeout | 16 bit value (ms)<br>Range: 2 - 230 | | 0xD2 | Event Timeouts | See Table A.31 | | 0xD3 | Events Enable and Activation Settling Threshold | See Table A.32 /<br>Table A.33 | | 0xD4 | Release UI Settings / Movement Timeout | See Table A.34 /<br>Table A.35 | | Read/Write | I <sup>2</sup> C Settings | | | 0xE0 | I <sup>2</sup> C Setup | See Table A.36 | | 0xE1 | Hardware ID | See Table A.37 | # 10 Ordering Information # 10.1 Ordering Code | | IQS323 | ZZZ | <u>p</u> | ppb . | |-----------------------|--------|-----|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | IC NAME | IQS323 | = | IQS323 | | | DEFAULT CONFIGURATION | ZZZ | = | 001<br>A01 | 3 button self capacitance with Release UI, configurable via I <sup>2</sup> C 3 button self capacitance with Movement UI, configurable via I <sup>2</sup> C | | PACKAGE TYPE | pp | = | CS<br>DN | WLCSP-11 package<br>DFN-12 package | | BULK PACKAGING | b | = | R | WLCSP-11 Reel (3000pcs/reel)<br>DFN-12 Reel (6000pcs/reel) | Figure 10.1: Order Code Description # 10.2 Top Marking #### 10.2.1 WLCSP11 Package IQS323 pppxx Product Name ppp = product code xx = batchcode # 10.2.2 DFN12 Package Marking Option 1 IQS323 pppxx Product Name ppp = product code xx = batchcode # 10.2.3 DFN12 Package Marking Option 2 Hardware ID (See Table A.37) = 0xF003 IQS3dd pppxx Product Name ppp = product code xx = batchcode Hardware ID (See Table A.37) = 0xF004 IQS3ed pppxx Product Name ppp = product code xx = batchcode # 11 Package Specification # 11.1 Package Outline Description - WLCSP11 Figure 11.1: WLCSP (1.48x1.08) - 11 Package Outline Visual Description Table 11.1: WLCSP (1.48x1.08) - 11 Package Outline Visual Description (mm) | Dimension | Min | Nom | Max | | | | | |-----------|-------|-----------|-------|--|--|--|--| | А | 0.303 | 0.345 | 0.387 | | | | | | A1 | 0.076 | 0.090 | 0.104 | | | | | | A2 | 0.205 | 0.230 | 0.255 | | | | | | D | 1.46 | 1.48 | 1.50 | | | | | | E | 1.06 | 1.08 | 1.10 | | | | | | D1 | | 1.05 BSC | | | | | | | E1 | | 0.700 BSC | | | | | | | b | 0.136 | 0.160 | 0.184 | | | | | | е | | 0.350 BSC | | | | | | # 11.2 Package Outline Description - DFN12 Figure 11.2: DFN (3x3)-12 Package Outline Visual Description Table 11.2: DFN (3x3)-12 Package Outline Visual Description (mm) | Dimension | Min | Nom | Max | | | | | |-----------|-------|-----------|-------|--|--|--|--| | Α | 0.700 | 0.750 | 0.800 | | | | | | A1 | 0.000 | | 0.050 | | | | | | A2 | | 0.203 REF | | | | | | | D | 2.95 | 3.00 | 3.05 | | | | | | Е | 2.95 | 3.00 | 3.05 | | | | | | D1 | 2.35 | 2.40 | 2.45 | | | | | | E1 | 1.65 | 1.70 | 1.75 | | | | | | J | | 2.50 REF | | | | | | | L | 0.400 | 0.450 | 0.500 | | | | | | b | 0.180 | 0.230 | 0.280 | | | | | | е | | 0.500 BSC | | | | | | # 11.3 Tape and Reel Specifications #### **REEL DIMENSIONS** # **TAPE DIMENSIONS** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | Reel Width (W1) ### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE** Figure 11.3: Tape and Reel Specification Table 11.3: Tape and reel Specifications | Package Type | Pins | Reel Diameter (mm) | Reel<br>Width<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|------|--------------------|-----------------------|------------|------------|------------|------------|-----------|------------------| | WLCSP11 | 11 | 179 | 8.4 | 1.35 | 1.75 | 0.5 | 4 | 8 | Q2 | | DFN12 | 12 | 330 | 12.4 | 3.3 | 3.3 | 1.1 | 8 | 12 | Q1 | # **A Memory Map Descriptions** Table A.1: Version Information | Register: | 0x00 - 0x09 | | | | | | |-------------|-------------|----------------|-------------------|-------------------|--|--| | Address | Category | Name | Va | lue | | | | | | | Order Code<br>001 | Order Code<br>A01 | | | | 0x00 | | Product Number | 1106 | 1462 | | | | 0x01 | | Major Version | 1 | | | | | 0x02 | Reserved | Minor Version | 3 | 4 | | | | 0x03 | | Reserved | | | | | | 0x04 | | Heserved | | | | | | 0x05 - 0x09 | | Reserved | | | | | #### Table A.2: System Status | Register: | : | 0x10 | | | | | | | | | | | | | | |-----------|----------------|--------------|-------------|--------------|-------------|--------------|-------------|----------------|--------------|---------------|--------------|----------------|-----------------|----------------|---------------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | CHANNEL_FLAGS | | | | | | | | SYSTEM_FLAGS | | | | | | | | | t Power<br>ode | CH2<br>Touch | CH2<br>Prox | CH1<br>Touch | CH1<br>Prox | CH0<br>Touch | CH0<br>Prox | Reset<br>Event | ATI<br>Error | ATI<br>Active | ATI<br>Event | Power<br>Event | Slider<br>Event | Touch<br>Event | Prox<br>Event | #### > Bit 15-14: Current Power Mode - 00: Normal Power - 01: Low Power - 10: Ultra Low Power - 11: Halt Mode #### > Bit 13-8: CHx Touch and Prox #### For CHx Touch - 0: CHx not in Touch - 1: CHx in Touch #### For CHx Prox - 0: CHx not in Prox - 1: CHx in Prox - > Bit 7: Reset Event - 0: No Reset Event occurred - 1: Reset Event occurred - > Bit 6: ATI Error - 0: No ATI Error occurred - 1: ATI Error occurred - > Bit 5: ATI Active - 0: ATI not active - 1: ATI active - > Bit 4: ATI Event - 0: No ATI Event occurred - 1: ATI Event occurred - > Bit 3: Power Event - 0: No Power Event occurred - 1: Power Event occurred - > Bit 2: Slider Event - 0: No Slider Event occurred - 1: Slider Event occurred - > Bit 1: Touch Event - 0: No Touch Event occurred - 1: Touch Event occurred - > Bit 0: Prox Event - 0: No Prox Event occurred - 1: Prox Event occurred #### Table A.3: Gesture Status | Register: | | 0x11 | | | | | | | | | | | | | | | |-----------|----------|-------|-------|-------|-------|------|------|------|---------------|------|------------------------|------------------------|------------------------|------------------------|------|--| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | RESERVED | | | | | | | | GESTURE_FLAGS | | | | | | | | | | Reserved | | | | | | | Busy | Event | Hold | Flick<br>Nega-<br>tive | Flick<br>Posi-<br>tive | Swipe<br>Nega-<br>tive | Swipe<br>Posi-<br>tive | Тар | | - > Bit 7: Busy - 0: Gestures Idle - 1: Gestures Busy - > Bit 6: **Event** - 0: No Gesture Event occurred - 1: Gesture Event occurred - > Bit 5: Hold - 0: No Hold event detected - 1: Hold event detected - > Bit 4: Flick Negative - 0: No Flick Negative event detected - 1: Flick Negative event detected - > Bit 3: Flick Positive - 0: No Flick Positive event detected - 1: Flick Positive event detected - > Bit 2: Swipe Negative - 0: No Swipe Negative event detected - 1: Swipe Negative event detected - > Bit 1: Swipe Positive - 0: No Swipe Positive event detected - 1: Swipe Positive event detected - > Bit 0: **Tap** - 0: No Tap Event detected - 1: Tap Event detected Table A.4: Movement Status (For order codes with Movement UI) | Register: | | 0x23 | | | | | | | | | | | | | | |-----------|-------------------|-------|-------|-------|-------|------|------|-------------------|------|------|------|------|---------------------------------|---------------------------------|---------------------------------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | MOVEMENT_STATUS_1 | | | | | | | MOVEMENT_STATUS_0 | | | | | | | | | | Reserved | | | | | | | | | | | | Chan-<br>nel 2<br>Move-<br>ment | Chan-<br>nel 1<br>Move-<br>ment | Chan-<br>nel 0<br>Move-<br>ment | ### > Bit 2-0: Channel x Movement Status - 0: No Movement detected on channel x - 1: Movement detected on channel x Table A.5: Sensor Setup | Register: | | 0x30, 0x | 40, 0x50 | | | | | | | | | | | | | |---------------|--------------|--------------|---------------|-------|-------|------|------|---------------|--------------------------------------|------|-------|--------|----------------|--------------------------|------------------------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | TX_SELECT | | | | | | | | SENSOR_SETUP | | | | | | | | Res-<br>erved | CalCap<br>Rx | CalCap<br>Tx | Res-<br>erved | TxA | CTx2 | CTx1 | CTx0 | Res-<br>erved | Release/<br>Moveme<br>UI En-<br>able | | Vbias | Invert | Dual<br>Direct | Lin-<br>earise<br>Counts | Enable<br>Chan-<br>nel | - > Bit 14: CalCap Rx - 0: CalCap Rx not selected - 1: CalCap Rx selected - > Bit 13: CalCap Tx - 0: CalCap Tx not selected - 1: CalCap Tx selected - > Bit 11: **TxA** - 0: TxA disabled - 1: TxA enabled - > Bit 10-8: CTxx - 0: CTxx disabled - 1: CTxx enabled #### > Bit 6: Release/Movement UI Enable - 0: Release/Movement UI disabled - 1: Release/Movement UI enabled ## > Bit 5: FOSC Tx Frequency - 0: Conversion frequency is set by CONV\_FREQ\_PERIOD and CONV\_FREQ\_FRAC - 1: Conversion frequency is 14MHz - > Bit 4: Vbias - 0: Vbias disabled - 1: Vbias voltage output on Cx2 - > Bit 3: Invert - 0: Do not invert channel logic - 1: Invert channel logic - > Bit 2: **Dual Direct** - 0: Single direction thresholds - 1: Dual direction thresholds - > Bit 1: Linearise Counts - 0: Do not Linearise counts - 1: Linearise counts #### > Bit 0: Enable Channel - 0: Channel disabled - 1: Channel enabled #### Table A.6: Conversion Frequency Setup | Register: | | 0x31, 0x | 41, 0x51 | | | | | | | | | | | | | |-----------|-------|----------|--------------|------------|-------|------|------|------|------|------|-------------|------------|-------|------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | ( | CONV_FRE | Q_PERIO | 0 | | | | | | CONV_FR | EQ_FRAC | | | | | | | Cor | nversion Fre | equency Pe | riod | | | | | Con | version Fre | quency Fra | ction | | | #### > Bit 15-8: Conversion Frequency Period - The charge transfer frequency f<sub>xfer</sub> is determined by the values of the Conversion Frequency Fraction and the Conversion Frequency Period. The required value of the Conversion Frequency Period is dependent on the dead time enabled bit (See Table A.9). - Dead time disabled $f_{xfer} = \frac{fosc}{2 \times period + 2}$ - Dead time enabled $f_{\text{xfer}} = \frac{fosc}{2 \times period + 3}$ - Range: 0 127 #### > Bit 7-0: Conversion Frequency Fraction - Set to 127 - > For F<sub>OSC</sub> = 14MHz, a fixed conversion frequency fraction of 127 and dead time enabled, the following values of the conversion frequency period are recommended and will result in the indicated conversion frequency: - 1: 2MHz - 5: 1MHz<sup>i</sup> - 12: 500kHz - 17: 350kHz - 26: 250kHz - 53: 125kHz <sup>&</sup>lt;sup>i</sup>The maximum charge transfer frequency for mutual-capacitance mode (refer to Table A.7) is 1MHz #### Table A.7: Prox Control (IQS3dd) | Register | : | 0x32, 0x | 42, 0x52 | | | | | | | | | | | | | |---------------|-----------------------|---------------|------------|---------------|---------------|----------|--------|-------|--------|------|--------|--------|------|------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | | PROX_ | CTRL_1 | | | | | | | PROX_0 | CTRL_0 | | | | | Res-<br>erved | 0v5<br>Dis-<br>charge | Res-<br>erved | Cs<br>Size | Res-<br>erved | Res-<br>erved | S/H Bias | Select | Max C | Counts | | | PXS | Mode | | | > Bit 15: Reserved Set to 0 > Bit 14: 0v5 Discharge 0: Disabled • 1: Enabled > Bit 13: Reserved Set to 0 > Bit 12: Cs Size ii 0: Use 40pF Cs • 1: Use 80pF Cs > Bit 11: Reserved Set to 0 > Bit 10: Reserved Set to 0 > Bit 9-8: S/H Bias Select 00: 2μA • 01: 5μ*A* • 10: 7μ*A* • 11: 10μ*A* > Bit 7-6: Max Counts 00: 1023 01: 2047 • 10: 4095 • 11: 16383 > Bit 5-0: PXS Mode 0x10: Self-Capacitance • 0x13: Mutual-Capacitance 0x1D: Current Measurement 0x3D: Inductive<sup>iii</sup> #### Table A.8: Prox Control (IQS3ed) | Register | : | 0x32, 0x | 42, 0x52 | | | | | | | | | | | | | |---------------|-----------------------|---------------|----------|--------|---------------|----------|--------|-------|-------|------|-------|--------|------|------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | | PROX_0 | CTRL_1 | | | | | | | PROX_ | CTRL_0 | | | | | Res-<br>erved | 0v5<br>Dis-<br>charge | Res-<br>erved | Cs S | Size | Res-<br>erved | S/H Bias | Select | Max C | ounts | | | PXS | Mode | | | > Bit 15: Reserved Set to 0 > Bit 14: **0v5 Discharge** 0: Disabled 1: Enabled > Bit 13: Reserved Set to 0 > Bit 12-11: **Cs Size** ii • 01: Use 40pF Cs • 11: Use 80pF Cs > Bit 10: Reserved Set to 0 <sup>&</sup>lt;sup>ii</sup>On IQS3ed hardware bit 11 is read only and always set. Bit 12 enables 80pF Cs on both hardware revisions. Header files generated using the product GUI with IQS3ed should not be used with IQS3dd. Doing this could cause reserved bit 11 in Table A.7 to be set, which will prevent the sensing engine from operating normally. iii If CRx2/CTx2/Bias is used as an Rx for an inductive measurement the PXS Mode should be set to Current Measurement #### > Bit 9-8: S/H Bias Select - 00: 2μ*A* - 01: 5μ*A* - 10: 7µA - 11: 10μA ## > Bit 7-6: Max Counts - 00: 1023 - 01: 2047 - 10: 4095 - 11: 16383 #### > Bit 5-0: PXS Mode - 0x10: Self-Capacitance - 0x13: Mutual-Capacitance - 0x1D: Current Measurement - 0x3D: Inductive<sup>iii</sup> Table A.9: Prox Input and Control | Register | | 0x33, 0x4 | 43, 0x53 | | | | | | | | | | | | | |---------------|---------------|----------------------------|---------------------------------------------|------------------------------|-------|------|------|---------------|-----------------------------|---------------|---------------|------|------------------|------|-------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | | RX | SELECT | | | | | | | TG_0 | CTRL | | | | | Res-<br>erved | Res-<br>erved | Internal<br>Refer-<br>ence | Prox<br>En-<br>gine<br>Bias<br>Cur-<br>rent | Calibration<br>Cap<br>Select | Rx2 | Rx1 | Rx0 | Res-<br>erved | Dead<br>Time<br>En-<br>able | Res-<br>erved | Res-<br>erved | | ox Cycle<br>lect | Rese | erved | - > Bit 15: Reserved - Set to 0 - > Bit 14: Reserved - Set to 0 - > Bit 13: Internal Reference - 0: Internal Reference disabled - 1: Internal Reference enabled - > Bit 12: Prox Engine Bias Current - 0: Prox Engine Bias Current disabled - 1: Prox Engine Bias Current enabled - > Bit 11: Calibration Capacitor Select - 0: Calibration Capacitor enabled - Calibration Capacitor disabled - > Bit 10-8: **Rxx** - 0: Rxx Disabled - 1: Rxx Enabled - > Bit 7: Reserved - Set to 1 - > Bit 6: Dead Time Enable - 0: Dead Time Disabled - 1: Dead Time Enabled - > Bit 4: Reserved - Set to 0 - > Bit 3-2: Auto Prox Cycle Select - Number of conversions before each interrupt is generated in Auto Mode - 00: 4 - 01:8 - 10: 16 - 11: 32 - > Bit 1-0: Reserved - Set to 11 #### Table A.10: Pattern Definitions | Register: | | 0x34, 0x | 44, UX54 | | | | | | | | | | | | | |-----------|-----------------------------|----------|----------|--------|-------|------|------|------|-------------|-----------|----------|-----------|---------|--------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | | PATTERN | _SETUP | | | | | | C | ALCAP_IN | IACTIVE_R | Х | | | | | Wav Pattern 1 Wav Pattern 0 | | | | | | | | Calibration | Capacitor | | | Inactiv | ve Rxs | | > Bit 15-12: Wav Pattern 1 See Section 5.11 > Bit 11-8: Wav Pattern 0 See Section 5.11 > Bit 7-4: Calibration Capacitor • Calibration Capacitor size = 0.5pF x Calibration Capacitor Max value = 7 (Calibration Capacitor size = 3.5pF) > Bit 3-0: Inactive Rxs Selects state of Cx's when not in use 0x00: Floating0x05: Bias voltage0x0A: VSS0x0F: VREG #### Table A.11: Pattern Selection and Engine Bias Current | Register: | | 0X35, 0X | 45, UX55 | | | | | | | | | | | | | |-----------|--------------------------|----------|----------|-------|-------|------|------|------|------|------|-----------|------------|------|------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | BIAS_CURRENT | | | | | | | | | | PATTERN | SELECT | | | | | | Engine Bias Current Trim | | | | | | | | | | Wav Patte | ern Select | | | | # > Bit 15-12: Engine Bias Current - Signed value (MSB is sign bit) - Bias Current = Engine Bias Current x $3\mu A$ + Engine Bias Current Trim x 200nA - > Bit 11-8: Engine Bias Current Trim - 4 bit Engine Bias Current Trim Value - > Bit 7-0: Wav Pattern Select - Select which pattern is displayed on which Cx - See Section 5.11 #### Table A.12: ATI Setup | Register: | | 0x36, 0x | 46, 0x56 | | | | | | | | | | | | | |-----------|-------|----------|----------|-------|-------|-------------|------|----------|------|------|--------|-------|------|------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | | ATI_SE | TUP_1 | | | | | | | ATI_SI | TUP_0 | | | | | | | | | | | ATI<br>Band | | ATI Mode | | | | | | | | > Bit 15-4: ATI Resolution Factor • ATI TARGET = ACTUAL ATI BASE x ATI Resolution Factor > Bit 3: **ATI Band** • 0: Small ATI Band = $(\frac{1}{16} \times \text{ATI TARGET})$ • 1: Large ATI Band = $(\frac{1}{8} \times \text{ATI TARGET})$ > Bit 2-0: ATI Mode 000: Disabled 001: Compensation Only 010: ATI from Compensation Divider011: ATI from Fine Fractional Divider • 100: Full #### Table A.13: ATI Multipliers and Dividers | Register: | | 0x38, 0x | 48, 0x58 | | | | | | | | | | | | | |-----------|----------------------------------------------------|----------|----------|-------|-------|------|------|-------------|--------------|------|-------|--------|------------|---------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | | ATI | FINE | | | | | | | ATI_C | DARSE | | | | | | Fine Fractional Multiplier Fine Fractional Divider | | | | | | Co | arse Fracti | onal Multipl | ier | | Coarse | Fractional | Divider | | #### Table A.14: Compensation | Register: | | 0x39, 0x | 49, 0x59 | | | | | | | | | | | | | |-----------|-------------------------------|----------|----------|---------|-------|------|------|------|------|-------|----------|---------|------|------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | Α | TI_COMPE | NSATION | 1 | | | | | Α | TI_COMPE | NSATION | 0 | | | | | Compensation Divider Reserved | | | | | | | | | Compe | nsation | | | | | #### Table A.15: Channel Setup | Register: | | 0x60, 0x | 70, 0x80 | | | | | | | | | | | | | |-----------|-------|----------|------------|-----------|-------|------|------|------|-----------|-----------|--------|-------|--------|---------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | | FOLLOW | ER_MASK | | | | | | | REF_UI | SETUP | | | | | | | | Follower E | vent Mask | | | | | Reference | Sensor ID | | | Channe | el Mode | | > Bit 15-8: Follower Event Mask Masks the events in the upper byte of System Status > Bit 7-4: Reference Sensor ID Select Reference Sensor > Bit 3-0: Channel Mode 00: Independent01: Follower10: Reference #### Table A.16: Prox Settings | Register: | | 0x61, 0x | 71, 0x81 | | | | | | | | | | | | | |-----------|----------------------------------------|----------|----------|-------|-------|------|------|------|------|------|---------|---------|------|------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | PROX_DEBOUNCE | | | | | | | | | | PROX_TH | RESHOLD | | | | | | Prox Debounce Exit Prox Debounce Enter | | | | | | | | | | Prox Th | reshold | | | | #### > Bit 15-12: Prox Debounce Exit - 0000: Prox Debounce Exit disabled - Number of debounce conversions on Prox Exit (4-bit value) #### > Bit 11-8: Prox Debounce Enter - 0000: Prox Debounce Enter disabled - Number of debounce conversions on Prox Enter (4-bit value) #### > Bit 7-0: Prox Threshold 8 bit value #### Table A.17: Touch Settings | Register | : | 0x62, 0x | 72, 0x82 | | | | | | | | | | | | | |----------|-------|----------|----------|-----------|-------|------|----------|----------|------|------|---------|----------|------|------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | STERESIS | | | | | TOUCH_TI | HRESHOLD | ) | | | | | | | | | | | Touch H | ysteresis | | | | | | | Touch T | hreshold | | | | # > Bit 15-12: **Touch Hysteresis** • Touch Hysteresis = $\frac{Touch \ Hysteresis}{256} \times Touch \ Threshold$ ## > Bit 7-0: Touch Threshold • Touch Threshold = $\frac{Threshold \times LTA}{256}$ #### Table A.18: Follower Weight | Register: | | 0x63, 0x | 73, 0x83 | | | | | | | | | | | | | |-----------|-------|----------|----------|--------|-------|------|---------|----------|------|------|---------|--------|------|------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | F | OLLOWER | WEIGHT | _1 | | | | | F | OLLOWER | WEIGHT | 0 | | | | | | | | | | | Followe | r Weight | | | | | | | | ## > Bit 15-0: Follower Weight • Follower Weight = $\frac{Weight}{4096}$ #### Table A.19: Movement UI Settings (For order codes with Movement UI) | Registe | er: | 0x64, 0x | 74, 0x84 | | | | | | | | | | | | | |---------|------------------------------------------------|----------|----------|--------|-------|------|------|------|------|------|----------|-----------|------|------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | M | OVEMENT | DEBOUN | CE | | | | | MC | OVEMENT_ | THRESHO | LD | | | | | Movement Debounce Exit Movement Debounce Enter | | | | | | | | | | Movement | Threshold | | | | ## > Bit 15-12: Movement Debounce Exit - 0000: Movement Debounce Exit disabled - Number of debounce conversions on Movement Exit (4-bit value) ## > Bit 11-8: Movement Debounce Enter - 0000: Movement Debounce Enter disabled - Number of debounce conversions on Movement Enter (4-bit value) # > Bit 7-0: Movement Threshold 8 bit value #### Table A.20: Slider Setup and Calibration | Register: | | 0x90 | | | | | | | | | | | | | | |-------------------------|-------|-------|---------|----------|-------|------|------|---------------|------------------|------|--------------|-------|------|-------------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | L | OWER_CA | LIBRATIO | N | | | | | | SLIDER | SETUP | | | | | Lower Calibration Value | | | | | | | | Res-<br>erved | Static<br>Filter | Slo | ow/Static Be | eta | To | otal Channe | els | #### > Bit 15-8: Lower Calibration Value 8-bit value > Bit 6: Static Filter - 0: Slider output is dynamically filtered - 1: Slider output is filtered using the Slow/Static Beta - > Bit 5-3: Slow/Static Beta 3-bit value - > Bit 2-0: Total Channels - Number of channels to use for slider Table A.21: Slider Calibration and Bottom Speed | Register: | | 0x91 | | | | | | | | | | | | | | |-----------|-------|-------|--------|--------|-------|------|------|------|------|------|----------|------------|------|------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | | BOTTON | _SPEED | | | | | | ı | JPPER_CA | LIBRATIO | V | | | | | | | Bottom | Speed | | | | | | | Upper C | alibration | | | | > Bit 15-8: Bottom Speed 8-bit value > Bit 7-0: Upper Calibration 8-bit value #### Table A.22: Enable Mask | Register: | | 0x94 | | | | | | | | | | | | | | |-----------|-------|-------|--------|--------|-------|------|--------|--------|------|------|--------|--------|------|------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | | ENABLE | MASK_1 | | | | | | | ENABLE | MASK_0 | | | | | | | | | | | | Enable | e Mask | | | | | | | | - > Bit 0: Channel 0 Enable - 0: Channel 0 Disabled for Slider - 1: Channel 0 Enabled for Slider - > Bit 1: Channel 1 Enable - 0: Channel 1 Disabled for Slider - 1: Channel 1 Enabled for Slider - > Bit 2: Channel 2 Enable - 0: Channel 2 Disabled for Slider - 1: Channel 2 Enabled for Slider #### Table A.23: Enable Status Pointer | Register: | | 0x95 | | | | | | | | | | | | | | |-----------|-------|-------|----------|----------|-------|------|------------|--------------|------|------|----------|----------|------|------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | ENA | BLE_STAT | US_POINT | ER_1 | | | | | ENA | BLE_STAT | US_POINT | ER_0 | | | | | | | | | | | Enable Sta | atus Pointer | | | | | | | | ## > Bit 15-0: Enable Status Pointer Enables slider when any channel is in touch ## For order codes with Release UI 0x552: Slider active in Touch ## For order codes with Movement UI 0x558: Slider active in Touch # Table A.24: Delta Links | Register: | | 0x96, 0x | 97, 0x98, 0 | x99 | | | | | | | | | | | | |-----------|-------|----------|-------------|---------|-------|------|-------|--------|------|------|-------|---------|------|------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | | DELTA | LINKX_1 | | | | | | | DELTA | LINKX_0 | | | | | | | | | | | | Delta | Link X | | | | | | | | ## > Bit 15-0: **Delta Link X** - Select element order per channel Delta Link number corresponds with slider element order #### For order codes with Release UI - 0x000: Disabled - 0x430: Channel 0 enabled for element - 0x472: Channel 1 enabled for element - 0x4B4: Channel 2 enabled for element #### For order codes with Movement UI - 0x000: Disabled - 0x430: Channel 0 enabled for element - 0x474: Channel 1 enabled for element - 0x4B8: Channel 2 enabled for element #### Table A.25: Gesture Enable | Register: | | 0xA0 | | | | | | | | | | | | | | |-----------|-------|-------|-------|-------|-------|------|------|------|------|-------|---------|---------------------|----------------------|----------------------|--------------------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | | RESE | RVED | | | | | | | GESTURE | _ENABLE | | | | | | | | Rese | erved | | | | | Rese | erved | | Hold<br>En-<br>able | Flick<br>En-<br>able | Swipe<br>En-<br>able | Tap<br>En-<br>able | > Bit 3: Hold Enable 0: Hold disabled 1: Hold enabled > Bit 2: Flick Enable0: Flick disabled 1: Flick enabled > Bit 1: Swipe Enable • 0: Hold disabled 1: Hold enabled > Bit 0: Tap Enable 0: Tap disabled • 1: Tap enabled #### Table A.26: Counts Filter Betas | Register: | | 0xB0 | | | | | | | | | | | | | | |-----------|-------|-------|-----------|------------|-------|------|------|------|------|------|------------|-------------|------|------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | | LP_COUN | TS_FILTER | l | | | | | | NP_COUN | TS_FILTER | t | | | | | | - 1 | Low Power | Counts Bet | а | | | | | N | ormal Powe | er Count Be | ta | | | #### Table A.27: LTA Filter Betas | Register: | | 0xB1 | | | | | | | | | | | | | | |-----------|-------|-------|----------|------------|-------|------|------|------|------|------|------------|-------------|------|------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | | LP_LTA | FILTER | | | | | | | NP_LTA | FILTER | | | | | | | | Low Powe | r LTA Beta | | | | | | 1 | Normal Pow | er LTA Beta | a | | | #### Table A.28: LTA Fast Filter Betas | Register: | 0xB2 | | | | | | | | | | | | | | |-------------|-------|------------|------------|-------|------|------|------|------|------|------------|------------|------|------|------| | Bit15 Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | L | P_LTA_FAS | ST_FILTEF | t | | | | | 1 | NP_LTA_FA | AST_FILTE | R | | | | | Lo | w Power L1 | A Fast Bet | а | | | | | No | rmal Power | LTA Fast E | leta | | | #### Table A.29: Activation/Movement LTA Filter Betas | Register: | | 0xB3 | | | | | | | | | | | | | | |-----------|---------|-----------|--------------|------------|-----------|--------|------|------|-----------|------------|------------|------------|-----------|--------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | L | P_ACTIV | ATION_LTA | _FILTER/L | P_MOVEM | ENT_LTA_I | FILTER | | - 1 | NP_ACTIVA | TION_LTA | FILTER/N | P_MOVEN | IENT_LTA_ | FILTER | | | | - 1 | Low Power | Activation/N | Novement L | TA Beta | | | | No | rmal Power | Activation | Movement ( | LTA Beta | | | #### Table A.30: System Control | Register: | | 0xC0 | | | | | | | | | | | | | | |-----------|-------|----------|--------|----------|-------------------------------------|-------------------------------------|-------------------------------------|------------------------|------|------------|--------|---------|------------|---------------|--------------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | Cł | TIMEOU | T_DISABL | E | | | | | | SYSTEM | CONTROL | | | | | | | Reserved | | | CH2<br>Time-<br>out<br>Dis-<br>able | CH1<br>Time-<br>out<br>Dis-<br>able | CH0<br>Time-<br>out<br>Dis-<br>able | Inter-<br>face<br>Type | | Power Mode | е | Reseed | Re-<br>ATI | Soft<br>Reset | ACK<br>Reset | # > Bit 10-8: CHx Timeout Disable - 0: Global prox and touch timeouts enabled for channel - 1: Global prox and touch timeouts disabled for channel #### > Bit 7: Interface Selection - 0: I<sup>2</sup>C Streaming - 1: I<sup>2</sup>C Events #### > Bit 6-4: Power Mode - 000: Normal Power Mode - 001: Low Power Mode - 010: Ultra Low Power Mode - 011: Halt Mode - 100: Automatic - 101: Automatic No ULP #### > Bit 3: **Reseed** - 0: No Reseed - 1: Trigger Reseed ## > Bit 2: Re-ATI - 0: No Re-ATI # 1: Trigger Re-ATI> Bit 1: Soft Reset - 0: No Soft Reset - 1: Trigger Soft Reset #### > Bit 0: ACK Reset - 0: No ACK Reset - 1: ACK Reset #### Table A.31: Event Timeouts | Register: | | 0xD2 | | | | | | | | | | | | | | |-----------|-------|-------|-----------|------------|-------|------|------|------|------|------|-----------|-----------|------|------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | то | UCH_EVE | NT_TIMEC | UT | | | | | P | ROX_EVEN | IT_TIMEOU | JT | | | | | | | Touch Eve | nt Timeout | | | | | | | Prox Ever | t Timeout | | | | #### > Bit 15-8: Touch Event Timeout Touch Event Timeout = Touch Event Timeout x 512ms ## > Bit 7-0: **Prox Event Timeout** • Prox Event Timeout = Prox Event Timeout x 512ms #### Table A.32: Events Enable and Activation Settling Threshold (For order codes with Release UI) | Register: | | 0xD3 | | | | | | | | | | | | | | |-----------|-------|-------|--------------|--------------|-------|------|------|---------------|--------------|---------------|---------------|----------------|-----------------|----------------|---------------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | AC | TIVATION | THRESHO | LD | | | | | | <b>EVENTS</b> | ENABLE | | | | | | | Act | ivation Sett | tling Thresh | iold | | | Res-<br>erved | ATI<br>Error | Res-<br>erved | ATI<br>Event | Power<br>Event | Slider<br>Event | Touch<br>Event | Prox<br>Event | #### Table A.33: Events Enable (For order codes with Movement UI) | Register: | | 0xD3 | | | | | | | | | | | | | | |-----------|-------|-------|-------|----------|-------|------|------|------|--------------|---------------|---------------|----------------|-----------------|----------------|---------------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | | RESE | RVED | | | | | | | <b>EVENTS</b> | ENABLE | | | | | | | | | Reserved | | | | | ATI<br>Error | Res-<br>erved | ATI<br>Event | Power<br>Event | Slider<br>Event | Touch<br>Event | Prox<br>Event | > Bit 15-8: Activation Settling Threshold 8 bit value > Bit 6: ATI Error Mask • 0: ATI Error disabled • 1: ATI Error enabled > Bit 4: ATI Event Mask 0: ATI Event disabled 1: ATI Event enabled > Bit 3: Power Event Mask 0: Power Event disabled 1: Power Event enabled > Bit 2: Slider Event Mask 0: Slider Event disabled 1: Slider Event enabled> Bit 1: Touch Event Mask 0: Touch Event disabled 1: Touch Event enabled > Bit 0: Prox Event Mask 0: Prox Event disabled 1: Prox Event enabled #### Table A.34: Release UI Settings (For order codes with Release UI) | Register: | | 0xD4 | | | | | | | | | | | | | | |-----------|-------|-------|-----------|------------|-------|------|------|------|------|------|-------------|------------|-------|------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | DELT | A_SNAP_S | SAMPLE_D | ELAY | | | | | RELE | ASE_DELT | A_PERCEI | NTAGE | | | | | | Delt | a Snapsho | t Sample D | elay | | | | | R | elease Delt | a Percenta | ge | | | ## > Bit 15-8: Delta Snapshot Sample Delay 8-bit value # > Bit 7-0: Release Delta Percentage • Release Delta Percentage = Release Delta Percentage = 128 #### Table A.35: Movement Timeout (For order codes with Movement UI) | Register: | | 0xD4 | | | | | | | | | | | | | | |-----------|-------|-------|---------|---------|-------|------|---------|-----------|------|------|---------|---------|------|------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | M | OVEMENT | TIMEOUT | _1 | | | | | M | OVEMENT | TIMEOUT | _0 | | | | | | | | | | | Movemen | t Timeout | | | | | | | | #### > Bit 15-0: Movement Timeout Movement Timeout = Movement Timeout x 512ms #### Table A.36: I2C Settings | Register: | | 0xE0 | | | | | | | | | | | | | | |-----------|-------|-------|-------|-------|-------|------|-------|------|------|------|-------|-------|------|------------------------------|-----------------------------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | | RESE | RVED | | | | | | | I2C_S | SETUP | | | | | | | | | | | Rese | erved | | | | | | | R/W<br>Check<br>Dis-<br>able | Stop<br>Bit<br>Dis-<br>able | > Bit 1: Read/Write Check Disable 0: Read/Write Check enable 1: Read/Write Check disabled Bit 0: Stop Bit Disable 0: Stop Bit enabled • 1: Stop Bit disabled Table A.37: Hardware ID | Register: | | 0xE1 | | | | | | | | | | | | | | |-----------|-------|-------|-------|-------|-------|------|-------|--------|------|------|------|------|------|------|------| | Bit15 | Bit14 | Bit13 | Bit12 | Bit11 | Bit10 | Bit9 | Bit8 | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | | HW_ | ID_1 | | | | | | | HW_ | ID_0 | | | | | | | | | | | | Hardw | are ID | | | | | | | | > Bit 15-0: Hardware ID iv 0xF003: IQS3dd 0xF004: IQS3ed #### **Contact Information** | | USA | Asia | South Africa | |---------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------| | Physical<br>Address | 11940 Jollyville<br>Suite 120-S<br>Austin<br>TX 78759<br>USA | Room 501A, Block A<br>T-Share International Centre<br>Taoyuan Road, Nanshan District<br>Shenzhen, Guangdong, PRC | 1 Bergsig Avenue<br>Paarl<br>7646<br>South Africa | | Postal<br>Address | 11940 Jollyville<br>Suite 120-S<br>Austin<br>TX 78759<br>USA | Room 501A, Block A<br>T-Share International Centre<br>Taoyuan Road, Nanshan District<br>Shenzhen, Guangdong, PRC | PO Box 3534 Paarl 7620 South Africa | | Tel | +1 512 538 1995 | +86 755 8303 5294<br>ext 808 | +27 21 863 0033 | | Email | info@azoteq.com | info@azoteq.com | info@azoteq.com | Visit www.azoteq.com for a list of distributors and worldwide representation. Patents as listed on www.azoteq.com/patents-trademarks/ may relate to the device or usage of the device. Azoteq<sup>®</sup>, Crystal Driver<sup>®</sup>, IQ Switch<sup>®</sup>, ProxSense<sup>®</sup>, ProxFusion<sup>®</sup>, LightSense<sup>™</sup>, SwipeSwitch<sup>™</sup>, and the logo are trademarks of Azoteq. The information in this Datasheet is believed to be accurate at the time of publication. Azoteq uses reasonable effort to maintain the information up-to-date and accurate, but does not warrant the accuracy, completeness or reliability of the information contained herein. All content and information are provided on an "as is" basis only, without any representations or warranties, express or implied, of any kind, including representations about the suitability of these products or information for any purpose. Azoteq disclaims all warranties and conditions with regard to these products and information, including but not limited to all implied warranties and conditions of merchantability, fitness for a particular purpose, title and non-infringement of any third party intellectual property rights. Azoteq assumes no liability for any damages or injury arising from any use of the information or the product or caused by, without limitation, failure of performance, error, omission, interruption, defect, delay in operation or transmission, even if Azoteq has been advised of the possibility of such damages. The applications mentioned herein are used solely for the purpose of illustration and Azoteq makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Azoteg products are not authorized for use as critical components in life support devices or systems. No licenses to patents are granted, implicitly, express or implied, by estoppel or otherwise, under any intellectual property rights. In the event that any of the abovementioned limitations or exclusions does not apply, it is agreed that Azoteq's total liability for all losses, damages and causes of action (in contract, tort (including without limitation, negligence) or otherwise) will not exceed the amount already paid by the customer for the products. Azoteq reserves the right to alter its products, to make corrections, deletions, modifications, enhancements, improvements and other changes to the content and information, its products, programs and services at any time or to move or discontinue any contents, products, programs or services without prior notification. For the most up-to-date information and binding Terms and Conditions please refer to www.azoteq.com.