Advance Information http://onsemi.com # Inverter IPM for 3-phase Motor Drive #### Overview This "Inverter IPM" is highly integrated device containing all High Voltage (HV) control from HV-DC to 3-phase outputs in a single SIP module (Single-In line Package). Output stage uses IGBT/FRD technology and implements Under Voltage Protection (UVP). Internal Boost diodes are provided for high side gate boost drive. #### **Function** - Single control power supply due to Internal bootstrap circuit for high side pre-driver circuit - All control input and status output are at low voltage levels directly compatible with microcontrollers. - Built-in cross conduction prevention. - Externally accessible embedded thermistor for substrate temperature measurement #### Certification • UL1557 (File number: E339285). #### **Specifications** **Absolute Maximum Ratings** at $Tc = 25^{\circ}C$ | Parameter | Symbol | Remarks | Ratings | Unit | |----------------------------|-----------------|---------------------------------------------|-------------|------| | Supply voltage | Vcc | P to U-, V-, W-, surge<500V *1 | 450 | V | | Collector-emitter voltage | VCE | P to U, V, W or U, V, W, to U-, V-, W- | 600 | V | | Outrast assument | | P,U-,V-,W-,U,V,W terminal current | ±10 | Α | | Output current | lo | P,U-,V-,W-,U,V,W terminal current, Tc=100°C | ±5 | Α | | Output peak current | lop | P,U-,V-,W-,U,V,W terminal current, P.W.=1ms | ±20 | Α | | Pre-driver voltage | VD1,2,3,4 | VB1 to U, VB2 to V, VB3 to W, VDD to VSS *2 | 20 | V | | Input signal voltage | V <sub>IN</sub> | HIN1, 2, 3, LIN1, 2, 3 | -0.3 to VDD | V | | FLTEN terminal voltage | VFLTEN | FLTEN terminal | -0.3 to VDD | V | | Maximum power dissipation | Pd | IGBT per 1 channel | 31.2 | W | | Junction temperature | Tj | IGBT, FRD, Pre-Driver IC | 150 | °C | | Storage temperature | Tstg | | -40 to +125 | °C | | Operating case temperature | Tc | IPM case | -20 to +100 | °C | | Tightening torque | | A screw part *3 | 0.9 | Nm | | Withstand voltage | Vis | 50Hz sine wave AC 1 minute *4 | 2000 | VRMS | Reference voltage is "VSS" terminal voltage unless otherwise specified. Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. This document contains information on a new product. Specifications and information herein are subject to change without notice. #### ORDERING INFORMATION See detailed ordering and shipping information on page 15 of this data sheet. <sup>\*1:</sup> Surge voltage developed by the switching operation due to the wiring inductance between P and U-(V-, W-) terminal. <sup>\*2:</sup> Terminal voltage: VD1=VB1-U, VD2=VB2-V, VD3=VB3-W, VD4=VDD-VSS. <sup>\*3:</sup> Flatness of the heat-sink should be 0.15mm and below. <sup>\*4:</sup> Test conditions : AC2500V, 1 second. **Electrical Characteristics** at Tc = 25°C, VD1, VD2, VD3, VD4 = 15V | Parameter | Symbol | Conditions | Test<br>circuit | MIN | TYP | MAX | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------|-----------------|------|------|------|--------| | Power output section | | | | | | | | | Collector-emitter cut-off current | ICE | V <sub>CE</sub> = 600V | F: 4 | - | - | 100 | μA | | Bootstrap diode reverse current | IR(BD) | VR(BD) = 600V | Fig.1 | - | - | 100 | μA | | Collector to emitter saturation voltage | ) (OAT) | Ic = 10A, Tj=25°C | F: 0 | - | 1.6 | 2.4 | ., | | | V <sub>CE</sub> (SAT) | Ic = 5A, Tj=100°C | Fig.2 | | 1.4 | - | V | | D'a la famora do alta ma | \/_ | IF = 10A, Tj=25°C | F: 0 | - | 1.4 | 2.1 | V | | Diode forward voltage | VF | IF = 5A, Tj=100°C | Fig.3 | | 1.2 | - | V | | li un ation de casa | θj-c(T) | IGBT | | - | - | 4 | °C W | | Junction to case thermal resistance | θj-c(D) | FWD | 1 | - | - | 6 | °C /VV | | Control (Pre-driver) section | | | | | | | | | Dec delices a second discipation | ın | VD1,2,3 = 15V | F: 4 | - | 0.08 | 0.4 | ^ | | Pre-driver power dissipation | ID | VD4 = 15V | Fig.4 | - | 1.6 | 4 | mA | | High level Input voltage | Vin H | HIN1,HIN2,HIN3, | - | 2.5 | - | - | V | | Low level Input voltage | Vin L | LIN1,LIN2,LIN3 to V <sub>SS</sub> | ı | - | - | 0.8 | V | | Logic 1 input leakage current | I <sub>IN+</sub> | VIN=+3.3V | ı | - | 100 | 143 | μΑ | | Logic 0 input leakage current | I <sub>IN-</sub> | VIN=0V | ı | - | - | 2 | μA | | FLTEN terminal sink current | IoSD | FAULT:ON / VFLTEN=0.1V | ı | - | 2 | ı | mA | | FLTEN clearance delay time | FLTCLR | From time fault condition clear | - | 1.0 | 2.0 | 3.0 | ms | | ELTEN Threehold | VEN+ | VEN rising | - | - | - | 2.5 | V | | FLTEN Threshold | VEN- | VEN falling | 1 | 0.8 | - | - | V | | ITRIP threshold voltage | VITRIP | ITRIP(16) to V <sub>SS</sub> (29) | - | 0.44 | 0.49 | 0.54 | V | | ITRIP to shutdown propagation delay | t <sub>ITRIP</sub> | | 1 | 340 | 550 | 800 | ns | | ITRIP blanking time | t <sub>ITRIPBL</sub> | | ı | 250 | 350 | ı | ns | | $V_{CC}$ and $V_{BS}$ supply undervoltage protection reset | V <sub>CCUV+</sub> | | | 10.5 | 11.1 | 11.7 | V | | So a series and | V <sub>BSUV+</sub> | | | | | | | | V <sub>CC</sub> and V <sub>BS</sub> supply undervoltage protection set | V <sub>CCUV</sub> - | | - | 10.3 | 10.9 | 11.5 | V | | V <sub>CC</sub> and V <sub>BS</sub> supply undervoltage hysteresis | V <sub>BSUV</sub> -<br>V <sub>CCUVH</sub><br>V <sub>BSUVH</sub> | | - | 0.14 | 0.2 | - | V | Reference voltage is " $V_{SS}$ " terminal voltage unless otherwise specified. Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. #### Electrical Characteristics at Tc = 25°C, VD1, VD2, VD3, VD4 = 15V, V<sub>CC</sub> = 300V, L=3.9mH | Parameter Symbol | | Conditions | Test<br>circuit | MIN | TYP | MAX | Unit | |------------------------------------|-------|-----------------------------------------------|-----------------|-----|-------------|-----|-------| | Switching Character | | | | | | | | | Cuitabia a tias a | t ON | 1. 400 | Fig.5 | 0.3 | 0.5 | 1.2 | | | Switching time | t OFF | lo = 10A | | - | 0.6 | 1.5 | μs | | Turn-on switching loss | Eon | | | - | 170 | - | μJ | | Turn-off switching loss | Eoff | Io=5A | Fig.5 | - | 80 | - | μJ | | Total switching loss | Etot | | | - | 250 | - | μJ | | Turn-on switching loss | Eon | | | - | 200 | - | μJ | | Turn-off switching loss | Eoff | Io=5A, Tc=100°C | Fig.5 | - | 100 | - | μJ | | Total switching loss | Etot | | | - | 300 | - | μJ | | Diode reverse recovery energy | Erec | I <sub>F</sub> =5A, P=400V, L=0.5mH, | - | - | 17 | - | μJ | | Diode reverse recovery time | trr | Tc=100°C | - | - | 62 | - | ns | | Reverse bias safe operating area | RBSOA | Io =20A, V <sub>CE</sub> = 450V | - | | Full square | е | - | | Short circuit safe operating area | SCSOA | V <sub>CE</sub> = 400V, T <sub>C</sub> =100°C | - | 4 | - | - | μs | | Allowable offset voltage slow rate | dv/dt | Between U,V,W to | | -50 | | 50 | V/ns | | Allowable offset voltage slew rate | uv/at | U-,V-,W- | - | -50 | - | 30 | V/IIS | Reference voltage is "VSS" terminal voltage unless otherwise specified. Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. #### **Notes** 1. When the internal protection circuit operates, a Fault signal is turned ON (When the Fault terminal is low level, Fault signal is ON state: output form is open DRAIN) but the Fault signal does not latch. After protection operation ends, it returns automatically within about typ. 2ms and resumes operation beginning condition. So, after Fault signal detection, set all input signals to OFF (Low) at once. However, the operation of pre-drive power supply low voltage protection (UVLO:with hysteresis about 0.2V) is as follows. #### Upper side: The gate is turned off and will return to regular operation when recovering to the normal voltage, but the latch will continue till the input signal will turn 'low'. Lower side: The gate is turned off and will automatically reset when recovering to normal voltage. It does not depend on input signal voltage. - $2. \quad When assembling the IPM on the heat sink with M3 type screw, tightening torque range is 0.6 \ Nm to 0.8 \ Nm.$ - 3. When use the over-current protection with external resistor, please set resistance value so that current protection value becomes equal to or less than the double (2 times) of the rating output electric current (Io). # **Module Pin-Out Description** | Pin | Name | Description | |-----|--------|-----------------------------------------------------| | 1 | VB3 | High Side Floating Supply Voltage 3 | | 2 | W, VS3 | Output 3 - High Side Floating Supply Offset Voltage | | 3 | - | Without pin | | 4 | - | Without pin | | 5 | VB2 | High Side Floating Supply voltage 2 | | 6 | V,VS2 | Output 2 - High Side Floating Supply Offset Voltage | | 7 | • | Without pin | | 8 | - | Without pin | | 9 | VB1 | High Side Floating Supply voltage 1 | | 10 | U,VS1 | Output 1 - High Side Floating Supply Offset Voltage | | 11 | - | Without pin | | 12 | - | Without pin | | 13 | Р | Positive Bus Input Voltage | | 14 | - | Without pin | | 15 | - | Without pin | | 16 | ITRIP | Current protection pin | | 17 | U- | Low Side Emitter Connection - Phase U | | 18 | FLTEN | Enable input / Fault output | | 19 | V- | Low Side Emitter Connection - Phase V | | 20 | HIN1 | Logic Input High Side Gate Driver - Phase U | | 21 | W- | Low Side Emitter Connection - Phase W | | 22 | HIN2 | Logic Input High Side Gate Driver - Phase V | | 23 | HIN3 | Logic Input High Side Gate Driver - Phase W | | 24 | LIN1 | Logic Input Low Side Gate Driver - Phase U | | 25 | LIN2 | Logic Input Low Side Gate Driver - Phase V | | 26 | LIN3 | Logic Input Low Side Gate Driver - Phase W | | 27 | TH | Thermistor output | | 28 | VDD | +15V Main Supply | | 29 | VSS | Negative Main Supply | # **Equivalent Block Diagram** ## **Test Circuit** (The tested phase: U+ shows the upper side of the U phase and U- shows the lower side of the U phase.) ## ■ ICE / IR(BD) | | U+ | V+ | W+ | U- | V- | W- | |---|----|----|----|----|----|----| | M | 13 | 13 | 13 | 10 | 6 | 2 | | N | 10 | 6 | 2 | 17 | 19 | 21 | | | U(BD) | V(BD) | W(BD) | |---|-------|-------|-------| | М | 9 | 5 | 1 | | N | 29 | 29 | 29 | ## ■ VCE(SAT) (Test by pulse) | | U+ | V+ | W+ | U- | V- | W- | |---|----|----|----|----|----|----| | М | 13 | 13 | 13 | 10 | 6 | 2 | | N | 10 | 6 | 2 | 17 | 19 | 21 | | m | 20 | 22 | 23 | 24 | 25 | 26 | Fig.2 # ■ VF (Test by pulse) | | U+ | V+ | W+ | U- | V- | W- | |---|----|----|----|----|----|----| | M | 13 | 13 | 13 | 10 | 6 | 2 | | N | 10 | 6 | 2 | 17 | 19 | 21 | Fig.3 #### ■ ID | | VD1 | VD2 | VD3 | VD4 | |---|-----|-----|-----|-----| | M | 9 | 5 | 1 | 28 | | N | 10 | 6 | 2 | 29 | Fig.4 # ■ Switching time (The circuit is a representative example of the lower side U phase.) Fig.5 ## **Input / Output Timing Chart** Fig. 6 #### Notes - \*1 shows the prevention of shoot-thru via control logic, however, more dead time must be added to account for switching delay externally. - 2. \*2 when $V_{DD}$ decreases all gate output signals will go low and cut off all 6 IGBT outputs. When $V_{DD}$ rises the operation will resume immediately. - 3. \*3 when the upper side voltage at VB1, VB2 and VB3 drops only the corresponding upper side output is turned off. The outputs return to normal operation immediately after the upper side gate voltage rises. - 4. \*4 when VITRIP exceeds threshold all IGBT's are turned off and normal operation resumes 2ms (typ) after over current condition is removed. # Logic level table | | INPUT | | | 0 | UTPUT | | |-----|-------|-------|---------------|---------------|-------------------|-------| | HIN | LIN | Itrip | Upper<br>IGBT | Lower<br>IGBT | U,V,W | FLTEN | | Н | L | L | ON | OFF | Р | OFF | | L | Н | L | OFF | ON | U-,V-,W- | OFF | | L | L | L | OFF | OFF | High<br>Impedance | OFF | | Н | Н | L | OFF | OFF | High<br>Impedance | OFF | | Х | х | Н | OFF | OFF | High<br>Impedance | ON | Fig. 7 # **Sample Application Circuit** Fig.8 # **Recommended Operating Condition** | Item | Symbol | Conditions | Min. | Тур. | Max. | Unit | |-----------------------------|-----------------------|---------------------------------------|------|------|------|------| | Supply voltage | VCC | P to U-(V-,W-) | 0 | 280 | 450 | V | | Pre-driver | VD1,2,3 | VB1 to U,VB2 to V,VB3 to W | 12.5 | 15 | 17.5 | | | supply voltage | VD4 | V <sub>DD</sub> to V <sub>SS</sub> *1 | 13.5 | 15 | 16.5 | V | | ON-state input voltage | V <sub>IN</sub> (ON) | HIN1,HIN2,HIN3, | 3.0 | - | 5.0 | | | OFF-state input voltage | V <sub>IN</sub> (OFF) | LIN1,LIN2,LIN3 | 0 | - | 0.3 | V | | PWM frequency | fPWM | | 1 | - | 20 | kHz | | Dead time | DT | Turn-off to turn-on (external) | 1 | - | - | μs | | Allowable input pulse width | PWIN | ON and OFF | 1 | - | - | μs | | Tightening torque | | 'M3' type screw | 0.6 | - | 0.8 | Nm | <sup>\*1</sup> Pre-drive power supply (VD4=15±1.5V) must have the capacity of Io=20mA (DC), 0.5A (Peak). Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. #### **Usage Precaution** - 1. This IPM includes bootstrap diode and resistors. Therefore, by adding a capacitor "CB", a high side drive voltage is generated; each phase requires an individual bootstrap capacitor. The recommended value of CB is in the range of 1 to $47\mu F$ , however this value needs to be verified prior to production. If selecting the capacitance more than $47\mu F$ ( $\pm 20\%$ ), connect a resistor (about $20\Omega$ ) in series between each 3-phase upper side power supply terminals (VB1,2,3) and each bootstrap capacitor. - When not using the bootstrap circuit, each upper side pre-drive power supply requires an external independent power supply. - 2. It is essential that wirning length between terminals in the snubber circuit be kept as short as possible to reduce the effect of surge voltages. Recommended value of "CS" is in the range of 0.1 to 10μF. - 3. "FLTEN" (Pin 18) is open Drain (Active Low). This terminal serves as the shut down function of the built-in pre-driver. (When the terminal voltage is above 3V,normalcy works, and it is shut down when it is equal to or less than 0.8V.) Please make pulling up outside so that "FLTEN" terminal voltages become more than 3V. When the pull up voltage (VP) is at 5V, pull up resistor (RP) recommended more than $6.8k\Omega$ , and in case of VP=15V, RP recommended more than $20k\Omega$ . - 4. Inside the IPM, a thermistor used as the temperature monitor for internal subatrate is connected between VSS terminal and TH terminal, therefore, an external pull up resistor connected between the TH terminal and an external power supply should be used. The temperature monitor example application is as follows, please refer the Fig.9, and Fig.10 below. - 5. Pull down resistor of $33k\Omega$ is provided internally at the signal input terminals. An external resistor of 2.2k to $3.3k\Omega$ should be added to reduce the influence of external wiring noise. - The over-current protection feature is not intended to protect in exceptional fault condition. An external fuse is recommended for safety. - 7. "ITRIP" (Pin 16) is the input terminal of the built-in comparator. When VITRIP exceeds threshold all IGBT's are turned off and normal operation resumes 2ms (typ) after over current condition is removed. Therefore, please do the protection movement detection of all input signals in OFF (LOW) promptly afterward. - 8. When input pulse width is less than 1.0µs, an output may not react to the pulse. (Both ON signal and OFF signal) #### The characteristic of thermistor | Parameter | Symbol | Condition | Min | Тур. | Max | Unit | |---------------------|------------------|-----------|------|------|------|------| | Resistance | R <sub>25</sub> | T = 25°C | 97 | 100 | 103 | kΩ | | Resistance | R <sub>125</sub> | T = 125°C | 2.27 | 2.52 | 2.80 | kΩ | | B-Constant(25-50°C) | В | | 4165 | 4250 | 4335 | K | | Temperature Range | | | -40 | | +125 | °C | . Fig.9 Fig.10 # The characteristic of PWM switching frequency Maximum sinusoidal phase current as function of switching frequency at Tc=100°C, VCC=300V Fig.11 ### CB capacitor value calculation for bootstrap circuit #### **Calculate condition** | Item | Symbol | Value | Unit | |----------------------------------------------------------|--------|-------|------| | Upper side power supply. | VBS | 15 | V | | Total gate charge of output power IGBT at 15V. | Qg | 89 | nC | | Upper side power supply low voltage protection. | UVLO | 12 | V | | Upper side power dissipation. | IDMAX | 400 | μA | | ON time required for CB voltage to fall from 15V to UVLO | TONMAX | - | S | ## Capacitance calculation formula Tonmax is upper arm maximum on time equal the time when the CB voltage falls from 15V to the upper limit of Low voltage protection level. "ton-maximum" of upper side is the time that CB decreases 15V to the maximum low voltage protection of the upper side (12V). Thus, CB is calculated by the following formula. $$VBS * CB - Qg - IDMAX * TONMAX = UVLO * CB$$ $CB = (Qg + IDMAX * TONMAX) / (VBS - UVLO)$ The relationship between tonmax and CB becomes as follows. CB is recommended to be approximately 3 times the value calculated above. The recommended value of Cb is in the range of 1 to $47\mu\text{F}$ , however, the value needs to be verified prior to production. Fig.12 TONMAX vs CB characteristic # **ORDERING INFORMATION** | Device | Package | Shipping (Qty / Packing) | |---------------|----------------------------|--------------------------| | STK534U363C-E | SIP29 44x26.5<br>(Pb-Free) | 11 / Tube | 15/17 023-15-0002 # **Package Outline Diagram** # Product Name STK534U363C-E missing pin: 3,4,7,8,11,12,14,15 - notel:Mark of mirror surface for No.1 pin identification. - note2: The form of a character in this drawing differs from that of H-IC. - note3: This indicates the lot code. The form of a character in this drawing differs from that of H-IC. | Unit | mm | | |---------------------------|------|--| | Tolerance | ±0.5 | | | Don't scale this drawing. | | | | Control No. | | | | No. | Part Name | Material | Treatment | |-----|------------|----------------|-----------| | 1 | Case | EPOXY | | | 2 | Substrate | IMST Substrate | | | 3 | Lead Frame | Cu | Sn | | | | | | | Date | Revision | In charge | Approval | |------|----------|-----------|----------| | | | | | | | | | | | | | | | 023-15-0002 ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent re