# Low-power and high-precision MEMS nano pressure sensor: 260-1260 hPa absolute digital output barometer HLGA-10L (2.0 x 2.0 x 0.73 mm) #### **Features** - 260 to 1260 hPa absolute pressure range - Current consumption down to 1.7 μA - Absolute pressure accuracy: 0.5 hPa - Low pressure sensor noise: 0.34 Pa - High-performance TCO: 0.45 Pa/°C - Embedded temperature compensation - · 24-bit pressure data output - ODR from 1 Hz to 200 Hz - SPI. I<sup>2</sup>C or MIPI I3C<sup>SM</sup> interfaces - Supports 1.08 V digital interface - Embedded FIFO - Interrupt functions: Data-Ready, FIFO flags, pressure thresholds - Supply voltage: 1.7 to 3.6 V - High shock survivability: 22,000 g - Small and thin package - ECOPACK lead-free compliant ### **Applications** - · Altimeters and barometers for portable devices - GPS applications - · Weather station equipment - Sport watches - · e-cigarettes - Drones - Gas metering #### Product status link LPS22DF | Product summary | | | | | | | | | |------------------------|---------------|--|--|--|--|--|--|--| | Order code | LPS22DFTR | | | | | | | | | Temperature range [°C] | -40 to +85 | | | | | | | | | Package | HLGA-10L | | | | | | | | | Packing | Tape and reel | | | | | | | | #### **Product resources** TN0018 (Design and soldering) #### Product label #### **Description** The LPS22DF is an ultra-compact piezoresistive absolute pressure sensor which functions as a digital output barometer. The LPS22DF provides lower power consumption, achieving lower pressure noise than its predecessor. The device comprises a sensing element and an IC interface which communicates over I<sup>2</sup>C, MIPI I3C<sup>SM</sup> or SPI interfaces from the sensing element to the application and supports a wide Vdd IO range for the digital interfaces as well. The sensing element, which detects absolute pressure, consists of a suspended membrane manufactured using a dedicated process developed by ST. The LPS22DF is available in a full-mold, holed LGA package (HLGA). It is guaranteed to operate over a temperature range extending from -40 °C to +85 °C. The package is holed to allow external pressure to reach the sensing element. # 1 Block diagrams Figure 1. Device architecture block diagram Figure 2. Digital logic DS13316 - Rev 1 page 2/54 # 2 Pin description Figure 3. Pin connections (bottom view) **Table 1. Pin description** | Pin number | Name | Function | |------------|----------|----------------------------------------------------------------------------------------| | 1 | Vdd_IO | Power supply for I/O pins | | 2 | SCL | I <sup>2</sup> C / MIPI I3C <sup>SM</sup> serial clock (SCL) | | 2 | SPC | SPI serial port clock (SPC) | | 3 | RES | Connect to GND | | | SDA | I <sup>2</sup> C / MIPI I3C <sup>SM</sup> serial data (SDA) | | 4 | SDI | 4-wire SPI serial data input (SDI) | | | SDI/SDO | 3-wire serial data input/output (SDI/SDO) | | | SDO | 4-wire SPI serial data output (SDO) | | 5 | SA0 | I <sup>2</sup> C least significant bit of the device address (SA0) | | | 0/10 | MIPI I3C <sup>SM</sup> least significant bit of the static address (SA0) | | | | Enables SPI | | 6 | CS | I <sup>2</sup> C and MIPI I3C <sup>SM</sup> / SPI mode selection | | | 00 | (1: SPI idle mode / I <sup>2</sup> C and MIPI I3C <sup>SM</sup> communication enabled; | | | | 0: SPI communication mode / I <sup>2</sup> C and MIPI I3C <sup>SM</sup> disabled) | | 7 | INT_DRDY | Interrupt or Data-Ready | | 8 | GND_IO | 0 V supply | | 9 | GND | 0 V supply | | 10 | VDD | Power supply | DS13316 - Rev 1 page 3/54 ## 3 Mechanical and electrical specifications #### 3.1 Mechanical characteristics VDD = 1.8 V, T = 25 °C, unless otherwise noted. Table 2. Pressure and temperature sensor characteristics | Symbol | Parameter | Test condition | Min. | Typ.(1) | Max. | Unit | |---------------------|------------------------------------------------|----------------------------------------|------|----------------------------------------------|------|---------| | Pressure s | sensor characteristics | | | | | | | PT <sub>op</sub> | Operating temperature range | | -40 | | +85 | °C | | Pop | Operating pressure range | | 260 | | 1260 | hPa | | P <sub>bits</sub> | Pressure output data | | | 24 | | bits | | P <sub>sens</sub> | Pressure sensitivity | | | 4096 | | LSB/hPa | | P <sub>AccRel</sub> | Relative accuracy over pressure <sup>(2)</sup> | P= 800 - 1100 hPa<br>T =25 °C | | ±0.015 | | hPa | | P <sub>AccT</sub> | Absolute accuracy over temperature | Pop, T = -20 to 80°C | | ±0.5 | | hPa | | P <sub>noise</sub> | RMS pressure sensing noise <sup>(3)</sup> | with embedded filter and at T = 25 °C | | 0.0034 | | hPa RMS | | ODR <sub>Pres</sub> | Pressure output data rate <sup>(4)</sup> | | | 1<br>4<br>10<br>25<br>50<br>75<br>100<br>200 | | Hz | | TCO | Temperature coefficient offset | P = 660 ~ 1160 hPa<br>T = -20 ~ +65 °C | | ±0.45 | | Pa/°C | | P_drift | Soldering drift | | | ±0.5 | | hPa | | Temperatu | ire sensor characteristics | | | | | | | $T_op$ | Operating temperature range | | -40 | | +85 | °C | | $T_{sens}$ | Temperature sensitivity | | | 100 | | LSB/°C | | T <sub>acc</sub> | Temperature absolute accuracy | T = 0 to 80°C | | ±1.5 | | °C | | ODR <sub>T</sub> | Output temperature data rate <sup>(4)</sup> | | | 1<br>4<br>10<br>25<br>50<br>75<br>100<br>200 | | Hz | - 1. Typical specifications are not guaranteed. - 2. By design, the typ. value is defined based on characterization data with 10 hPa pressure interval. - 3. Pressure noise RMS evaluated in a controlled environment, based on the average standard deviation of 50 measurements with AVG = 512, BW = ODR/9. - 4. Output data rate is configured by ODR[3:0] in CTRL\_REG1 (10h). DS13316 - Rev 1 page 4/54 ### 3.2 Electrical characteristics VDD = 1.8 V, T = 25 °C, unless otherwise noted. **Table 3. Electrical characteristics** | Symbol | Parameter | Testcondition | Min. | Typ. <sup>(1)</sup> | Max. | Unit | |--------|-----------------------------------|-------------------------|------|---------------------|------|------| | VDD | Supply voltage | | 1.7 | | 3.6 | V | | Vdd_IO | IOsupply voltage | | 1.08 | | 3.6 | V | | Idd | Supply gurrent | @ODR 1 Hz<br>AVGP = 4 | | 1.7 | | | | ldd | Supply current | @ODR 1 Hz<br>AVGP = 128 | | 9.4 | | μΑ | | IddPdn | Supply current in power-down mode | | | 0.9 | | μΑ | <sup>1.</sup> Typical specifications are not guaranteed. **Table 4. DC characteristics** | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | | | | | |--------------------------|-------------------------------------------|-----------|--------------|------|--------------|------|--|--|--|--| | DC input characteristics | | | | | | | | | | | | Vil | Low-level input voltage (Schmitt buffer) | | - | - | 0.3 * Vdd_IO | V | | | | | | Vih | High-level input voltage (Schmitt buffer) | | 0.7 * Vdd_IO | - | - | V | | | | | | DC output o | haracteristics | | | | | | | | | | | Vol | Low-level output voltage | | - | - | 0.2 | V | | | | | | Voh | High-level output voltage | | Vdd_IO - 0.2 | - | - | V | | | | | DS13316 - Rev 1 page 5/54 #### 3.3 Communication interface characteristics ### 3.3.1 SPI - serial peripheral interface Subject to general operating conditions for Vdd and TOP. Table 5. SPI slave timing values | Symbol | Parameter | Val | Unit | | |----------------------|-------------------------|-----|-------------------|------| | Syllibol | raidilietei | Min | Max | Onne | | t <sub>c(SPC)</sub> | SPI clock cycle | 100 | | ns | | f <sub>c(SPC)</sub> | SPI clock frequency | | 10 <sup>(2)</sup> | MHz | | t <sub>su(CS)</sub> | CS setup time | 6 | | | | t <sub>h(CS)</sub> | CS hold time | 8 | | | | t <sub>su(SI)</sub> | SDI input setup time | 5 | | | | t <sub>h(SI)</sub> | SDI input hold time | 15 | | ns | | t <sub>v(SO)</sub> | SDO valid output time | | 50 | | | t <sub>h(SO)</sub> | SDO output hold time | 9 | | | | t <sub>dis(SO)</sub> | SDO output disable time | | 50 | | Values are evaluated at 10 MHz clock frequency for SPI with both 4 and 3 wires, based on characterization results, not tested in production. 2. Recommended to set max SPI clock 8 MHz to ≤50 Hz ODR. Figure 4. SPI slave timing diagram Note: Measurement points are done at 0.3·Vdd\_IO and 0.7·Vdd\_IO for both ports. DS13316 - Rev 1 page 6/54 #### 3.3.2 I<sup>2</sup>C - inter-IC control interface Subject to general operating conditions for Vdd and TOP. Table 6. I<sup>2</sup>C slave timing values | Council of | Barrandar | l²C fast | mode <sup>(1)(2)</sup> | I <sup>2</sup> C fast r | Unit | | |-----------------------|------------------------------------------------|----------|------------------------|-------------------------|------|------| | Symbol | Parameter | Min | Max | Min | Max | Unit | | f <sub>(SCL)</sub> | SCL clock frequency | 0 | 400 | 0 | 1000 | kHz | | t <sub>w(SCLL)</sub> | SCL clock low time | 1.3 | | 0.5 | | | | t <sub>w(SCLH)</sub> | SCL clock high time | 0.6 | | 0.26 | | μs | | t <sub>su(SDA)</sub> | SDA setup time | 100 | | 50 | | ns | | t <sub>h(SDA)</sub> | SDA data hold time | 0 | 0.9 | 0 | | | | t <sub>h(ST)</sub> | START/REPEATED START condition hold time | 0.6 | | 0.26 | | | | t <sub>su(SR)</sub> | REPEATED START condition setup time | 0.6 | | 0.26 | | | | t <sub>su(SP)</sub> | STOP condition setup time | 0.6 | | 0.26 | | μs | | t <sub>w(SP:SR)</sub> | Bus free time between STOP and START condition | 1.3 | | 0.5 | | | | | Data valid time | | 0.9 | | 0.45 | | | | Data valid acknowledge time | | 0.9 | | 0.45 | | | $C_{B}$ | Capacitive load for each bus line | | 400 | | 550 | pF | - 1. Data based on standard I<sup>2</sup>C protocol requirement, not tested in production. - 2. Data for I<sup>2</sup>C fast mode and I<sup>2</sup>C fast mode+ have been evaluated by characterization, not tested in production SDA START Figure 5. I<sup>2</sup>C slave timing diagram Note: Measurement points are done at 0.3·Vdd\_IO and 0.7·Vdd\_IO for both ports. DS13316 - Rev 1 page 7/54 ### 3.4 Absolute maximum ratings Stress above those listed as "Absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Table 7. Absolute maximum ratings | Symbol | Ratings | Maximumvalue | Unit | |------------------|------------------------------------|---------------------|------| | Vdd | Supply voltage | -0.3 to 4.8 | V | | Vdd_IO | I/O pins supply voltage | -0.3 to 4.8 | V | | Vin | Input voltage on any control pin | -0.3 to Vdd_IO +0.3 | V | | Р | Overpressure | 2 | MPa | | T <sub>STG</sub> | Storage temperature range | -40 to +125 | °C | | ESD | Electrostatic discharge protection | 2 (HBM) | kV | Note: Supply voltage on any pin should never exceed 4.8 V. This device is sensitive to mechanical shock, improper handling can cause permanent damage to the part. This device is sensitive to electrostatic discharge (ESD), improper handling can cause permanent damage to the part. DS13316 - Rev 1 page 8/54 ### 4 Functionality The LPS22DF is a high-resolution, digital output pressure sensor packaged in an HLGA full-mold package. The complete device includes a sensing element based on a piezoresistive Wheatstone bridge approach, and an IC interface which communicates a digital signal from the sensing element to the application. #### 4.1 Sensing element An ST proprietary process is used to obtain a silicon membrane for MEMS pressure sensors. This silicon membrane is surrounded by a silicon spring structure and it contributes to isolate the membrane from mechanical and thermal stress in applications. When pressure is applied, the membrane deflection induces an imbalance in the Wheatstone bridge piezoresistances whose output signal is converted by the IC interface. #### 4.2 IC interface The complete measurement chain is composed of a low-noise amplifier which converts the resistance unbalance of the MEMS sensors (pressure and temperature) into an analog voltage using an analog-to-digital converter. The pressure and temperature data may be accessed through an I<sup>2</sup>C/MIPI I3C<sup>SM</sup>/SPI interface thus making the device particularly suitable for direct interfacing with a microcontroller. The LPS22DF features a Data-Ready signal which indicates when a new set of measured pressure and temperature data are available, thus simplifying data synchronization in the digital system that uses the device. ### 4.3 Factory calibration The trimming values are stored inside the device in a non-volatile structure. When the device is turned on, the trimming parameters are downloaded into the registers to be employed during the normal operation which allows the device to be used without requiring any further calibration. DS13316 - Rev 1 page 9/54 ### 4.4 Interpreting pressure readings The pressure data are stored in 3 registers: PRESS\_OUT\_H (2Ah), PRESS\_OUT\_L (29h), and PRESS\_OUT\_XL (28h). The value is expressed as a 24-bit signed number (in 2's complement). To obtain the pressure in hPa, take the complete 24-bit word and then divide by the sensitivity 4096 LSB/hPa. This same interpretation is applied to pressure readings when FIFO is enabled and the pressure data are stored in 3 registers: FIFO\_DATA\_OUT\_PRESS\_XL (78h), FIFO\_DATA\_OUT\_PRESS\_L (79h), and FIFO\_DATA\_OUT\_PRESS\_H (7Ah). Figure 6. Pressure readings (1) $Pressure\ Value = PRESS\_OUT\_H(2Ah) \& PRESS\_OUT\_L(29h) \& PRESS\_OUT\_XL(28h) = 3FF58Dh = 4191629\ LSB\ (signed\ decimal)$ (2) $$Pressure \ (hPA) \ = \frac{Pressure \ value \ (LSB)}{Sensitivity} \ = \frac{4191629 \ LSB}{4096 \ LSB/hPA} = 1023.3 \ hPA$$ DS13316 - Rev 1 page 10/54 ### 4.5 Interpreting temperature readings The temperature data are stored in 2 registers: TEMP\_OUT\_H (2Ch) and TEMP\_OUT\_L (2Bh). The value is expressed as 2's complement. To obtain the temperature in °C, take the two's complement of the complete 16-bit word and then divide by the sensitivity 100 LSB/°C. Figure 7. Temperature readings Temperature (°C) = $$\frac{\text{Temperature Value (LSB)}}{\text{Sensitivity}} = \frac{2500 \text{ LSB}}{100 \text{ LSB/°C}} = 25.00^{\circ}\text{C}$$ DS13316 - Rev 1 page 11/54 **FIFO** #### 5 FIFO The LPS22DF embeds 128 slots of 24-bit data FIFO to store the pressure output values. This allows consistent power saving for the system, since the host processor does not need to continuously poll data from the sensor, but it can wake up only when needed and burst the significant data out from the FIFO. This buffer can work according to six different modes: - · Bypass mode - FIFO mode - · Continuous (Dynamic-Stream) mode - Continuous (Dynamic-Stream)-to-FIFO mode - Bypass-to-Continuous (Dynamic-Stream) - Bypass-to-FIFO mode The FIFO buffer is enabled when a configuration different from all bits '0' are written in FIFO\_CTRL (14h) and each mode is selected by the TRIG\_MODES bit and F\_MODE[1:0] bits in FIFO\_CTRL (14h). Programmable FIFO threshold status, FIFO overrun events and the number of unread samples stored are available in the FIFO\_STATUS1 (25h) and FIFO\_STATUS2 (26h) registers and can be set to generate dedicated interrupts on the INT\_DRDY pin using the CTRL\_REG3 (12h) register. FIFO\_STATUS2 (26h)(FIFO\_WTM\_IA) goes to '1' when the number of unread samples (FIFO\_STATUS1 (25h) (FSS[7:0]) is greater than or equal to WTM[6:0] in FIFO\_WTM (15h). If FIFO\_WTM (15h)(WTM[6:0]) is equal to 0, FIFO\_STATUS2 (26h)(FIFO\_WTM\_IA) stays at '0'. FIFO\_STATUS2 (26h)(FIFO\_OVR\_IA) is equal to '1' if a FIFO slot is overwritten. FIFO\_STATUS1 (25h)(FSS[7:0]) contains stored data levels of unread samples; when FSS[7:0] is equal to '00000000', FIFO is empty; when FSS[7:0] is equal to '10000000', FIFO is full and the unread samples are 128. DS13316 - Rev 1 page 12/54 ### 5.1 Bypass mode In Bypass mode (FIFO\_CTRL (14h)(TRIG\_MODES and F\_MODE[1:0] = '000' or '100'), the FIFO is not operational and it remains empty. Switching to Bypass mode is also used to reset the FIFO. Passing through Bypass mode is mandatory when switching between different FIFO buffer operating modes. As described in the next figure, for each channel only the first address is used. When new data is available, the older data is overwritten. Figure 8. Bypass mode DS13316 - Rev 1 page 13/54 #### 5.2 FIFO mode In FIFO mode (FIFO\_CTRL (14h)(TRIG\_MODES and F\_MODE[1:0] = '001') data from the output PRESS\_OUT\_XL (28h), PRESS\_OUT\_L (29h), and PRESS\_OUT\_H (2Ah) are stored in the FIFO until it is full. To reset FIFO content, in order to select Bypass mode the value '000' must be written in FIFO\_CTRL (14h) (TRIG\_MODE & F\_MODE[1:0]). After this reset command it is possible to restart FIFO mode by writing the value '001' in FIFO\_CTRL (14h)(TRIG\_MODE & F\_MODE[1:0]). The FIFO buffer memorizes 128 levels of data, but the depth of the FIFO can be resized/reduced by setting the FIFO\_CTRL (14h)(STOP\_ON\_WTM) bit. If the STOP\_ON\_WTM bit is set to '1', FIFO depth is limited to FIFO\_WTM (15h)(WTM[6:0]) data. Figure 9. FIFO mode DS13316 - Rev 1 page 14/54 ### 5.3 Continuous (Dynamic-Stream) mode In Continuous (Dynamic-Stream) mode (FIFO\_CTRL (14h)(TRIG\_MODES and F\_MODE[1:0] = '011') after emptying the FIFO, the first new sample that arrives becomes the first to be read in a subsequent read burst. In this way, the number of new data available in FIFO does not depend on the previous read. In Continuous (Dynamic-Stream) mode FIFO\_STATUS1 (25h)(FSS[7:0]) is the number of new pressure samples available in the FIFO buffer. Continuous (Dynamic-Stream) is intended to be used to read FIFO\_STATUS1 (25h)(FSS[7:0]) samples when it is not possible to guarantee reading data within 1/ODR time period. Also, a FIFO threshold interrupt on the INT\_DRDY pin through CTRL\_REG3 (12h)(INT\_F\_WTM) can be enabled in order to read data from the FIFO and leave free memory slots for incoming data. Figure 10. Continuous (Dynamic-Stream) mode DS13316 - Rev 1 page 15/54 ### 5.4 Bypass-to-FIFO mode In Bypass-to-FIFO mode (FIFO\_CTRL (14h)(TRIG\_MODES and F\_MODE[1:0] = '101'), FIFO behavior switches when the INT\_SOURCE (24h)(IA) bit rises for the first time. When the INT\_SOURCE (24h)(IA) bit is equal to '0', FIFO behaves like in Bypass mode. Once the INT\_SOURCE (24h)(IA) bit rises to '1', FIFO behavior switches and keeps behaving like in FIFO mode. An interrupt generator has to be set to the desired configuration through INTERRUPT\_CFG (0Bh). Figure 11. Bypass-to-FIFO mode DS13316 - Rev 1 page 16/54 ### 5.5 Bypass-to-Continuous (Dynamic-Stream) mode In Bypass-to-Continuous (Dynamic-Stream) mode (FIFO\_CTRL (14h)(TRIG\_MODES and F\_MODE[1:0] = '110'), FIFO operates in Bypass mode until it switches to Continuous (Dynamic-Stream) mode behavior when INT\_SOURCE (24h)(IA) rises to '1', then FIFO behavior keeps behaving like in Continuous (Dynamic-Stream) mode. An interrupt generator has to be set to the desired configuration through INTERRUPT\_CFG (0Bh). Figure 12. Bypass-to-Continuous (Dynamic-Stream) mode DS13316 - Rev 1 page 17/54 ### 5.6 Continuous (Dynamic-Stream)-to-FIFO mode In Continuous (Dynamic-Stream)-to-FIFO mode (FIFO\_CTRL (14h)(TRIG\_MODES and F\_MODE[1:0] = '111'), data are stored in FIFO and FIFO operates in Continuous (Dynamic-Stream) mode behavior until it switches to FIFO mode behavior when INT\_SOURCE (24h)(IA) rises to '1'. An interrupt generator has to be set to the desired configuration through INTERRUPT\_CFG (0Bh). Figure 13. Continuous (Dynamic-Stream)-to-FIFO mode ### 5.7 Retrieving data from FIFO FIFO data is read through FIFO\_DATA\_OUT\_PRESS (78h, 79h and 7Ah). The read address is automatically updated by the device and it rolls back to 78h when register 7Ah is reached. In order to read all FIFO levels in a multiple byte read, 384 bytes (3 output registers with 128 levels) must be read. DS13316 - Rev 1 page 18/54 ### 6 Application hints VDD GND GND\_IO T\_C1 10 9 8 Vdd\_IO 1 7 INT\_DRDY SCL/SPC 2 6 CS 3 4 5 IQS/PQS/OQS Figure 14. LPS22DF electrical connections (top view) The device power supply must be provided through the VDD line; a power supply decoupling capacitor C1 (100 nF) must be placed as near as possible to the supply pins of the device. The C1 capacitor can be tied to VDD and Vdd\_IO, but it is recommended to use 2 capacitors, one on each VDD and Vdd\_IO line, in case VDD are Vdd\_IO are separate. Depending on the application, an additional capacitor of 4.7 µF could be placed on the VDD line. The functionality of the device and the measured data outputs are selectable and accessible through the I<sup>2</sup>C, MIPI I3C<sup>SM</sup>, SPI interface. When using the I<sup>2</sup>C and MIPI I3C<sup>SM</sup>, CS must be tied to Vdd IO. All the voltage and ground supplies must be present at the same time to have proper behavior of the IC (refer to Figure 14). It is possible to remove VDD while maintaining Vdd\_IO without blocking the communication bus, in this condition the measurement chain is powered off. Note: To guarantee proper power-off of the device, it is recommended to maintain the duration of the VDD line to GND for at least 10 ms. DS13316 - Rev 1 page 19/54 Figure 15. LPS22DF power-off sequence - VDD Rising / Falling time : 10 $\mu$ s ~ 100 ms VDD must be lower than 0.7 V for at least 10 ms during power-off sequence for correct POR #### **Soldering information** 6.1 The HLGA package is compliant with the ECOPACK standard and it is qualified for soldering heat resistance according to JEDEC J-STD-020. For land pattern and soldering recommendations, please consult technical note TN0018 available on www.st.com. DS13316 - Rev 1 page 20/54 ### 7 Digital interfaces #### 7.1 Serial interfaces The registers embedded in the LPS22DF may be accessed through either the I²C, MIPI I3C<sup>SM</sup> or SPI serial interfaces. The latter may be SW configured to operate either in 3-wire or 4-wire interface mode. The serial interfaces are mapped onto the same pins. To select/exploit the I<sup>2</sup>C interface, the CS line must be tied high (i.e. connected to Vdd\_IO). Pin description Pin name **Enables SPI** I<sup>2</sup>C and MIPI I3C<sup>SM</sup> / SPI mode selection CS (1: SPI idle mode / I<sup>2</sup>C and MIPI I3C<sup>SM</sup> communication enabled; 0: SPI communication mode / I<sup>2</sup>C and MIPI I3C<sup>SM</sup> disabled) I<sup>2</sup>C / MIPI I3C<sup>SM</sup> serial clock (SCL) SCL/SPC SPI serial port clock (SPC) I<sup>2</sup>C / MIPI I3C<sup>SM</sup> serial data (SDA) SDA SDI 4-wire SPI serial data input (SDI) SDI/SDO 3-wire serial data input/output (SDI/SDO) 4-wire SPI serial data output (SDO) **SDO** I<sup>2</sup>C least significant bit of the device address (SA0) SAO MIPI I3CSM least significant bit of the static address (SA0) Table 8. Serial interface pin description #### 7.2 I<sup>2</sup>C serial interface (CS = high) The LPS22DF I<sup>2</sup>C is a bus slave. The I<sup>2</sup>C is employed to write data into registers whose content can also be read back. The relevant I<sup>2</sup>C terminology is given in the following table. Table 9. I<sup>2</sup>C terminology | Term | Description | |-------------|------------------------------------------------------------------------------------------| | Transmitter | The device which sends data to the bus | | Receiver | The device which receives data from the bus | | Master | The device which initiates a transfer, generates clock signals and terminates a transfer | | Slave | The device addressed by the master | There are two signals associated with the I<sup>2</sup>C bus: the serial clock line (SCL) and the serial data line (SDA). The latter is a bidirectional line used for sending and receiving the data to/from the interface. Both lines have to be connected to Vdd\_IO through pull-up resistors. The I<sup>2</sup>C interface is compliant with fast mode+ (1 MHz) I<sup>2</sup>C standards as well as with the normal mode. DS13316 - Rev 1 page 21/54 #### 7.2.1 I<sup>2</sup>C operation The transaction on the bus is started through a START (ST) signal. A start condition is defined as a HIGH-to-LOW transition on the data line while the SCL line is held HIGH. After the master has transmitted this, the bus is considered busy. The next data byte transmitted after the start condition contains the address of the slave in the first 7 bits and the eighth bit tells whether the master is receiving data from the slave or transmitting data to the slave. When an address is sent, each device in the system compares the first seven bits after a start condition with its address. If they match, the device considers itself addressed by the master. The 7-bit slave address (SAD) associated to the LPS22DF is 101110xb. The SDO/SA0 pin can be used to modify the less significant bit of the device address. If the SA0 pin is connected to voltage supply, LSb is '1' (7-bit address 1011101b=5Dh), otherwise if the SA0 pin is connected to ground, the LSb value is '0' (7-bit address 1011100b=5Ch). This solution permits connecting and addressing two different LPS22DF devices to the same I<sup>2</sup>C lines Data transfer with acknowledge is mandatory. The transmitter must release the SDA line during the acknowledge pulse. The receiver must then pull the data line LOW so that it remains stable low during the HIGH period of the acknowledge clock pulse. A receiver which has been addressed is obliged to generate an acknowledge after each byte of data received. The I²C embedded inside the ASIC behaves like a slave device and the following protocol must be adhered to. After the start condition (ST) a slave address is sent, once a slave acknowledge has been returned (SAK), an 8-bit sub-address will be transmitted (SUB). The IF\_ADD\_INC bit in CTRL\_REG2 (11h) enables sub-address auto increment (IF\_ADD\_INC is '1' by default), so if IF\_ADD\_INC = '1' the SUB (sub-address) will be automatically increased to allow multiple data read/write. The slave address is completed with a Read/Write bit. If the bit is '1' (Read), a repeated START (SR) condition must be issued after the two sub-address bytes; if the bit is '0' (Write) the master will transmit to the slave with direction unchanged. Table 10explains how the SAD+read/write bit pattern is composed, listing all the possible configurations. | Command | SAD[6:1] | SAD[0] = SA0 | R/W | SAD+R/W | |---------|----------|--------------|-----|---------------| | Read | 101110 | 0 | 1 | 10111001(B9h) | | Write | 101110 | 0 | 0 | 10111000(B8h) | | Read | 101110 | 1 | 1 | 10111011(BBh) | | Write | 101110 | 1 | 0 | 10111010(BAh) | Table 10. SAD+Read/Write patterns Table 11. Transfer when master is writing one byte to slave | Master | ST | SAD+ W | | SUB | | DATA | | SP | |--------|----|--------|-----|-----|-----|------|-----|----| | Slave | | | SAK | | SAK | | SAK | | #### Table 12. Transfer when master is writing multiple bytes to slave | Master | ST | SAD+ W | | SUB | | DATA | | DATA | | SP | |--------|----|--------|-----|-----|-----|------|-----|------|-----|----| | Slave | | | SAK | | SAK | | SAK | | SAK | | Table 13. Transfer when master is receiving (reading) one byte of data from slave | Master | ST | SAD+ W | | SUB | | SR | SAD+ R | | | NMAK | SP | |--------|----|--------|-----|-----|-----|----|--------|-----|------|------|----| | Slave | | | SAK | | SAK | | | SAK | DATA | | | DS13316 - Rev 1 page 22/54 #### Table 14. Transferwhen master is receiving (reading) multiple bytes of data from slave | Master | ST | SAD+<br>W | | SUB | | SR | SAD+<br>R | | | MAK | | MAK | | NMAK | SP | | |--------|----|-----------|-----|-----|-----|----|-----------|-----|------|-----|------|-----|------|------|----|--| | Slave | | | SAK | | SAK | | | SAK | DATA | | DATA | | DATA | | | | Data are transmitted in byte format (DATA). Each data transfer contains 8 bits. The number of bytes transferred per transfer is unlimited. Data is transferred with the most significant bit (MSb) first. If a slave receiver does not acknowledge the slave address (i.e. it is not able to receive because it is performing some real-time function), the data line must be kept HIGH by the slave. The master can then abort the transfer. A LOW-to-HIGH transition on the SDA line while the SCL line is HIGH is defined as a STOP condition. Each data transfer must be terminated by the generation of a STOP (SP) condition. In the presented communication format MAK is Master acknowledge and NMAK is no master acknowledge. DS13316 - Rev 1 page 23/54 #### 7.3 SPI bus interface (CS = low) The LPS22DF SPI is a bus slave. The SPI allows writing to and reading from the registers of the device. The serial interface interacts with the application using 4 wires: **CS**, **SPC**, **SDI** and **SDO**. Figure 16. Read and write protocol **CS** enables the serial port and it is controlled by the SPI master. It goes low at the start of the transmission and returns to high at the end. **SPC** is the serial port clock and it is controlled by the SPI master. It is stopped high when **CS** is high (no transmission). **SDI** and **SDO** are respectively the serial port data input and output. Those lines are driven at the falling edge of **SPC** and should be captured at the rising edge of **SPC**. Both the read register and write register commands are completed in 16 clock pulses or multiples of 8 in the case of multiple read/write bytes. Bit duration is the time between two falling edges of **SPC**. The first bit (bit 0) starts at the first falling edge of **SPC** after the falling edge of **CS** while the last bit (bit 15, bit 23,...) starts at the last falling edge of SPC just before the rising edge of CS. **bit 0**: $R\overline{W}$ bit. When 0, the data DI(7:0) is written into the device. When 1, the data DO(7:0) from the device is read. In the latter case, the chip will drive **SDO** at the start of bit 8. bit 1-7: address AD(6:0). This is the address field of the indexed register. bit 8-15: data DI(7:0) (write mode). This is the data that is written into the device (MSb first). bit 8-15: data DO(7:0) (read mode). This is the data that is read from the device (MSb first). In multiple read/write commands further blocks of 8 clock periods are added. When the IF\_ADD\_INC bit is 0, the address used to read/write data remains the same for every block. When the IF\_ADD\_INC bit is 1, the address used to read/write data is incremented at every block. The function and the behavior of SDI and SDO remain unchanged. DS13316 - Rev 1 page 24/54 #### 7.3.1 SPI read Figure 17. SPI read protocol The SPI read command is performed with 16 clock pulses. The multiple byte read command is performed by adding blocks of 8 clock pulses to the previous one. bit 0: READ bit. The value is 1. bit 1-7: address AD(6:0). This is the address field of the indexed register. bit 8-15: data DO(7:0) (read mode). This is the data that is read from the device (MSb first). bit 16-...: data DO(...-8). Further data in multiple byte reads. Figure 18. Multiple byte SPI read protocol (2-byte example) DS13316 - Rev 1 page 25/54 #### 7.3.2 SPI write Figure 19. SPI write protocol The SPI write command is performed with 16 clock pulses. The multiple byte write command is performed by adding blocks of 8 clock pulses to the previous one. bit 0: WRITE bit. The value is 0. bit 1-7: address AD(6:0). This is the address field of the indexed register. bit 8-15: data DI(7:0) (write mode). This is the data that is written in the device (MSb first). bit 16-...: data DI(...-8). Further data in multiple byte writes. Figure 20. Multiple byte SPI write protocol (2-byte example) #### 7.3.3 SPI read in 3-wire mode A 3-wire mode is entered by setting bit SIM to '1' (SPI serial interface mode selection) in CTRL\_REG1 (10h). Figure 21. SPI read protocol in 3-wire mode The SPI read command is performed with 16 clock pulses: bit 0: READ bit. The value is 1. bit 1-7: address AD(6:0). This is the address field of the indexed register. **bit 8-15**: data DO(7:0) (read mode). This is the data that is read from the device (MSb first). A multiple read command is also available in 3-wire mode. DS13316 - Rev 1 page 26/54 ### 7.4 MIPI I3C<sup>SM</sup> slave interface The LPS22DF interface includes an MIPI I3C $^{SM}$ SDR only slave interface (compliant with release 1.1 of the specification) with MIPI I3C $^{SM}$ SDR embedded features: - CCC command - Direct CCC communication (SET and GET) - Broadcast CCC communication - · Private communications - · Private read and write for single byte - Multiple read and write - In-Band Interrupt request - Slave reset pattern - · Group address - Full range VDD IO support - Asynchronous modes 0 and 1 - · Synchronous mode - Error Detection and Recovery Methods (S0-S6) In order to disable the I3C block, I2C\_I3C\_DIS = 1 must be written in IF\_CTRL (0Eh). ### 7.4.1 MIPI I3CSM CCC supported commands The list of MIPI I3CSM CCC commands supported by the device is detailed in the following table. Table 15. MIPI I3CSM CCC commands | Command | Command code | Default | Description | |-----------|--------------|------------------------------|----------------------------------------------------------------------------| | ENTDAA | 0x07 | | DAA procedure | | SETDASA | 0x87 | | Assign Dynamic Address using Static Address 0x6B/0x6A depending on SDO pin | | ENEC | 0x80 / 0x00 | | Slave activity control (direct and broadcast) | | DISEC | 0x81/ 0x01 | | Slave activity control (direct and broadcast) | | ENTAS0 | 0x82 / 0x02 | | Enter activity state (direct and broadcast) | | SETXTIME | 0x98 / 0x28 | | Timing information exchange | | GETXTIME | 0x99 | 0x07<br>0x00<br>0x0C<br>0x92 | Timing information exchange | | RSTDAA | 0x06 | | Reset the assigned dynamic address (broadcast only) | | SETMWL | 0x89 / 0x08 | | Define maximum write length during private write (direct and broadcast) | | SETMRL | 0x8A / 0x09 | | Define maximum read length during private read (direct and broadcast) | | SETNEWDA | 0x88 | | Change dynamic address | | | | 0x00 | | | GETMWL | 0x8B | 80x0 | Get maximum write length during private write | | | | (2 byte) | | | | | 0x00 | | | GETMRL | 0x8C | 0x10 | Get maximum read length during private read | | OL I WILL | 0,00 | 0x05 | Cot maximum road longth during private road | | | | (3 byte) | | DS13316 - Rev 1 page 27/54 | Command | Command code | Default | Description | | | | |-----------|--------------|--------------|--------------------------------------------------------------------------------|--|--|--| | | | 0x02 | | | | | | | | 0x08 | | | | | | | | 0x00 | SDO = 1 | | | | | | | 0xB4 | | | | | | | | 0x90 | | | | | | GETPID | 0x8D | 0x0B | | | | | | OE II IB | | 0x02 | | | | | | | | 80x0 | | | | | | | | 0x00 | SDO = 0 | | | | | | | 0xB4 | | | | | | | | 0x10 | | | | | | | | 0x0B | | | | | | GETBCR | ETBCR 0x8E | | Bus characteristics register | | | | | | | (1 byte) | | | | | | GETDCR | 0x8F | 0x62 default | MIPI I3C <sup>SM</sup> device characteristics register | | | | | | | 0x00 | | | | | | GETSTATUS | 0x90 | 0x00 | Status register | | | | | | | (2 byte) | | | | | | GETMXDS | 0x94 | 0x08 | Return maximum write and read speed | | | | | GETWINDO | 0,04 | 0x60 | Notall maximum write and read speed | | | | | | | 0x00 | | | | | | GETCAPS | 0x95 | 0x11 | Provide information about device capabilities and supported extended features | | | | | OLIOAI 3 | 0.00 | 0x18 | 1 Tovide information about device capabilities and supported extended leatures | | | | | | | 0x00 | | | | | | SETGRPA | 0x9B | | Group address assignment command | | | | | RSTGRPA | 0x2C/0x9C | | Reset the group address | | | | | RSTACT | 0x9A/0x2A | | Configure slave reset action | | | | #### 7.4.2 Overview of anti-spike filter management The device acts as a standard I<sup>2</sup>C target as long as it has an I<sup>2</sup>C static address. The device is capable of detecting and disabling the I<sup>2</sup>C anti-spike filter after detecting the broadcast address (7'h7E/W). In order to guarantee proper behavior of the device, the I3C master must emit the first START, 7'h7E/W at open-drain speed using I<sup>2</sup>C fast mode plus reference timing. After detecting the broadcast address, the device can receive the I3C dynamic address following the I3C push-pull timing. If the device is not assigned a dynamic address, then the device will continue to operate as an I<sup>2</sup>C device with no anti-spike filter. For the case in which the host decides to keep the device as I<sup>2</sup>C with anti-spike filter, there is a configuration required to keep the anti-spike filter active. This configuration is done by writing the ASF\_ON bit to '1' in the I3C\_IF\_CTRL\_ADD (19h) register. This configuration forces the anti-spike filter to always be turned on instead of being managed by the communication on the bus. DS13316 - Rev 1 page 28/54 # 8 Register mapping The following table provides a quick overview of the 8-bit registers embedded in the device. Table 16. Registers address map | | | Register address | Default | | |------------------------|------|------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Name | Type | Hex | Hex | - Function and comment | | Reserved | | 00 – 0A | - | Reserved | | INTERRUPT_CFG | R/W | 0B | 00h | Interrupt register | | THS_P_L | R/W | 0C | 00h | | | THS_P_H | R/W | 0D | 00h | Pressure threshold registers | | IF_CTRL | R/W | 0E | 00h | Interface control register | | WHO_AM_I | R | 0F | B4h | Who am I | | CTRL_REG1 | R/W | 10 | 00h | | | CTRL_REG2 | R/W | 11 | 00h | | | CTRL_REG3 | R/W | 12 | 01h | Control registers | | CTRL_REG4 | R/W | 13 | 00h | | | FIFO_CTRL | R/W | 14 | 00h | | | FIFO_WTM | R/W | 15 | 00h | FIFO configuration registers | | REF_P_L | R | 16 | 00h | | | REF_P_H | R | 17 | 00h | Reference pressure registers | | Reserved | | 18 | - | Reserved | | I3C_IF_CTRL | R/W | 19 | 80h | Interface configuration register | | RPDS_L | R/W | 1A | 00h | December of the state st | | RPDS_H | R/W | 1B | 00h | Pressure offset registers | | Reserved | | 1C-23 | - | Reserved | | INT_SOURCE | R | 24 | Output | Interrupt register | | FIFO_STATUS1 | R | 25 | Output | FIFO status no sistema | | FIFO_STATUS2 | R | 26 | Output | FIFO status registers | | STATUS | R | 27 | Output | Status register | | PRESSURE_OUT_XL | R | 28 | Output | | | PRESSURE_OUT_L | R | 29 | Output | Pressure output registers | | PRESSURE_OUT_H | R | 2A | Output | | | TEMP_OUT_L | R | 2B | Output | Tomporature output registers | | TEMP_OUT_H | R | 2C | Output | Temperature output registers | | Reserved | | 2D - 77 | - | Reserved | | FIFO_DATA_OUT_PRESS_XL | R | 78 | Output | | | FIFO_DATA_OUT_PRESS_L | R | 79 | Output | FIFO pressure output registers | | FIFO_DATA_OUT_PRESS_H | R | 7A | Output | | Registers marked as Reserved must not be changed. Writing to those registers may cause permanent damage to the device. DS13316 - Rev 1 page 29/54 To guarantee the proper behavior of the device, all register addresses not listed in the above table must not be accessed and the content stored in those registers must not be changed. The content of the registers that are loaded at boot should not be changed. They contain the factory calibration values. Their content is automatically restored when the device is powered up. DS13316 - Rev 1 page 30/54 ### 9 Register description The device contains a set of registers which are used to control its behavior and to retrieve pressure and temperature data. The register address, made up of 7 bits, is used to identify them and to read/write the data through the serial interface. ### 9.1 INTERRUPT\_CFG (0Bh) Interrupt mode for pressure acquisition configuration (R/W) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-----------|----------|----------|---|-----|-----|-----| | AUTOREFP | RESET_ARP | AUTOZERO | RESET_AZ | - | LIR | PLE | PHE | | AUTOREFP | Enable AUTOREFP function. Default value: 0 | |-----------|-----------------------------------------------------------------------------| | AGTORETT | (0: normal mode; 1: AUTOREFP enabled) | | RESET_ARP | Reset AUTOREFP function. Default value: 0 | | RESET_ARP | (0: normal mode; 1: reset AUTOREFP function) | | AUTOZERO | Enable AUTOZERO function. Default value: 0 | | AUTOZERO | (0: normal mode; 1: AUTOZERO enabled) | | DECET A7 | Reset AUTOZERO function. Default value: 0 | | RESET_AZ | (0: normal mode; 1: reset AUTOZERO function) | | LIR | Latch interrupt request to the INT_SOURCE (24h) register. Default value: 0 | | LIK | (0: interrupt request not latched; 1: interrupt request latched) | | | Enable interrupt generation on pressure low event. Default value: 0 | | PLE | (0: disable interrupt request; | | | 1: enable interrupt request on pressure value lower than preset threshold) | | | Enable interrupt generation on pressure high event. Default value: 0 | | PHE | (0: disable interrupt request; | | | 1: enable interrupt request on pressure value higher than preset threshold) | Referring to Figure 22, the LPS22DF can be set by the user to support the interrupt function when P\_DIFF\_IN (defined below) is higher or lower than the threshold value stored in THS\_P\_L (0Ch) and THS\_P\_H (0Dh). It is enabled when either PHE bit or PLE bit (or both bits) is set to '1'. Then, the differential pressure can be compared to a user-defined threshold stored in the 15-bit THS\_P (0Ch and 0Dh) registers. The threshold pressure value defined by the user is a 15-bit unsigned value in a 16-bit register composed of THS\_P\_L (0Ch) and THS\_P\_H (0Dh) The value is: THS P (15-bit unsigned) = Desired Interrupt threshold (hPa) x 16 The PHE and PLE bits in INTERRUPT\_CFG (0Bh) enable the differential pressure interrupt generation on the positive or negative event respectively. The differential interrupt must be used with AUTOREFP or AUTOZERO mode. DS13316 - Rev 1 page 31/54 Figure 22. "Threshold-based" interrupt event To enable the **AUTOZERO** mode, the AUTOZERO bit must be set to '1' and then the measured pressure value is used as the reference and stored in the register REF\_P (REF\_P\_L (16h), REF\_P\_H (17h)). From this point on, the output pressure value (PRESS\_OUT\_XL (28h), PRESS\_OUT\_L (29h), PRESS\_OUT\_H (2Ah)) is updated with the difference between the measured pressure and REF\_P. - P\_DIFF\_IN = measured pressure REF\_P - PRESS OUT = measured pressure REF P After the first conversion, the AUTOZERO bit is automatically set back to '0'. In order to return back to normal mode, the RESET\_AZ bit in the INTERRUPT\_CFG (0Bh) register has to be set to '1'. This also resets the content of the REF\_P registers to 0. **AUTOREFP** mode allows using the pressure differential for the generation of the interrupt keeping the output pressure registers PRESS\_OUT (PRESS\_OUT\_XL (28h), PRESS\_OUT\_L (29h), PRESS\_OUT\_H (2Ah)) without comparing REF\_P. If the AUTOREFP bit is set to '1', the measured output pressure is used as the reference in the register REF\_P (REF\_P\_L (16h), REF\_P\_H (17h)) for interrupt generation with following: P DIFF IN = measured pressure - REF P The output registers PRESS\_OUT (28h, 29h and 2Ah) are not changed by REF\_P and shows as follows. PRESS\_OUT = measured pressure After the first conversion, the AUTOREFP bit is automatically set to '0'. In order to return back to normal mode, the RESET ARP bit has to be set to '1' #### 9.2 THS P L (0Ch) User-defined threshold value for pressure interrupt event (Least significant bits) (R/W) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------| | THS7 | THS6 | THS5 | THS4 | THS3 | THS2 | THS1 | THS0 | THS[7:0] This register contains the low part of threshold value for pressure interrupt generation. Default value: 00h The threshold value for pressure interrupt generation is a 15-bit unsigned right-justified value composed of $THS_P_H$ (0Dh) and $THS_P_L$ (0Ch). The value is expressed as: THS P (15-bit unsigned) = Desired interrupt threshold (hPa) x 16 To enable the interrupt event based on this user-defined threshold, the PHE bit or PLE bit (or both bits) in INTERRUPT\_CFG (0Bh) has to be enabled. DS13316 - Rev 1 page 32/54 ### 9.3 THS\_P\_H (0Dh) User-defined threshold value for pressure interrupt event (Most significant bits) (R/W) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-------|-------|-------|-------|-------|------|------| | - | THS14 | THS13 | THS12 | THS11 | THS10 | THS9 | THS8 | THS[14:8] This register contains the high part of threshold value for pressure interrupt generation. Refer to THS\_P\_L (0Ch). Default value: 00h ### 9.4 IF\_CTRL (0Eh) Interface control register (R/W) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-------------|-----|-----------|-----------|------------|-----------|---| | INT_EN_I3C | I2C_I3C_DIS | SIM | SDA_PU_EN | SDO_PU_EN | INT_PD_DIS | CS_PU_DIS | - | | INT_EN_I3C | Enable INT pin with MIPI I3C <sup>SM</sup> . If the INT_EN_I3C bit is set, the INT pin is polarized as OUT. Default value: 0 | |-------------|------------------------------------------------------------------------------------------------------------------------------| | | (0: INT disabled with MIPI I3C <sup>SM</sup> ; 1: INT enabled with MIPI I3C <sup>SM</sup> ) | | I2C I3C DIS | Disable I <sup>2</sup> C and I3C digital interfaces. Default value: 0 | | 120_130_B10 | (0: enable I <sup>2</sup> C and I3C digital interfaces; 1: disable I <sup>2</sup> C and I3C digital interfaces) | | SIM | SPI serial interface mode selection. Default value: 0 | | SIIVI | (0: 4-wire interface; 1: 3-wire interface) | | SDA_PU_EN | Enable pull-up on the SDA pin. Default value: 0 | | 3DA_FO_LN | (0: SDA pin pull-up disconnected; 1: SDA pin with pull-up) | | SDO PU EN | Enable pull-up on the SDO pin. Default value: 0 | | 3DO_FO_EN | (0: SDO pin pull-up disconnected; 1: SDO pin with pull-up) | | INT PD DIS | Disable pull-down on the INT pin. Default value: 0 | | וואו_רט_טוס | (0: INT pin with pull-down; 1: INT pin pull-down disconnected) | | CS DII DIS | Disable pull-up on the CS pin. Default value: 0 | | CS_PU_DIS | (0: CS pin with pull-up; 1: CS pin pull-up disconnected) | ### 9.5 WHO\_AM\_I (0Fh) Device Who am I | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|---| | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | DS13316 - Rev 1 page 33/54 ### 9.6 CTRL\_REG1 (10h) Control register 1 (R/W) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------|------|------|------|------|------|------| | 0 | ODR3 | ODR2 | ODR1 | ODR0 | AVG2 | AVG1 | AVG0 | | ODR[3:0] | Output data rate selection. Default value: 0000 Refer to Table 17. | |----------|--------------------------------------------------------------------| | AVG[2:0] | Average selection. Default value: 000 Refer to Table 18. | Table 17. Output data rate bit configurations | ODR[3:0] | ODR of pressure, temperature | |----------|------------------------------| | 0000 | Power-down / one-shot | | 0001 | 1 Hz | | 0010 | 4 Hz | | 0011 | 10 Hz | | 0100 | 25Hz | | 0101 | 50 Hz | | 0110 | 75 Hz | | 0111 | 100 Hz | | 1xxx | 200 Hz | Table 18. Averaging selection | AVG[2:0] | Averaging of pressure and temperature | |----------|---------------------------------------| | 000 | 4 | | 001 | 8 | | 010 | 16 | | 011 | 32 | | 100 | 64 | | 101 | 128 | | 111 | 512 | The power consumption of the LPS22DF mainly depends on the selected ODR (Output Data Rate) and on the selected resolution. The user can select the desired ODR and the oversampling frequency for pressure measurements in the CTRL\_REG1 (10h) register. The ODR[3:0] bits are dedicated to the ODR selection, while the AVG[2:0] bits are used to configure the resolution. The following table summarizes the current consumption of all the ASIC resolution modes. DS13316 - Rev 1 page 34/54 | <b>Table</b> | 19. | <b>Power</b> | consum | ption | |--------------|-----|--------------|--------|-------| |--------------|-----|--------------|--------|-------| | AVG | One-shot mode | | | Continuous mode – current consumption (μA) vs. ODR | | | | | | | |-----|---------------------------------|---------|------|----------------------------------------------------|-------|-------|-------|-------|--------|--------| | AVG | Current consumption (μA) @ 1 Hz | ODR Max | 1 Hz | 4 Hz | 10 Hz | 25 Hz | 50 Hz | 75 Hz | 100 Hz | 200 Hz | | 512 | 32.2 | 25 | 32.8 | 126.8 | 314.4 | 783.8 | - | - | - | - | | 128 | 9.4 | 75 | 10 | 35.6 | 86.7 | 214.3 | 427 | 639.8 | - | - | | 64 | 5.6 | 100 | 6.3 | 20.4 | 48.7 | 119.4 | 237.2 | 355 | 472.8 | - | | 32 | 3.7 | 200 | 4.4 | 12.8 | 29.8 | 71.9 | 142.2 | 212.6 | 282.9 | 564.4 | | 16 | 2.7 | 300 | 3.5 | 9 | 20.2 | 48.2 | 94.8 | 141.4 | 188 | 374 | | 8 | 2 | 400 | 2.7 | 6 | 12.6 | 29.1 | 56.5 | 84.2 | 111.5 | 221.7 | | 4 | 1.7 | 500 | 2.5 | 5 | 10.2 | 23.2 | 44.7 | 66.2 | 87.8 | 174 | The noise performance of LPS22DF is also defined as depending on the ODR and selected resolution and its performance is a trade-off between the power consumption and resolution. The noise performance is indicated in the following table. Pressure noise (Parms) **AVG** ODR/2(1) ODR/4 ODR/9 0.44 0.34 512 0.59 128 0.90 0.67 0.48 0.64 64 1.20 0.86 32 1.64 1.16 0.87 16 2.30 1.63 1.18 8 1.60 3.12 2.18 4.26 2.87 2.20 Table 20. Noise performance #### 1. LPF1 filter is disabled. When the ODR bits are set to '0000', the device is in Power-down mode. When the device is in **Power-down mode**, almost all internal blocks of the device are switched off to minimize power consumption. The digital interface is still active to allow communication with the device. The content of the configuration registers is preserved and output data registers are not updated, therefore keeping the last data sampled in memory before going into power-down mode. If the ONESHOT bit in CTRL\_REG2 (11h) is set to '1', **One-shot mode** is triggered and a new acquisition starts when it is required. Enabling this mode is possible only if the device was previously in power-down mode (ODR bits set to '0000'). Once the acquisition is completed and the output registers updated, the device automatically enters in power-down mode. ONESHOT bit self-clears itself. When the ODR bits are set to a value different than '0000', the device is in **Continuous mode** and automatically acquires a set of data (pressure and temperature) at the frequency selected through the ODR[3:0] bits. DS13316 - Rev 1 page 35/54 ### 9.7 CTRL\_REG2 (11h) Control register 2 (R/W) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|----------|---------|-----|---------|---|---------| | воот | 0 | LFPF_CFG | EN_LPFP | BDU | SWRESET | - | ONESHOT | | воот | Reboot memory content. Default value: 0 (0: normal mode; 1: reboot memory content) | |--------------------|------------------------------------------------------------------------------------------------------------------------------| | LFPF_CFG | Low-pass filter configuration. Default value: 0 (0: ODR/4; 1: ODR/9) | | EN_LPFP | Enable low-pass filter on pressure data. Default value: 0 (0: disable, 1: enable) | | BDU <sup>(1)</sup> | Block data update. Default value: 0 (0: continuous update; 1: output registers not updated until MSB and LSB have been read) | | SWRESET | Software reset. Default value: 0 (0: normal mode; 1: software reset). The bit is self-cleared when the reset is completed. | | ONESHOT | Enable one-shot mode. Default value: 0 (0: idle mode; 1: a new dataset is acquired) | To guarantee the correct behavior of the BDU feature, PRESS\_OUT\_H (2Ah) must be the last address read. The BOOT bit is used to refresh the content of the internal registers stored in the Non-Volatile memory block. At device power-up, the content of the Non-Volatile memory block is transferred to the internal registers related to the trimming functions to allow correct behavior of the device itself. If for any reason the content of the trimming registers is modified, it is sufficient to use this bit to restore the correct values. When the BOOT bit is set to '1', the content of the internal Non-Volatile memory is copied into the corresponding internal registers and is used to calibrate the device. These values are factory trimmed and they are different for every device. They allow the correct behavior of the device and normally they should not be changed. At the end of the boot process, the BOOT bit is set again to '0' by hardware. The BOOT bit takes effect immediately after it is set to 1. The ONESHOT bit is used to start a new conversion when the ODR[3:0] bits in CTRL\_REG1 (10h) are set to '0000'. Writing a '1' to ONESHOT triggers a single measurement of pressure and temperature. Once the measurement is done, the ONESHOT bit will self-clear, the new data are available in the output registers, and the STATUS (27h) bits are updated. DS13316 - Rev 1 page 36/54 ### 9.8 CTRL\_REG3 (12h) Control register 3 (R/W) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---------|---|-------|------------| | 0 | 0 | 0 | 0 | INT_H_L | 0 | PP_OD | IF_ADD_INC | | INIT II I | Select interrupt active-high, active-low. Default value: 0 | |------------|----------------------------------------------------------------------------------------------------------------------------------------------| | INT_H_L | (0: active-high; 1: active-low) | | DD OD | Push-pull/open-drain selection on interrupt pin. Default value: 0 | | PP_OD | (0: push-pull; 1: open-drain) | | IE ADD INC | Register address automatically incremented during a multiple byte access with a serial interface (I <sup>2</sup> C or SPI). Default value: 1 | | IF_ADD_INC | (0: disable, 1: enable) | The INT\_H\_L bit selects an interrupt active-high/low value. The PP\_OD bit selects push-pull/open-drain on the interrupt pin. The IF\_ADD\_INC bit enables the address to be automatically incremented during a multiple byte access with a serial interface (SPI or I<sup>2</sup>C). ### 9.9 CTRL\_REG4 (13h) Control register 4 (R/W) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|----------|------|--------|---|------------|-----------|-----------|--| | 0 | DRDY_PLS | DRDY | INT_EN | - | INT_F_FULL | INT_F_WTM | INT_F_OVR | | | DRDY_PLS <sup>(1)</sup> | Data_Ready pulsed on INT pin. Default value: 0 (0: disable; 1: enable data-ready pulsed on INT pin, pulse width around 5 µs) | |-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | DRDY | Date-Ready signal on INT pin. Default value: 0 (0: disable; 1: enable) | | INT_EN | Interrupt signal on INT pin. Default value: 0 (0: disable; 1: enable) | | INT_F_FULL | FIFO full flag on INT pin. Default value: 0 (0: FIFO empty; 1: FIFO full with 128 unread samples) | | INT_F_WTM | FIFO threshold (watermark) status on INT pin. Default value: 0 (0: FIFO is lower than WTM level; 1: FIFO is equal to or higher than WTM level) | | INT_F_OVR | FIFO overrun status on INT pin. Default value: 0 (0: not overwritten; 1: at least one sample in the FIFO has been overwritten) | 1. This bit is used together with the DRDY bit and it can be ignored if DRDY = 0. DS13316 - Rev 1 page 37/54 CTRL\_REG4 (13h) New data set is available DRDY DRDY\_PLS FIFO Threshold (Watermark) INT\_F\_WTM **INT Pin** FIFO Overrun INT\_F\_OVR FIFO Full INT\_F\_FULL Pressure higher than threshold PHE INT EN Pressure lower than threshold PLE INTERRUPT\_CFG (0Bh) Figure 23. Interrupt events on INT pin ### 9.10 FIFO\_CTRL (14h) FIFO control register (R/W) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|-------------|------------|---------|---------| | 0 | 0 | 0 | 0 | STOP_ON_WTM | TRIG_MODES | F_MODE1 | F_MODE0 | | STOP_ON_WTM | Stop-on-FIFO watermark. Enables FIFO watermark level use. Default value: 0 (0: disable; 1: enable) | |-------------|----------------------------------------------------------------------------------------------------| | TRIG_MODES | Enables triggered FIFO modes. Default value: 0 | | F MODE[1:0] | Selects triggered FIFO modes. Default value: 00 | | F_WODE[1.0] | Refer to Table 21. | Table 21. FIFO mode selection | TRIG_MODES | F_MODE[1:] | Mode | | |------------|------------|---------------------------------------|--| | х | 00 | Bypass | | | 0 | 01 | FIFO mode | | | 0 | 1x | Continuous (Dynamic-Stream) | | | 1 | 01 | Bypass-to-FIFO | | | 1 | 10 | Bypass-to-Continuous (Dynamic-Stream) | | | 1 | 11 | Continuous (Dynamic-Stream)-to-FIFO | | The STOP\_ON\_WTM bit enables the use of the FIFO watermark level: when the number of samples in FIFO is equal to the watermark level (set using the WTM[6:0] bits in FIFO\_WTM (15h)) then FIFO is full. The TRIG\_MODES bit enables the triggered FIFO modes. The F\_MODE[1:0] bits select one of the FIFO modes, as described in Table 21. Output pressure data are read through FIFO\_DATA\_OUT\_PRESS\_XL (78h), FIFO\_DATA\_OUT\_PRESS\_L (79h) and FIFO\_DATA\_OUT\_PRESS\_H (7Ah); both single read and multiple read operations can be used. DS13316 - Rev 1 page 38/54 #### 9.11 FIFO\_WTM (15h) FIFO threshold setting register (R/W) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------|------|------|------|------|------|------| | 0 | WTM6 | WTM5 | WTM4 | WTM3 | WTM2 | WTM1 | WTM0 | WTM[6:0] FIFO threshold. Watermark level setting. Default value: 0000000 #### 9.12 REF\_P\_L (16h) Reference pressure LSB data (R) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | REFL7 | REFL6 | REFL5 | REFL4 | REFL3 | REFL2 | REFL1 | REFL0 | REFL[7:0] This register contains the low part of the reference pressure value. Default value: 00000000 The Reference pressure value is 16-bit data and it is composed of REF\_P\_H (17h) and REF\_P\_L (16h). The value is expressed as 2's complement. The reference pressure value is stored and used when the AUTOZERO or AUTOREFP function is enabled. Please refer to the INTERRUPT\_CFG (0Bh) register description. #### 9.13 REF\_P\_H (17h) Reference pressure MSB data (R) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|-------|-------| | REFL15 | REFL14 | REFL13 | REFL12 | REFL11 | REFL10 | REFL9 | REFL8 | REFL[15:8] This register contains the high part of the reference pressure value. Default value: 00000000 ### 9.14 I3C\_IF\_CTRL\_ADD (19h) Control register (R/W) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|--------|---|---|---|----------------------|----------------------| | 1 | 0 | ASF_ON | 0 | 0 | 0 | I3C_Bus_<br>Avb_Sel1 | I3C_Bus_<br>Avb_Sel0 | | | Enable anti-spike filters. Default value: 0 | |----------------------|----------------------------------------------------------------------------------------------| | ASF_ON | (0: anti-spike filters are managed by protocol and turned off after the broadcast address; | | | 1: anti-spike filters on SCL and SDA lines are always enabled) | | | These bits are used to select the bus available time when I3C IBI is used. Default value: 00 | | | (00: bus available time equal to 50 µsec; | | I3C_Bus_Avb_Sel[1:0] | 01: bus available time equal to 2 μsec; | | | 10: bus available time equal to 1 msec; | | | 11: bus available time equal to 25 msec) | DS13316 - Rev 1 page 39/54 #### 9.15 RPDS\_L (1Ah) Pressure offset (LSB data) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | RPDS7 | RPDS6 | RPDS5 | RPDS4 | RPDS3 | RPDS2 | RPDS1 | RPDS0 | RPDS[7:0] This register contains the low part of the pressure offset value. Default value: 00000000 The pressure offset value is 16-bit data that can be used to implement one-point calibration (OPC) after soldering. This value is composed of RPDS H (1Bh) and RPDS L (1Ah). The value is expressed as 2's complement. The customer can perform a one-point calibration after soldering (recommended) and the offset coefficient can be stored for OPC in register RPDS (1Ah, 1Bh). These stored offset values are directly added to the compensated pressure data in the block diagram below. To give better flexibility to the user, the OPC value can be written twice in the same register map. For further details, refer to the application note. Figure 24. One-point calibration #### 9.16 RPDS\_H (1Bh) Pressure offset (MSB data) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|-------|-------| | RPDS15 | RPDS14 | RPDS13 | RPDS12 | RPDS11 | RPDS10 | RPDS9 | RPDS8 | RPDS[15:8] This register contains the high part of the pressure offset value. Default value: 00000000 DS13316 - Rev 1 page 40/54 # 9.17 INT\_SOURCE (24h) Interrupt source (read only) register for differential pressure. A read at this address clears the INT\_SOURCE register itself. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|---|---|----|----|----| | BOOT_ON | 0 | 0 | 0 | 0 | IA | PL | PH | | BOOT ON | Indication that Boot (reboot) phase is running. | | | | | | |---------|-------------------------------------------------------|--|--|--|--|--| | B001_0N | (0: boot phase not running; 1: boot phase is running) | | | | | | | | Interrupt active. | | | | | | | IA | (0: no interrupt has been generated; | | | | | | | | 1: one or more interrupt events have been generated). | | | | | | | | Differential pressure Low. | | | | | | | PL | (0: no interrupt has been generated; | | | | | | | | 1: low differential pressure event has occurred). | | | | | | | | Differential pressure High. | | | | | | | PH | (0: no interrupt has been generated; | | | | | | | | 1: high differential pressure event has occurred). | | | | | | # 9.18 FIFO\_STATUS1 (25h) FIFO status register (read only) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |------|------|------|------|------|------|------|------|---| | FSS7 | FSS6 | FSS5 | FSS4 | FSS3 | FSS2 | FSS1 | FSS0 | 7 | | | FIFO stored data level, number of unread samples stored in FIFO. | |----------|------------------------------------------------------------------| | FSS[7:0] | (00000000: FIFO empty; 10000000: FIFO full, 128 unread samples) | # 9.19 FIFO\_STATUS2 (26h) FIFO status register (read only) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|----------------|--------------|---|---|---|---|---| | FIFO_WTM_ | IA FIFO_OVR_IA | FIFO_FULL_IA | - | - | - | - | - | | | FIFO threshold (watermark) status. Default value: 0 | |--------------|----------------------------------------------------------------------------| | FIFO_WTM_IA | (0: FIFO filling is lower than threshold level; | | | 1: FIFO filling is equal or higher than threshold level). | | | FIFO overrun status. Default value: 0 | | FIFO_OVR_IA | (0: FIFO is not completely full; | | | 1: FIFO is full and at least one sample in the FIFO has been overwritten). | | | FIFO full status. Default value: 0 | | FIFO_FULL_IA | (0: FIFO is not completely filled; | | | 1: FIFO is completely filled, no samples overwritten) | DS13316 - Rev 1 page 41/54 #### 9.20 STATUS (27h) Status register (read only) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|------|------|---|---|------|------| | - | - | T_OR | P_OR | - | - | T_DA | P_DA | | | Temperature data overrun. | |------|------------------------------------------------------------------| | T_OR | (0: no overrun has occurred; | | | 1: a new data for temperature has overwritten the previous data) | | | Pressure data overrun. | | P_OR | (0: no overrun has occurred; | | | 1: new data for pressure has overwritten the previous data) | | | Temperature data available. | | T_DA | (0: new data for temperature is not yet available; | | | 1: new temperature data is generated) | | | Pressure data available. | | P_DA | (0: new data for pressure is not yet available; | | | 1: new pressure data is generated) | This register is updated every ODR cycle. # 9.21 PRESS\_OUT\_XL (28h) Pressure output value LSB data (read only) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | POUT7 | POUT6 | POUT5 | POUT4 | POUT3 | POUT2 | POUT1 | POUT0 | POUT[7:0] This register contains the low part of the pressure output value. The pressure output value is a 24-bit data that contains the measured pressure. It is composed of PRESS\_OUT\_H (2Ah), PRESS\_OUT\_L (29h) and PRESS\_OUT\_XL (28h). The value is expressed as 2's complement. The output pressure register **PRESS\_OUT** is provided as the difference between the measured pressure and the content of the register RPDS (1Ah, 1Bh). Please refer to Section 4.4 Interpreting pressure readings for additional information. ### 9.22 PRESS\_OUT\_L (29h) Pressure output value middle data (read only) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|-------|-------| | POUT15 | POUT14 | POUT13 | POUT12 | POUT11 | POUT10 | POUT9 | POUT8 | | - | | | |---|------------|-------------------------------------------------------------------| | F | POUT[15:8] | This register contains the mid part of the pressure output value. | | | FO01[13.0] | Refer to PRESS_OUT_XL (28h) | DS13316 - Rev 1 page 42/54 #### 9.23 PRESS\_OUT\_H (2Ah) Pressure output value MSB data (read only) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|--------|--------| | POUT23 | POUT22 | POUT21 | POUT20 | POUT19 | POUT18 | POUT17 | POUT16 | POUT[23:16] This register contains the high part of the pressure output value. Refer to PRESS\_OUT\_XL (28h) # 9.24 TEMP\_OUT\_L (2Bh) Temperature output value LSB data (read only) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | TOUT7 | TOUT6 | TOUT5 | TOUT4 | TOUT3 | TOUT2 | TOUT1 | TOUT0 | TOUT[7:0] This register contains the low part of the temperature output value. The temperature output value is 16-bit data that contains the measured temperature. It is composed of TEMP\_OUT\_H (2Ch), and TEMP\_OUT\_L (2Bh). The value is expressed as 2's complement. This register contains the temperature value and the resolution is: 1LSB = 0.01 °C. #### 9.25 TEMP OUT H (2Ch) Temperature output value MSB data (read only) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|-------|-------| | TOUT15 | TOUT14 | TOUT13 | TOUT12 | TOUT11 | TOUT10 | TOUT9 | TOUT8 | TOUT[15:8] This register contains the high part of the temperature output value. #### 9.26 FIFO\_DATA\_OUT\_PRESS\_XL (78h) FIFO pressure output LSB data (read only) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | FIFO_P7 | FIFO_P6 | FIFO_P5 | FIFO_P4 | FIFO_P3 | FIFO_P2 | FIFO_P1 | FIFO_P0 | FIFO\_P[7:0] Pressure LSB data in FIFO buffer #### 9.27 FIFO\_DATA\_OUT\_PRESS\_L (79h) FIFO pressure output middle data (read only) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|----------|----------|----------|----------|---------|---------| | FIFO_P15 | FIFO_P14 | FIFO_P13 | FIFO_P12 | FIFO_P11 | FIFO_P10 | FIFO_P9 | FIFO_P8 | FIFO\_P[15:8] Pressure middle data in FIFO buffer DS13316 - Rev 1 page 43/54 # 9.28 FIFO\_DATA\_OUT\_PRESS\_H (7Ah) FIFO pressure output MSB data (read only) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|----------|----------|----------|----------|----------|----------| | FIFO_P23 | FIFO_P22 | FIFO_P21 | FIFO_P20 | FIFO_P19 | FIFO_P18 | FIFO_P17 | FIFO_P16 | FIFO\_P[23:16] Pressure MSB data in FIFO buffer DS13316 - Rev 1 page 44/54 # 10 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. ### 10.1 HLGA-10L package information Figure 25. HLGA-10L (2.0 x 2.0 x 0.73 mm typ.) package outline and mechanical dimensions Dimensions are in millimeter unless otherwise specified General Tolerance is +/-0.1mm unless otherwise specified #### **OUTER DIMENSIONS** | ITEM | DIMENSION [mm] | TOLERANCE [mm] | |------------|----------------|----------------| | Length [L] | 2 | ±0.1 | | Width [W] | 2 | ±0.1 | | Height [H] | 0.8 max | / | DM00386636\_1 DS13316 - Rev 1 page 45/54 #### **HLGA-10L** packing information 10.2 4.00 $\emptyset$ 1.50 $^{+0.1}_{0.0}$ 2.00±0.05 SEE NOTE 2 0.30±0.05 -**►** B Ø 1.00 MIN 4.00 SEE NOTE 1 1.75±0.10 R 0.20 MAX 5.50±0.05 SEE NOTE 2 12.00 +0.3 Во **►** B 0.13 SECTION B-B R0.25 0.13 SECTION A-A DIM 2.20 0.05 Ao SCALE 1:1 Во 2.20 0.05 1.00 0.10 Ko Figure 26. Carrier tape information for HLGA-10L package - NOTES: 1. 10 SPROCKET HOLE PITCH CUMULATIVE TOLERANCE ±0.2 2. POCKET POSITION RELATIVE TO SPROCKET HOLE MEASURED AS TRUE POSITION OF POCKET, NOT POCKET HOLE. 3. Ao AND Bo ARE MEASURED ON A PLANE AT A DISTANCE "R" ABOVE THE BOTTOM OF THE POCKET. Figure 27. HLGA-10L package orientation in carrier tape DS13316 - Rev 1 page 46/54 Figure 28. Reel information for carrier tape of HLGA-10L package Table 22. Reel dimensions for carrier tape of HLGA-10L package | Reel dimensions (mm) | | | | | | | |----------------------|------------|--|--|--|--|--| | A (max) | 330 | | | | | | | B (min) | 1.5 | | | | | | | С | 13 ±0.25 | | | | | | | D (min) | 20.2 | | | | | | | N (min) | 60 | | | | | | | G | 12.4 +2/-0 | | | | | | | T (max) | 18.4 | | | | | | DS13316 - Rev 1 page 47/54 # **Revision history** Table 23. Document revision history | Date | Version | Changes | |-------------|---------|-----------------| | 30-Sep-2021 | 1 | Initial release | DS13316 - Rev 1 page 48/54 # **Contents** | 1 | Bloc | ck diagrams | | |---|------|-----------------------------------------------------|----| | 2 | Pin | description | 3 | | 3 | Mec | chanical and electrical specifications | 4 | | | 3.1 | Mechanical characteristics | 4 | | | 3.2 | Electrical characteristics | 5 | | | 3.3 | Communication interface characteristics | 6 | | | | 3.3.1 SPI - serial peripheral interface | 6 | | | | 3.3.2 I <sup>2</sup> C - inter-IC control interface | 7 | | | 3.4 | Absolute maximum ratings | 8 | | 4 | Fun | nctionality | 9 | | | 4.1 | Sensing element | 9 | | | 4.2 | IC interface | 9 | | | 4.3 | Factory calibration | 9 | | | 4.4 | Interpreting pressure readings | 10 | | | 4.5 | Interpreting temperature readings | 11 | | 5 | FIFC | 0 | 12 | | | 5.1 | Bypass mode | 13 | | | 5.2 | FIFO mode | 14 | | | 5.3 | Continuous (Dynamic-Stream) mode | 15 | | | 5.4 | Bypass-to-FIFO mode | 16 | | | 5.5 | Bypass-to-Continuous (Dynamic-Stream) mode | 17 | | | 5.6 | Continuous (Dynamic-Stream)-to-FIFO mode | 18 | | | 5.7 | Retrieving data from FIFO | | | 6 | Арр | plication hints | 19 | | | 6.1 | Soldering information | 20 | | 7 | Digi | ital interfaces | 21 | | | 7.1 | Serial interfaces | 21 | | | 7.2 | I <sup>2</sup> C serial interface (CS = high) | 21 | | | | 7.2.1 I <sup>2</sup> C operation | 22 | | | 7.3 | SPI bus | s interface (CS = low) | 24 | |---|------|----------|------------------------------------------|----| | | | 7.3.1 | SPI read | 25 | | | | 7.3.2 | SPI write | 26 | | | | 7.3.3 | SPI read in 3-wire mode | 26 | | | 7.4 | MIPI I3 | C <sup>SM</sup> slave interface | 27 | | | | 7.4.1 | MIPI I3CSM CCC supported commands | 27 | | | | 7.4.2 | Overview of anti-spike filter management | 28 | | 8 | Regi | ster ma | pping | 29 | | 9 | Regi | ster des | scription | 31 | | | 9.1 | INTERI | RUPT_CFG (0Bh) | 31 | | | 9.2 | THS_P | P_L (0Ch) | 32 | | | 9.3 | THS_P | P_H (0Dh) | 33 | | | 9.4 | IF_CTF | RL (0Eh) | 33 | | | 9.5 | WHO_ | AM_I (0Fh) | 33 | | | 9.6 | CTRL_ | REG1 (10h) | 34 | | | 9.7 | CTRL_ | REG2 (11h) | 36 | | | 9.8 | CTRL_ | REG3 (12h) | 37 | | | 9.9 | CTRL_ | REG4 (13h) | 37 | | | 9.10 | FIFO_C | CTRL (14h) | 38 | | | 9.11 | FIFO_V | WTM (15h) | 39 | | | 9.12 | REF_P | P_L (16h) | 39 | | | 9.13 | REF_P | P_H (17h) | 39 | | | 9.14 | I3C_IF | _CTRL_ADD (19h) | 39 | | | 9.15 | RPDS_ | _L (1Ah) | 40 | | | 9.16 | RPDS_ | _H (1Bh) | 40 | | | 9.17 | INT_S | OURCE (24h) | 41 | | | 9.18 | FIFO_S | STATUS1 (25h) | 41 | | | 9.19 | FIFO_S | STATUS2 (26h) | 41 | | | 9.20 | STATU | S (27h) | 42 | | | 9.21 | PRESS | S_OUT_XL (28h) | 42 | | | 9.22 | PRESS | S_OUT_L (29h) | 42 | | | 9.23 | PRESS_OUT_H (2Ah) | . 43 | | | |------------------|-----------------|------------------------------|------|--|--| | | 9.24 | TEMP_OUT_L (2Bh) | . 43 | | | | | 9.25 | TEMP_OUT_H (2Ch) | . 43 | | | | | 9.26 | FIFO_DATA_OUT_PRESS_XL (78h) | . 43 | | | | | 9.27 | FIFO_DATA_OUT_PRESS_L (79h) | . 43 | | | | | 9.28 | FIFO_DATA_OUT_PRESS_H (7Ah) | . 44 | | | | 10 | Pack | age information | .45 | | | | | 10.1 | HLGA-10L package information | . 45 | | | | | 10.2 | HLGA-10L packing information | . 46 | | | | Revision history | | | | | | | Con | ntents | | .49 | | | | List | _ist of tables | | | | | | List | ist of figures. | | | | | # **List of tables** | Table 1. | Pin description | 3 | |-----------|------------------------------------------------------------------------------|------| | Table 2. | Pressure and temperature sensor characteristics | 4 | | Table 3. | Electrical characteristics | 5 | | Table 4. | DC characteristics | 5 | | Table 5. | SPI slave timing values | 6 | | Table 6. | I <sup>2</sup> C slave timing values | 7 | | Table 7. | Absolute maximum ratings | 8 | | Table 8. | Serial interface pin description | . 21 | | Table 9. | I <sup>2</sup> C terminology | . 21 | | Table 10. | SAD+Read/Write patterns | . 22 | | Table 11. | Transfer when master is writing one byte to slave | . 22 | | Table 12. | Transfer when master is writing multiple bytes to slave | . 22 | | Table 13. | Transfer when master is receiving (reading) one byte of data from slave | . 22 | | Table 14. | Transferwhen master is receiving (reading) multiple bytes of data from slave | . 23 | | Table 15. | MIPI I3CSM CCC commands | . 27 | | Table 16. | Registers address map | | | Table 17. | Output data rate bit configurations | | | Table 18. | Averaging selection | . 34 | | Table 19. | Power consumption | . 35 | | Table 20. | Noise performance | | | Table 21. | FIFO mode selection | | | Table 22. | Reel dimensions for carrier tape of HLGA-10L package | . 47 | | Table 23. | Document revision history | | | | | | # **List of figures** | Figure 1. | Device architecture block diagram | 2 | |------------|-------------------------------------------------------------------------------|----| | Figure 2. | Digital logic | 2 | | Figure 3. | Pin connections (bottom view) | 3 | | Figure 4. | SPI slave timing diagram | 6 | | Figure 5. | I <sup>2</sup> C slave timing diagram | 7 | | Figure 6. | Pressure readings | 10 | | Figure 7. | Temperature readings | 11 | | Figure 8. | Bypass mode | 13 | | Figure 9. | FIFO mode | 14 | | Figure 10. | Continuous (Dynamic-Stream) mode | 15 | | Figure 11. | Bypass-to-FIFO mode | 16 | | Figure 12. | Bypass-to-Continuous (Dynamic-Stream) mode | 17 | | Figure 13. | Continuous (Dynamic-Stream)-to-FIFO mode | 18 | | Figure 14. | LPS22DF electrical connections (top view) | 19 | | Figure 15. | LPS22DF power-off sequence | 20 | | Figure 16. | Read and write protocol | 24 | | Figure 17. | SPI read protocol | 25 | | Figure 18. | Multiple byte SPI read protocol (2-byte example) | 25 | | Figure 19. | SPI write protocol | 26 | | Figure 20. | Multiple byte SPI write protocol (2-byte example) | 26 | | Figure 21. | SPI read protocol in 3-wire mode | 26 | | Figure 22. | "Threshold-based" interrupt event | 32 | | Figure 23. | Interrupt events on INT pin | 38 | | Figure 24. | One-point calibration | 40 | | Figure 25. | HLGA-10L (2.0 x 2.0 x 0.73 mm typ.) package outline and mechanical dimensions | 45 | | Figure 26. | Carrier tape information for HLGA-10L package | | | Figure 27. | HLGA-10L package orientation in carrier tape | | | Figure 28. | Reel information for carrier tape of HLGA-10L package | 47 | | | | | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2021 STMicroelectronics - All rights reserved DS13316 - Rev 1 page 54/54